1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * From Coreboot soc/intel/broadwell/include/soc/pei_data.h 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright (C) 2014 Google Inc. 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * SPDX-License-Identifier: BSD-3-Clause 7*4882a593Smuzhiyun */ 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun #ifndef ASM_ARCH_PEI_DATA_H 10*4882a593Smuzhiyun #define ASM_ARCH_PEI_DATA_H 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun #include <linux/linkage.h> 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun #define PEI_VERSION 22 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun typedef void asmlinkage (*tx_byte_func)(unsigned char byte); 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun enum board_type { 19*4882a593Smuzhiyun BOARD_TYPE_CRB_MOBILE = 0, /* CRB Mobile */ 20*4882a593Smuzhiyun BOARD_TYPE_CRB_DESKTOP, /* CRB Desktop */ 21*4882a593Smuzhiyun BOARD_TYPE_USER1, /* SV mobile */ 22*4882a593Smuzhiyun BOARD_TYPE_USER2, /* SV desktop */ 23*4882a593Smuzhiyun BOARD_TYPE_USER3, /* SV server */ 24*4882a593Smuzhiyun BOARD_TYPE_ULT, /* ULT */ 25*4882a593Smuzhiyun BOARD_TYPE_CRB_EMBDEDDED, /* CRB Embedded */ 26*4882a593Smuzhiyun BOARD_TYPE_UNKNOWN, 27*4882a593Smuzhiyun }; 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun #define MAX_USB2_PORTS 14 30*4882a593Smuzhiyun #define MAX_USB3_PORTS 6 31*4882a593Smuzhiyun #define USB_OC_PIN_SKIP 8 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun enum usb2_port_location { 34*4882a593Smuzhiyun USB_PORT_BACK_PANEL = 0, 35*4882a593Smuzhiyun USB_PORT_FRONT_PANEL, 36*4882a593Smuzhiyun USB_PORT_DOCK, 37*4882a593Smuzhiyun USB_PORT_MINI_PCIE, 38*4882a593Smuzhiyun USB_PORT_FLEX, 39*4882a593Smuzhiyun USB_PORT_INTERNAL, 40*4882a593Smuzhiyun USB_PORT_SKIP, 41*4882a593Smuzhiyun USB_PORT_NGFF_DEVICE_DOWN, 42*4882a593Smuzhiyun }; 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun struct usb2_port_setting { 45*4882a593Smuzhiyun /* 46*4882a593Smuzhiyun * Usb Port Length: 47*4882a593Smuzhiyun * [16:4] = length in inches in octal format 48*4882a593Smuzhiyun * [3:0] = decimal point 49*4882a593Smuzhiyun */ 50*4882a593Smuzhiyun uint16_t length; 51*4882a593Smuzhiyun uint8_t enable; 52*4882a593Smuzhiyun uint8_t oc_pin; 53*4882a593Smuzhiyun uint8_t location; 54*4882a593Smuzhiyun } __packed; 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun struct usb3_port_setting { 57*4882a593Smuzhiyun uint8_t enable; 58*4882a593Smuzhiyun uint8_t oc_pin; 59*4882a593Smuzhiyun /* 60*4882a593Smuzhiyun * Set to 0 if trace length is > 5 inches 61*4882a593Smuzhiyun * Set to 1 if trace length is <= 5 inches 62*4882a593Smuzhiyun */ 63*4882a593Smuzhiyun uint8_t fixed_eq; 64*4882a593Smuzhiyun } __packed; 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun struct pei_data { 68*4882a593Smuzhiyun uint32_t pei_version; 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun enum board_type board_type; 71*4882a593Smuzhiyun int boot_mode; 72*4882a593Smuzhiyun int ec_present; 73*4882a593Smuzhiyun int usbdebug; 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun /* Base addresses */ 76*4882a593Smuzhiyun uint32_t pciexbar; 77*4882a593Smuzhiyun uint16_t smbusbar; 78*4882a593Smuzhiyun uint32_t xhcibar; 79*4882a593Smuzhiyun uint32_t ehcibar; 80*4882a593Smuzhiyun uint32_t gttbar; 81*4882a593Smuzhiyun uint32_t rcba; 82*4882a593Smuzhiyun uint32_t pmbase; 83*4882a593Smuzhiyun uint32_t gpiobase; 84*4882a593Smuzhiyun uint32_t temp_mmio_base; 85*4882a593Smuzhiyun uint32_t tseg_size; 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun /* 88*4882a593Smuzhiyun * 0 = leave channel enabled 89*4882a593Smuzhiyun * 1 = disable dimm 0 on channel 90*4882a593Smuzhiyun * 2 = disable dimm 1 on channel 91*4882a593Smuzhiyun * 3 = disable dimm 0+1 on channel 92*4882a593Smuzhiyun */ 93*4882a593Smuzhiyun int dimm_channel0_disabled; 94*4882a593Smuzhiyun int dimm_channel1_disabled; 95*4882a593Smuzhiyun /* Set to 0 for memory down */ 96*4882a593Smuzhiyun uint8_t spd_addresses[4]; 97*4882a593Smuzhiyun /* Enable 2x Refresh Mode */ 98*4882a593Smuzhiyun int ddr_refresh_2x; 99*4882a593Smuzhiyun /* DQ pins are interleaved on board */ 100*4882a593Smuzhiyun int dq_pins_interleaved; 101*4882a593Smuzhiyun /* Limit DDR3 frequency */ 102*4882a593Smuzhiyun int max_ddr3_freq; 103*4882a593Smuzhiyun /* Disable self refresh */ 104*4882a593Smuzhiyun int disable_self_refresh; 105*4882a593Smuzhiyun /* Disable cmd power/CKEPD */ 106*4882a593Smuzhiyun int disable_cmd_pwr; 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun /* USB port configuration */ 109*4882a593Smuzhiyun struct usb2_port_setting usb2_ports[MAX_USB2_PORTS]; 110*4882a593Smuzhiyun struct usb3_port_setting usb3_ports[MAX_USB3_PORTS]; 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun /* 113*4882a593Smuzhiyun * USB3 board specific PHY tuning 114*4882a593Smuzhiyun */ 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun /* Valid range: 0x69 - 0x80 */ 117*4882a593Smuzhiyun uint8_t usb3_txout_volt_dn_amp_adj[MAX_USB3_PORTS]; 118*4882a593Smuzhiyun /* Valid range: 0x80 - 0x9c */ 119*4882a593Smuzhiyun uint8_t usb3_txout_imp_sc_volt_amp_adj[MAX_USB3_PORTS]; 120*4882a593Smuzhiyun /* Valid range: 0x39 - 0x80 */ 121*4882a593Smuzhiyun uint8_t usb3_txout_de_emp_adj[MAX_USB3_PORTS]; 122*4882a593Smuzhiyun /* Valid range: 0x3d - 0x4a */ 123*4882a593Smuzhiyun uint8_t usb3_txout_imp_adj_volt_amp[MAX_USB3_PORTS]; 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun /* Console output function */ 126*4882a593Smuzhiyun tx_byte_func tx_byte; 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun /* 129*4882a593Smuzhiyun * DIMM SPD data for memory down configurations 130*4882a593Smuzhiyun * [CHANNEL][SLOT][SPD] 131*4882a593Smuzhiyun */ 132*4882a593Smuzhiyun uint8_t spd_data[2][2][512]; 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun /* 135*4882a593Smuzhiyun * LPDDR3 DQ byte map 136*4882a593Smuzhiyun * [CHANNEL][ITERATION][2] 137*4882a593Smuzhiyun * 138*4882a593Smuzhiyun * Maps which PI clocks are used by what LPDDR DQ Bytes (from CPU side) 139*4882a593Smuzhiyun * DQByteMap[0] - ClkDQByteMap: 140*4882a593Smuzhiyun * - If clock is per rank, program to [0xFF, 0xFF] 141*4882a593Smuzhiyun * - If clock is shared by 2 ranks, program to [0xFF, 0] or [0, 0xFF] 142*4882a593Smuzhiyun * - If clock is shared by 2 ranks but does not go to all bytes, 143*4882a593Smuzhiyun * Entry[i] defines which DQ bytes Group i services 144*4882a593Smuzhiyun * DQByteMap[1] - CmdNDQByteMap: [0] is CmdN/CAA and [1] is CmdN/CAB 145*4882a593Smuzhiyun * DQByteMap[2] - CmdSDQByteMap: [0] is CmdS/CAA and [1] is CmdS/CAB 146*4882a593Smuzhiyun * DQByteMap[3] - CkeDQByteMap : [0] is CKE /CAA and [1] is CKE /CAB 147*4882a593Smuzhiyun * For DDR, DQByteMap[3:1] = [0xFF, 0] 148*4882a593Smuzhiyun * DQByteMap[4] - CtlDQByteMap : Always program to [0xFF, 0] 149*4882a593Smuzhiyun * since we have 1 CTL / rank 150*4882a593Smuzhiyun * DQByteMap[5] - CmdVDQByteMap: Always program to [0xFF, 0] 151*4882a593Smuzhiyun * since we have 1 CA Vref 152*4882a593Smuzhiyun */ 153*4882a593Smuzhiyun uint8_t dq_map[2][6][2]; 154*4882a593Smuzhiyun 155*4882a593Smuzhiyun /* 156*4882a593Smuzhiyun * LPDDR3 Map from CPU DQS pins to SDRAM DQS pins 157*4882a593Smuzhiyun * [CHANNEL][MAX_BYTES] 158*4882a593Smuzhiyun */ 159*4882a593Smuzhiyun uint8_t dqs_map[2][8]; 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun /* Data read from flash and passed into MRC */ 162*4882a593Smuzhiyun const void *saved_data; 163*4882a593Smuzhiyun int saved_data_size; 164*4882a593Smuzhiyun 165*4882a593Smuzhiyun /* Disable use of saved data (can be set by mainboard) */ 166*4882a593Smuzhiyun int disable_saved_data; 167*4882a593Smuzhiyun 168*4882a593Smuzhiyun /* Data from MRC that should be saved to flash */ 169*4882a593Smuzhiyun void *data_to_save; 170*4882a593Smuzhiyun int data_to_save_size; 171*4882a593Smuzhiyun struct pei_memory_info meminfo; 172*4882a593Smuzhiyun } __packed; 173*4882a593Smuzhiyun 174*4882a593Smuzhiyun void mainboard_fill_pei_data(struct pei_data *pei_data); 175*4882a593Smuzhiyun void broadwell_fill_pei_data(struct pei_data *pei_data); 176*4882a593Smuzhiyun 177*4882a593Smuzhiyun #endif 178