1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * Copyright (C) 2014, Bin Meng <bmeng.cn@gmail.com> 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun/dts-v1/; 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun#include <asm/arch-baytrail/fsp/fsp_configs.h> 10*4882a593Smuzhiyun#include <dt-bindings/gpio/x86-gpio.h> 11*4882a593Smuzhiyun#include <dt-bindings/interrupt-router/intel-irq.h> 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun/include/ "skeleton.dtsi" 14*4882a593Smuzhiyun/include/ "serial.dtsi" 15*4882a593Smuzhiyun/include/ "rtc.dtsi" 16*4882a593Smuzhiyun/include/ "tsc_timer.dtsi" 17*4882a593Smuzhiyun/include/ "coreboot_fb.dtsi" 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun/ { 20*4882a593Smuzhiyun model = "Intel Minnowboard Max"; 21*4882a593Smuzhiyun compatible = "intel,minnowmax", "intel,baytrail"; 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun aliases { 24*4882a593Smuzhiyun serial0 = &serial; 25*4882a593Smuzhiyun spi0 = &spi; 26*4882a593Smuzhiyun }; 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun config { 29*4882a593Smuzhiyun silent_console = <0>; 30*4882a593Smuzhiyun }; 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun pch_pinctrl { 33*4882a593Smuzhiyun compatible = "intel,x86-pinctrl"; 34*4882a593Smuzhiyun reg = <0 0>; 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun /* GPIO E0 */ 37*4882a593Smuzhiyun soc_gpio_s5_0@0 { 38*4882a593Smuzhiyun gpio-offset = <0x80 0>; 39*4882a593Smuzhiyun mode-gpio; 40*4882a593Smuzhiyun output-value = <0>; 41*4882a593Smuzhiyun direction = <PIN_OUTPUT>; 42*4882a593Smuzhiyun }; 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun /* GPIO E1 */ 45*4882a593Smuzhiyun soc_gpio_s5_1@0 { 46*4882a593Smuzhiyun gpio-offset = <0x80 1>; 47*4882a593Smuzhiyun mode-gpio; 48*4882a593Smuzhiyun output-value = <0>; 49*4882a593Smuzhiyun direction = <PIN_OUTPUT>; 50*4882a593Smuzhiyun }; 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun /* GPIO E2 */ 53*4882a593Smuzhiyun soc_gpio_s5_2@0 { 54*4882a593Smuzhiyun gpio-offset = <0x80 2>; 55*4882a593Smuzhiyun mode-gpio; 56*4882a593Smuzhiyun output-value = <0>; 57*4882a593Smuzhiyun direction = <PIN_OUTPUT>; 58*4882a593Smuzhiyun }; 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun pin_usb_host_en0@0 { 61*4882a593Smuzhiyun gpio-offset = <0x80 8>; 62*4882a593Smuzhiyun mode-gpio; 63*4882a593Smuzhiyun output-value = <1>; 64*4882a593Smuzhiyun direction = <PIN_OUTPUT>; 65*4882a593Smuzhiyun }; 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun pin_usb_host_en1@0 { 68*4882a593Smuzhiyun gpio-offset = <0x80 9>; 69*4882a593Smuzhiyun mode-gpio; 70*4882a593Smuzhiyun output-value = <1>; 71*4882a593Smuzhiyun direction = <PIN_OUTPUT>; 72*4882a593Smuzhiyun }; 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun /* 75*4882a593Smuzhiyun * As of today, the latest version FSP (gold4) for BayTrail 76*4882a593Smuzhiyun * misses the PAD configuration of the SD controller's Card 77*4882a593Smuzhiyun * Detect signal. The default PAD value for the CD pin sets 78*4882a593Smuzhiyun * the pin to work in GPIO mode, which causes card detect 79*4882a593Smuzhiyun * status cannot be reflected by the Present State register 80*4882a593Smuzhiyun * in the SD controller (bit 16 & bit 18 are always zero). 81*4882a593Smuzhiyun * 82*4882a593Smuzhiyun * Configure this pin to function 1 (SD controller). 83*4882a593Smuzhiyun */ 84*4882a593Smuzhiyun sdmmc3_cd@0 { 85*4882a593Smuzhiyun pad-offset = <0x3a0>; 86*4882a593Smuzhiyun mode-func = <1>; 87*4882a593Smuzhiyun }; 88*4882a593Smuzhiyun }; 89*4882a593Smuzhiyun 90*4882a593Smuzhiyun chosen { 91*4882a593Smuzhiyun stdout-path = "/serial"; 92*4882a593Smuzhiyun }; 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun cpus { 95*4882a593Smuzhiyun #address-cells = <1>; 96*4882a593Smuzhiyun #size-cells = <0>; 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun cpu@0 { 99*4882a593Smuzhiyun device_type = "cpu"; 100*4882a593Smuzhiyun compatible = "intel,baytrail-cpu"; 101*4882a593Smuzhiyun reg = <0>; 102*4882a593Smuzhiyun intel,apic-id = <0>; 103*4882a593Smuzhiyun }; 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun cpu@1 { 106*4882a593Smuzhiyun device_type = "cpu"; 107*4882a593Smuzhiyun compatible = "intel,baytrail-cpu"; 108*4882a593Smuzhiyun reg = <1>; 109*4882a593Smuzhiyun intel,apic-id = <4>; 110*4882a593Smuzhiyun }; 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun }; 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun pci { 115*4882a593Smuzhiyun compatible = "intel,pci-baytrail", "pci-x86"; 116*4882a593Smuzhiyun #address-cells = <3>; 117*4882a593Smuzhiyun #size-cells = <2>; 118*4882a593Smuzhiyun u-boot,dm-pre-reloc; 119*4882a593Smuzhiyun ranges = <0x02000000 0x0 0x80000000 0x80000000 0 0x40000000 120*4882a593Smuzhiyun 0x42000000 0x0 0xc0000000 0xc0000000 0 0x20000000 121*4882a593Smuzhiyun 0x01000000 0x0 0x2000 0x2000 0 0xe000>; 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun pch@1f,0 { 124*4882a593Smuzhiyun reg = <0x0000f800 0 0 0 0>; 125*4882a593Smuzhiyun compatible = "pci8086,0f1c", "intel,pch9"; 126*4882a593Smuzhiyun #address-cells = <1>; 127*4882a593Smuzhiyun #size-cells = <1>; 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun irq-router { 130*4882a593Smuzhiyun compatible = "intel,irq-router"; 131*4882a593Smuzhiyun intel,pirq-config = "ibase"; 132*4882a593Smuzhiyun intel,ibase-offset = <0x50>; 133*4882a593Smuzhiyun intel,actl-addr = <0>; 134*4882a593Smuzhiyun intel,pirq-link = <8 8>; 135*4882a593Smuzhiyun intel,pirq-mask = <0xdee0>; 136*4882a593Smuzhiyun intel,pirq-routing = < 137*4882a593Smuzhiyun /* BayTrail PCI devices */ 138*4882a593Smuzhiyun PCI_BDF(0, 2, 0) INTA PIRQA 139*4882a593Smuzhiyun PCI_BDF(0, 3, 0) INTA PIRQA 140*4882a593Smuzhiyun PCI_BDF(0, 16, 0) INTA PIRQA 141*4882a593Smuzhiyun PCI_BDF(0, 17, 0) INTA PIRQA 142*4882a593Smuzhiyun PCI_BDF(0, 18, 0) INTA PIRQA 143*4882a593Smuzhiyun PCI_BDF(0, 19, 0) INTA PIRQA 144*4882a593Smuzhiyun PCI_BDF(0, 20, 0) INTA PIRQA 145*4882a593Smuzhiyun PCI_BDF(0, 21, 0) INTA PIRQA 146*4882a593Smuzhiyun PCI_BDF(0, 22, 0) INTA PIRQA 147*4882a593Smuzhiyun PCI_BDF(0, 23, 0) INTA PIRQA 148*4882a593Smuzhiyun PCI_BDF(0, 24, 0) INTA PIRQA 149*4882a593Smuzhiyun PCI_BDF(0, 24, 1) INTC PIRQC 150*4882a593Smuzhiyun PCI_BDF(0, 24, 2) INTD PIRQD 151*4882a593Smuzhiyun PCI_BDF(0, 24, 3) INTB PIRQB 152*4882a593Smuzhiyun PCI_BDF(0, 24, 4) INTA PIRQA 153*4882a593Smuzhiyun PCI_BDF(0, 24, 5) INTC PIRQC 154*4882a593Smuzhiyun PCI_BDF(0, 24, 6) INTD PIRQD 155*4882a593Smuzhiyun PCI_BDF(0, 24, 7) INTB PIRQB 156*4882a593Smuzhiyun PCI_BDF(0, 26, 0) INTA PIRQA 157*4882a593Smuzhiyun PCI_BDF(0, 27, 0) INTA PIRQA 158*4882a593Smuzhiyun PCI_BDF(0, 28, 0) INTA PIRQA 159*4882a593Smuzhiyun PCI_BDF(0, 28, 1) INTB PIRQB 160*4882a593Smuzhiyun PCI_BDF(0, 28, 2) INTC PIRQC 161*4882a593Smuzhiyun PCI_BDF(0, 28, 3) INTD PIRQD 162*4882a593Smuzhiyun PCI_BDF(0, 29, 0) INTA PIRQA 163*4882a593Smuzhiyun PCI_BDF(0, 30, 0) INTA PIRQA 164*4882a593Smuzhiyun PCI_BDF(0, 30, 1) INTD PIRQD 165*4882a593Smuzhiyun PCI_BDF(0, 30, 2) INTB PIRQB 166*4882a593Smuzhiyun PCI_BDF(0, 30, 3) INTC PIRQC 167*4882a593Smuzhiyun PCI_BDF(0, 30, 4) INTD PIRQD 168*4882a593Smuzhiyun PCI_BDF(0, 30, 5) INTB PIRQB 169*4882a593Smuzhiyun PCI_BDF(0, 31, 3) INTB PIRQB 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun /* 172*4882a593Smuzhiyun * PCIe root ports downstream 173*4882a593Smuzhiyun * interrupts 174*4882a593Smuzhiyun */ 175*4882a593Smuzhiyun PCI_BDF(1, 0, 0) INTA PIRQA 176*4882a593Smuzhiyun PCI_BDF(1, 0, 0) INTB PIRQB 177*4882a593Smuzhiyun PCI_BDF(1, 0, 0) INTC PIRQC 178*4882a593Smuzhiyun PCI_BDF(1, 0, 0) INTD PIRQD 179*4882a593Smuzhiyun PCI_BDF(2, 0, 0) INTA PIRQB 180*4882a593Smuzhiyun PCI_BDF(2, 0, 0) INTB PIRQC 181*4882a593Smuzhiyun PCI_BDF(2, 0, 0) INTC PIRQD 182*4882a593Smuzhiyun PCI_BDF(2, 0, 0) INTD PIRQA 183*4882a593Smuzhiyun PCI_BDF(3, 0, 0) INTA PIRQC 184*4882a593Smuzhiyun PCI_BDF(3, 0, 0) INTB PIRQD 185*4882a593Smuzhiyun PCI_BDF(3, 0, 0) INTC PIRQA 186*4882a593Smuzhiyun PCI_BDF(3, 0, 0) INTD PIRQB 187*4882a593Smuzhiyun PCI_BDF(4, 0, 0) INTA PIRQD 188*4882a593Smuzhiyun PCI_BDF(4, 0, 0) INTB PIRQA 189*4882a593Smuzhiyun PCI_BDF(4, 0, 0) INTC PIRQB 190*4882a593Smuzhiyun PCI_BDF(4, 0, 0) INTD PIRQC 191*4882a593Smuzhiyun >; 192*4882a593Smuzhiyun }; 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun spi: spi { 195*4882a593Smuzhiyun #address-cells = <1>; 196*4882a593Smuzhiyun #size-cells = <0>; 197*4882a593Smuzhiyun compatible = "intel,ich9-spi"; 198*4882a593Smuzhiyun spi-flash@0 { 199*4882a593Smuzhiyun #address-cells = <1>; 200*4882a593Smuzhiyun #size-cells = <1>; 201*4882a593Smuzhiyun reg = <0>; 202*4882a593Smuzhiyun compatible = "stmicro,n25q064a", 203*4882a593Smuzhiyun "spi-flash"; 204*4882a593Smuzhiyun memory-map = <0xff800000 0x00800000>; 205*4882a593Smuzhiyun rw-mrc-cache { 206*4882a593Smuzhiyun label = "rw-mrc-cache"; 207*4882a593Smuzhiyun reg = <0x006f0000 0x00010000>; 208*4882a593Smuzhiyun }; 209*4882a593Smuzhiyun }; 210*4882a593Smuzhiyun }; 211*4882a593Smuzhiyun 212*4882a593Smuzhiyun gpioa { 213*4882a593Smuzhiyun compatible = "intel,ich6-gpio"; 214*4882a593Smuzhiyun u-boot,dm-pre-reloc; 215*4882a593Smuzhiyun reg = <0 0x20>; 216*4882a593Smuzhiyun bank-name = "A"; 217*4882a593Smuzhiyun use-lvl-write-cache; 218*4882a593Smuzhiyun }; 219*4882a593Smuzhiyun 220*4882a593Smuzhiyun gpiob { 221*4882a593Smuzhiyun compatible = "intel,ich6-gpio"; 222*4882a593Smuzhiyun u-boot,dm-pre-reloc; 223*4882a593Smuzhiyun reg = <0x20 0x20>; 224*4882a593Smuzhiyun bank-name = "B"; 225*4882a593Smuzhiyun use-lvl-write-cache; 226*4882a593Smuzhiyun }; 227*4882a593Smuzhiyun 228*4882a593Smuzhiyun gpioc { 229*4882a593Smuzhiyun compatible = "intel,ich6-gpio"; 230*4882a593Smuzhiyun u-boot,dm-pre-reloc; 231*4882a593Smuzhiyun reg = <0x40 0x20>; 232*4882a593Smuzhiyun bank-name = "C"; 233*4882a593Smuzhiyun use-lvl-write-cache; 234*4882a593Smuzhiyun }; 235*4882a593Smuzhiyun 236*4882a593Smuzhiyun gpiod { 237*4882a593Smuzhiyun compatible = "intel,ich6-gpio"; 238*4882a593Smuzhiyun u-boot,dm-pre-reloc; 239*4882a593Smuzhiyun reg = <0x60 0x20>; 240*4882a593Smuzhiyun bank-name = "D"; 241*4882a593Smuzhiyun use-lvl-write-cache; 242*4882a593Smuzhiyun }; 243*4882a593Smuzhiyun 244*4882a593Smuzhiyun gpioe { 245*4882a593Smuzhiyun compatible = "intel,ich6-gpio"; 246*4882a593Smuzhiyun u-boot,dm-pre-reloc; 247*4882a593Smuzhiyun reg = <0x80 0x20>; 248*4882a593Smuzhiyun bank-name = "E"; 249*4882a593Smuzhiyun use-lvl-write-cache; 250*4882a593Smuzhiyun }; 251*4882a593Smuzhiyun 252*4882a593Smuzhiyun gpiof { 253*4882a593Smuzhiyun compatible = "intel,ich6-gpio"; 254*4882a593Smuzhiyun u-boot,dm-pre-reloc; 255*4882a593Smuzhiyun reg = <0xA0 0x20>; 256*4882a593Smuzhiyun bank-name = "F"; 257*4882a593Smuzhiyun use-lvl-write-cache; 258*4882a593Smuzhiyun }; 259*4882a593Smuzhiyun }; 260*4882a593Smuzhiyun }; 261*4882a593Smuzhiyun 262*4882a593Smuzhiyun fsp { 263*4882a593Smuzhiyun compatible = "intel,baytrail-fsp"; 264*4882a593Smuzhiyun fsp,mrc-init-tseg-size = <MRC_INIT_TSEG_SIZE_1MB>; 265*4882a593Smuzhiyun fsp,mrc-init-mmio-size = <MRC_INIT_MMIO_SIZE_2048MB>; 266*4882a593Smuzhiyun fsp,mrc-init-spd-addr1 = <0xa0>; 267*4882a593Smuzhiyun fsp,mrc-init-spd-addr2 = <0xa2>; 268*4882a593Smuzhiyun fsp,emmc-boot-mode = <EMMC_BOOT_MODE_AUTO>; 269*4882a593Smuzhiyun fsp,enable-sdio; 270*4882a593Smuzhiyun fsp,enable-sdcard; 271*4882a593Smuzhiyun fsp,enable-hsuart1; 272*4882a593Smuzhiyun fsp,enable-spi; 273*4882a593Smuzhiyun fsp,enable-sata; 274*4882a593Smuzhiyun fsp,sata-mode = <SATA_MODE_AHCI>; 275*4882a593Smuzhiyun#ifdef CONFIG_USB_XHCI_HCD 276*4882a593Smuzhiyun fsp,enable-xhci; 277*4882a593Smuzhiyun#endif 278*4882a593Smuzhiyun fsp,lpe-mode = <LPE_MODE_PCI>; 279*4882a593Smuzhiyun fsp,lpss-sio-mode = <LPSS_SIO_MODE_PCI>; 280*4882a593Smuzhiyun fsp,enable-dma0; 281*4882a593Smuzhiyun fsp,enable-dma1; 282*4882a593Smuzhiyun fsp,enable-i2c0; 283*4882a593Smuzhiyun fsp,enable-i2c1; 284*4882a593Smuzhiyun fsp,enable-i2c2; 285*4882a593Smuzhiyun fsp,enable-i2c3; 286*4882a593Smuzhiyun fsp,enable-i2c4; 287*4882a593Smuzhiyun fsp,enable-i2c5; 288*4882a593Smuzhiyun fsp,enable-i2c6; 289*4882a593Smuzhiyun fsp,enable-pwm0; 290*4882a593Smuzhiyun fsp,enable-pwm1; 291*4882a593Smuzhiyun fsp,igd-dvmt50-pre-alloc = <IGD_DVMT50_PRE_ALLOC_64MB>; 292*4882a593Smuzhiyun fsp,aperture-size = <APERTURE_SIZE_256MB>; 293*4882a593Smuzhiyun fsp,gtt-size = <GTT_SIZE_2MB>; 294*4882a593Smuzhiyun fsp,scc-mode = <SCC_MODE_PCI>; 295*4882a593Smuzhiyun fsp,os-selection = <OS_SELECTION_LINUX>; 296*4882a593Smuzhiyun fsp,emmc45-ddr50-enabled; 297*4882a593Smuzhiyun fsp,emmc45-retune-timer-value = <8>; 298*4882a593Smuzhiyun fsp,enable-igd; 299*4882a593Smuzhiyun fsp,enable-memory-down; 300*4882a593Smuzhiyun fsp,memory-down-params { 301*4882a593Smuzhiyun compatible = "intel,baytrail-fsp-mdp"; 302*4882a593Smuzhiyun fsp,dram-speed = <DRAM_SPEED_1066MTS>; 303*4882a593Smuzhiyun fsp,dram-type = <DRAM_TYPE_DDR3L>; 304*4882a593Smuzhiyun fsp,dimm-0-enable; 305*4882a593Smuzhiyun fsp,dimm-width = <DIMM_WIDTH_X16>; 306*4882a593Smuzhiyun fsp,dimm-density = <DIMM_DENSITY_4GBIT>; 307*4882a593Smuzhiyun fsp,dimm-bus-width = <DIMM_BUS_WIDTH_64BITS>; 308*4882a593Smuzhiyun fsp,dimm-sides = <DIMM_SIDES_1RANKS>; 309*4882a593Smuzhiyun fsp,dimm-tcl = <0xb>; 310*4882a593Smuzhiyun fsp,dimm-trpt-rcd = <0xb>; 311*4882a593Smuzhiyun fsp,dimm-twr = <0xc>; 312*4882a593Smuzhiyun fsp,dimm-twtr = <6>; 313*4882a593Smuzhiyun fsp,dimm-trrd = <6>; 314*4882a593Smuzhiyun fsp,dimm-trtp = <6>; 315*4882a593Smuzhiyun fsp,dimm-tfaw = <0x14>; 316*4882a593Smuzhiyun }; 317*4882a593Smuzhiyun }; 318*4882a593Smuzhiyun 319*4882a593Smuzhiyun microcode { 320*4882a593Smuzhiyun update@0 { 321*4882a593Smuzhiyun#include "microcode/m0130673325.dtsi" 322*4882a593Smuzhiyun }; 323*4882a593Smuzhiyun update@1 { 324*4882a593Smuzhiyun#include "microcode/m0130679907.dtsi" 325*4882a593Smuzhiyun }; 326*4882a593Smuzhiyun }; 327*4882a593Smuzhiyun 328*4882a593Smuzhiyun}; 329