xref: /OK3568_Linux_fs/u-boot/arch/x86/dts/dfi-bt700.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun/*
2*4882a593Smuzhiyun * Copyright (C) 2014, Bin Meng <bmeng.cn@gmail.com>
3*4882a593Smuzhiyun * Copyright (C) 2016 Stefan Roese <sr@denx.de>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun#include <asm/arch-baytrail/fsp/fsp_configs.h>
9*4882a593Smuzhiyun#include <dt-bindings/gpio/x86-gpio.h>
10*4882a593Smuzhiyun#include <dt-bindings/interrupt-router/intel-irq.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun#include "skeleton.dtsi"
13*4882a593Smuzhiyun#include "rtc.dtsi"
14*4882a593Smuzhiyun#include "tsc_timer.dtsi"
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun/ {
17*4882a593Smuzhiyun	config {
18*4882a593Smuzhiyun		silent_console = <0>;
19*4882a593Smuzhiyun	};
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun	pch_pinctrl {
22*4882a593Smuzhiyun		compatible = "intel,x86-pinctrl";
23*4882a593Smuzhiyun		reg = <0 0>;
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun		/* Add UART1 PAD configuration (SIO HS-UART) */
26*4882a593Smuzhiyun		uart1_txd@0 {
27*4882a593Smuzhiyun			pad-offset = <0x10>;
28*4882a593Smuzhiyun			mode-func = <1>;
29*4882a593Smuzhiyun		};
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun		uart1_rxd@0 {
32*4882a593Smuzhiyun			pad-offset = <0x20>;
33*4882a593Smuzhiyun			mode-func = <1>;
34*4882a593Smuzhiyun		};
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun		/*
37*4882a593Smuzhiyun		 * As of today, the latest version FSP (gold4) for BayTrail
38*4882a593Smuzhiyun		 * misses the PAD configuration of the SD controller's Card
39*4882a593Smuzhiyun		 * Detect signal. The default PAD value for the CD pin sets
40*4882a593Smuzhiyun		 * the pin to work in GPIO mode, which causes card detect
41*4882a593Smuzhiyun		 * status cannot be reflected by the Present State register
42*4882a593Smuzhiyun		 * in the SD controller (bit 16 & bit 18 are always zero).
43*4882a593Smuzhiyun		 *
44*4882a593Smuzhiyun		 * Configure this pin to function 1 (SD controller).
45*4882a593Smuzhiyun		 */
46*4882a593Smuzhiyun		sdmmc3_cd@0 {
47*4882a593Smuzhiyun			pad-offset = <0x3a0>;
48*4882a593Smuzhiyun			mode-func = <1>;
49*4882a593Smuzhiyun		};
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun		xhci_hub_reset: usb_ulpi_stp@0 {
52*4882a593Smuzhiyun			gpio-offset = <0xa0 10>;
53*4882a593Smuzhiyun			pad-offset = <0x23b0>;
54*4882a593Smuzhiyun			mode-func = <0>;
55*4882a593Smuzhiyun			mode-gpio;
56*4882a593Smuzhiyun			output-value = <1>;
57*4882a593Smuzhiyun			direction = <PIN_OUTPUT>;
58*4882a593Smuzhiyun		};
59*4882a593Smuzhiyun	};
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun	chosen {
62*4882a593Smuzhiyun		stdout-path = "/serial";
63*4882a593Smuzhiyun	};
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun	cpus {
66*4882a593Smuzhiyun		#address-cells = <1>;
67*4882a593Smuzhiyun		#size-cells = <0>;
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun		cpu@0 {
70*4882a593Smuzhiyun			device_type = "cpu";
71*4882a593Smuzhiyun			compatible = "intel,baytrail-cpu";
72*4882a593Smuzhiyun			reg = <0>;
73*4882a593Smuzhiyun			intel,apic-id = <0>;
74*4882a593Smuzhiyun		};
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun		cpu@1 {
77*4882a593Smuzhiyun			device_type = "cpu";
78*4882a593Smuzhiyun			compatible = "intel,baytrail-cpu";
79*4882a593Smuzhiyun			reg = <1>;
80*4882a593Smuzhiyun			intel,apic-id = <2>;
81*4882a593Smuzhiyun		};
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun		cpu@2 {
84*4882a593Smuzhiyun			device_type = "cpu";
85*4882a593Smuzhiyun			compatible = "intel,baytrail-cpu";
86*4882a593Smuzhiyun			reg = <2>;
87*4882a593Smuzhiyun			intel,apic-id = <4>;
88*4882a593Smuzhiyun		};
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun		cpu@3 {
91*4882a593Smuzhiyun			device_type = "cpu";
92*4882a593Smuzhiyun			compatible = "intel,baytrail-cpu";
93*4882a593Smuzhiyun			reg = <3>;
94*4882a593Smuzhiyun			intel,apic-id = <6>;
95*4882a593Smuzhiyun		};
96*4882a593Smuzhiyun	};
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun	pci {
99*4882a593Smuzhiyun		compatible = "intel,pci-baytrail", "pci-x86";
100*4882a593Smuzhiyun		#address-cells = <3>;
101*4882a593Smuzhiyun		#size-cells = <2>;
102*4882a593Smuzhiyun		u-boot,dm-pre-reloc;
103*4882a593Smuzhiyun		ranges = <0x02000000 0x0 0x80000000 0x80000000 0 0x40000000
104*4882a593Smuzhiyun			  0x42000000 0x0 0xc0000000 0xc0000000 0 0x20000000
105*4882a593Smuzhiyun			  0x01000000 0x0 0x2000 0x2000 0 0xe000>;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun		pciuart0: uart@1e,3 {
108*4882a593Smuzhiyun			compatible = "pci8086,0f0a.00",
109*4882a593Smuzhiyun					"pci8086,0f0a",
110*4882a593Smuzhiyun					"pciclass,070002",
111*4882a593Smuzhiyun					"pciclass,0700",
112*4882a593Smuzhiyun					"ns16550";
113*4882a593Smuzhiyun			u-boot,dm-pre-reloc;
114*4882a593Smuzhiyun			reg = <0x0200f310 0x0 0x0 0x0 0x0>;
115*4882a593Smuzhiyun			reg-shift = <2>;
116*4882a593Smuzhiyun			clock-frequency = <58982400>;
117*4882a593Smuzhiyun			current-speed = <115200>;
118*4882a593Smuzhiyun		};
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun		pch@1f,0 {
121*4882a593Smuzhiyun			reg = <0x0000f800 0 0 0 0>;
122*4882a593Smuzhiyun			compatible = "pci8086,0f1c", "intel,pch9";
123*4882a593Smuzhiyun			#address-cells = <1>;
124*4882a593Smuzhiyun			#size-cells = <1>;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun			irq-router {
127*4882a593Smuzhiyun				compatible = "intel,irq-router";
128*4882a593Smuzhiyun				intel,pirq-config = "ibase";
129*4882a593Smuzhiyun				intel,ibase-offset = <0x50>;
130*4882a593Smuzhiyun				intel,actl-addr = <0>;
131*4882a593Smuzhiyun				intel,pirq-link = <8 8>;
132*4882a593Smuzhiyun				intel,pirq-mask = <0xdee0>;
133*4882a593Smuzhiyun				intel,pirq-routing = <
134*4882a593Smuzhiyun					/* BayTrail PCI devices */
135*4882a593Smuzhiyun					PCI_BDF(0, 2, 0) INTA PIRQA
136*4882a593Smuzhiyun					PCI_BDF(0, 3, 0) INTA PIRQA
137*4882a593Smuzhiyun					PCI_BDF(0, 16, 0) INTA PIRQA
138*4882a593Smuzhiyun					PCI_BDF(0, 17, 0) INTA PIRQA
139*4882a593Smuzhiyun					PCI_BDF(0, 18, 0) INTA PIRQA
140*4882a593Smuzhiyun					PCI_BDF(0, 19, 0) INTA PIRQA
141*4882a593Smuzhiyun					PCI_BDF(0, 20, 0) INTA PIRQA
142*4882a593Smuzhiyun					PCI_BDF(0, 21, 0) INTA PIRQA
143*4882a593Smuzhiyun					PCI_BDF(0, 22, 0) INTA PIRQA
144*4882a593Smuzhiyun					PCI_BDF(0, 23, 0) INTA PIRQA
145*4882a593Smuzhiyun					PCI_BDF(0, 24, 0) INTA PIRQA
146*4882a593Smuzhiyun					PCI_BDF(0, 24, 1) INTC PIRQC
147*4882a593Smuzhiyun					PCI_BDF(0, 24, 2) INTD PIRQD
148*4882a593Smuzhiyun					PCI_BDF(0, 24, 3) INTB PIRQB
149*4882a593Smuzhiyun					PCI_BDF(0, 24, 4) INTA PIRQA
150*4882a593Smuzhiyun					PCI_BDF(0, 24, 5) INTC PIRQC
151*4882a593Smuzhiyun					PCI_BDF(0, 24, 6) INTD PIRQD
152*4882a593Smuzhiyun					PCI_BDF(0, 24, 7) INTB PIRQB
153*4882a593Smuzhiyun					PCI_BDF(0, 26, 0) INTA PIRQA
154*4882a593Smuzhiyun					PCI_BDF(0, 27, 0) INTA PIRQA
155*4882a593Smuzhiyun					PCI_BDF(0, 28, 0) INTA PIRQA
156*4882a593Smuzhiyun					PCI_BDF(0, 28, 1) INTB PIRQB
157*4882a593Smuzhiyun					PCI_BDF(0, 28, 2) INTC PIRQC
158*4882a593Smuzhiyun					PCI_BDF(0, 28, 3) INTD PIRQD
159*4882a593Smuzhiyun					PCI_BDF(0, 29, 0) INTA PIRQA
160*4882a593Smuzhiyun					PCI_BDF(0, 30, 0) INTA PIRQA
161*4882a593Smuzhiyun					PCI_BDF(0, 30, 1) INTD PIRQD
162*4882a593Smuzhiyun					PCI_BDF(0, 30, 2) INTB PIRQB
163*4882a593Smuzhiyun					PCI_BDF(0, 30, 3) INTC PIRQC
164*4882a593Smuzhiyun					PCI_BDF(0, 30, 4) INTD PIRQD
165*4882a593Smuzhiyun					PCI_BDF(0, 30, 5) INTB PIRQB
166*4882a593Smuzhiyun					PCI_BDF(0, 31, 3) INTB PIRQB
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun					/*
169*4882a593Smuzhiyun					 * PCIe root ports downstream
170*4882a593Smuzhiyun					 * interrupts
171*4882a593Smuzhiyun					 */
172*4882a593Smuzhiyun					PCI_BDF(1, 0, 0) INTA PIRQA
173*4882a593Smuzhiyun					PCI_BDF(1, 0, 0) INTB PIRQB
174*4882a593Smuzhiyun					PCI_BDF(1, 0, 0) INTC PIRQC
175*4882a593Smuzhiyun					PCI_BDF(1, 0, 0) INTD PIRQD
176*4882a593Smuzhiyun					PCI_BDF(2, 0, 0) INTA PIRQB
177*4882a593Smuzhiyun					PCI_BDF(2, 0, 0) INTB PIRQC
178*4882a593Smuzhiyun					PCI_BDF(2, 0, 0) INTC PIRQD
179*4882a593Smuzhiyun					PCI_BDF(2, 0, 0) INTD PIRQA
180*4882a593Smuzhiyun					PCI_BDF(3, 0, 0) INTA PIRQC
181*4882a593Smuzhiyun					PCI_BDF(3, 0, 0) INTB PIRQD
182*4882a593Smuzhiyun					PCI_BDF(3, 0, 0) INTC PIRQA
183*4882a593Smuzhiyun					PCI_BDF(3, 0, 0) INTD PIRQB
184*4882a593Smuzhiyun					PCI_BDF(4, 0, 0) INTA PIRQD
185*4882a593Smuzhiyun					PCI_BDF(4, 0, 0) INTB PIRQA
186*4882a593Smuzhiyun					PCI_BDF(4, 0, 0) INTC PIRQB
187*4882a593Smuzhiyun					PCI_BDF(4, 0, 0) INTD PIRQC
188*4882a593Smuzhiyun				>;
189*4882a593Smuzhiyun			};
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun			spi: spi {
192*4882a593Smuzhiyun				#address-cells = <1>;
193*4882a593Smuzhiyun				#size-cells = <0>;
194*4882a593Smuzhiyun				compatible = "intel,ich9-spi";
195*4882a593Smuzhiyun				spi-flash@0 {
196*4882a593Smuzhiyun					#address-cells = <1>;
197*4882a593Smuzhiyun					#size-cells = <1>;
198*4882a593Smuzhiyun					reg = <0>;
199*4882a593Smuzhiyun					compatible = "stmicro,n25q064a",
200*4882a593Smuzhiyun						"spi-flash";
201*4882a593Smuzhiyun					memory-map = <0xff800000 0x00800000>;
202*4882a593Smuzhiyun					rw-mrc-cache {
203*4882a593Smuzhiyun						label = "rw-mrc-cache";
204*4882a593Smuzhiyun						reg = <0x006f0000 0x00010000>;
205*4882a593Smuzhiyun					};
206*4882a593Smuzhiyun				};
207*4882a593Smuzhiyun			};
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun			gpioa {
210*4882a593Smuzhiyun				compatible = "intel,ich6-gpio";
211*4882a593Smuzhiyun				u-boot,dm-pre-reloc;
212*4882a593Smuzhiyun				reg = <0 0x20>;
213*4882a593Smuzhiyun				bank-name = "A";
214*4882a593Smuzhiyun				use-lvl-write-cache;
215*4882a593Smuzhiyun			};
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun			gpiob {
218*4882a593Smuzhiyun				compatible = "intel,ich6-gpio";
219*4882a593Smuzhiyun				u-boot,dm-pre-reloc;
220*4882a593Smuzhiyun				reg = <0x20 0x20>;
221*4882a593Smuzhiyun				bank-name = "B";
222*4882a593Smuzhiyun				use-lvl-write-cache;
223*4882a593Smuzhiyun			};
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun			gpioc {
226*4882a593Smuzhiyun				compatible = "intel,ich6-gpio";
227*4882a593Smuzhiyun				u-boot,dm-pre-reloc;
228*4882a593Smuzhiyun				reg = <0x40 0x20>;
229*4882a593Smuzhiyun				bank-name = "C";
230*4882a593Smuzhiyun				use-lvl-write-cache;
231*4882a593Smuzhiyun			};
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun			gpiod {
234*4882a593Smuzhiyun				compatible = "intel,ich6-gpio";
235*4882a593Smuzhiyun				u-boot,dm-pre-reloc;
236*4882a593Smuzhiyun				reg = <0x60 0x20>;
237*4882a593Smuzhiyun				bank-name = "D";
238*4882a593Smuzhiyun				use-lvl-write-cache;
239*4882a593Smuzhiyun			};
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun			gpioe {
242*4882a593Smuzhiyun				compatible = "intel,ich6-gpio";
243*4882a593Smuzhiyun				u-boot,dm-pre-reloc;
244*4882a593Smuzhiyun				reg = <0x80 0x20>;
245*4882a593Smuzhiyun				bank-name = "E";
246*4882a593Smuzhiyun				use-lvl-write-cache;
247*4882a593Smuzhiyun			};
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun			gpiof {
250*4882a593Smuzhiyun				compatible = "intel,ich6-gpio";
251*4882a593Smuzhiyun				u-boot,dm-pre-reloc;
252*4882a593Smuzhiyun				reg = <0xA0 0x20>;
253*4882a593Smuzhiyun				bank-name = "F";
254*4882a593Smuzhiyun				use-lvl-write-cache;
255*4882a593Smuzhiyun			};
256*4882a593Smuzhiyun		};
257*4882a593Smuzhiyun	};
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun	fsp {
260*4882a593Smuzhiyun		compatible = "intel,baytrail-fsp";
261*4882a593Smuzhiyun		fsp,mrc-init-tseg-size = <MRC_INIT_TSEG_SIZE_1MB>;
262*4882a593Smuzhiyun		fsp,mrc-init-mmio-size = <MRC_INIT_MMIO_SIZE_2048MB>;
263*4882a593Smuzhiyun		fsp,mrc-init-spd-addr1 = <0xa0>;
264*4882a593Smuzhiyun		fsp,mrc-init-spd-addr2 = <0xa2>;
265*4882a593Smuzhiyun		fsp,emmc-boot-mode = <EMMC_BOOT_MODE_AUTO>;
266*4882a593Smuzhiyun		fsp,enable-sdio;
267*4882a593Smuzhiyun		fsp,enable-sdcard;
268*4882a593Smuzhiyun		fsp,enable-hsuart0;
269*4882a593Smuzhiyun		fsp,enable-hsuart1;
270*4882a593Smuzhiyun		fsp,enable-spi;
271*4882a593Smuzhiyun		fsp,enable-sata;
272*4882a593Smuzhiyun		fsp,sata-mode = <SATA_MODE_AHCI>;
273*4882a593Smuzhiyun#ifdef CONFIG_USB_XHCI_HCD
274*4882a593Smuzhiyun		fsp,enable-xhci;
275*4882a593Smuzhiyun#endif
276*4882a593Smuzhiyun		fsp,lpe-mode = <LPE_MODE_PCI>;
277*4882a593Smuzhiyun		fsp,lpss-sio-mode = <LPSS_SIO_MODE_PCI>;
278*4882a593Smuzhiyun		fsp,enable-dma0;
279*4882a593Smuzhiyun		fsp,enable-dma1;
280*4882a593Smuzhiyun		fsp,enable-i2c0;
281*4882a593Smuzhiyun		fsp,enable-i2c1;
282*4882a593Smuzhiyun		fsp,enable-i2c2;
283*4882a593Smuzhiyun		fsp,enable-i2c3;
284*4882a593Smuzhiyun		fsp,enable-i2c4;
285*4882a593Smuzhiyun		fsp,enable-i2c5;
286*4882a593Smuzhiyun		fsp,enable-i2c6;
287*4882a593Smuzhiyun		fsp,enable-pwm0;
288*4882a593Smuzhiyun		fsp,enable-pwm1;
289*4882a593Smuzhiyun		fsp,igd-dvmt50-pre-alloc = <IGD_DVMT50_PRE_ALLOC_64MB>;
290*4882a593Smuzhiyun		fsp,aperture-size = <APERTURE_SIZE_256MB>;
291*4882a593Smuzhiyun		fsp,gtt-size = <GTT_SIZE_2MB>;
292*4882a593Smuzhiyun		fsp,scc-mode = <SCC_MODE_PCI>;
293*4882a593Smuzhiyun		fsp,os-selection = <OS_SELECTION_LINUX>;
294*4882a593Smuzhiyun		fsp,emmc45-ddr50-enabled;
295*4882a593Smuzhiyun		fsp,emmc45-retune-timer-value = <8>;
296*4882a593Smuzhiyun		fsp,enable-igd;
297*4882a593Smuzhiyun		fsp,enable-memory-down;
298*4882a593Smuzhiyun		fsp,memory-down-params {
299*4882a593Smuzhiyun			compatible = "intel,baytrail-fsp-mdp";
300*4882a593Smuzhiyun			fsp,dram-speed = <DRAM_SPEED_1333MTS>;
301*4882a593Smuzhiyun			fsp,dram-type = <DRAM_TYPE_DDR3L>;
302*4882a593Smuzhiyun			fsp,dimm-0-enable;
303*4882a593Smuzhiyun			fsp,dimm-width = <DIMM_WIDTH_X16>;
304*4882a593Smuzhiyun			fsp,dimm-density = <DIMM_DENSITY_8GBIT>;
305*4882a593Smuzhiyun			fsp,dimm-bus-width = <DIMM_BUS_WIDTH_64BITS>;
306*4882a593Smuzhiyun			fsp,dimm-sides = <DIMM_SIDES_1RANKS>;
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun			/* These following values might need a re-visit */
309*4882a593Smuzhiyun			fsp,dimm-tcl = <8>;
310*4882a593Smuzhiyun			fsp,dimm-trpt-rcd = <8>;
311*4882a593Smuzhiyun			fsp,dimm-twr = <8>;
312*4882a593Smuzhiyun			fsp,dimm-twtr = <4>;
313*4882a593Smuzhiyun			fsp,dimm-trrd = <6>;
314*4882a593Smuzhiyun			fsp,dimm-trtp = <4>;
315*4882a593Smuzhiyun			fsp,dimm-tfaw = <22>;
316*4882a593Smuzhiyun		};
317*4882a593Smuzhiyun	};
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun	microcode {
320*4882a593Smuzhiyun		update@0 {
321*4882a593Smuzhiyun#include "microcode/m0130673325.dtsi"
322*4882a593Smuzhiyun		};
323*4882a593Smuzhiyun		update@1 {
324*4882a593Smuzhiyun#include "microcode/m0130679907.dtsi"
325*4882a593Smuzhiyun		};
326*4882a593Smuzhiyun	};
327*4882a593Smuzhiyun};
328