1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * Copyright (C) 2014, Bin Meng <bmeng.cn@gmail.com> 3*4882a593Smuzhiyun * Copyright (C) 2016 Stefan Roese <sr@denx.de> 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun/dts-v1/; 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun#include <asm/arch-baytrail/fsp/fsp_configs.h> 11*4882a593Smuzhiyun#include <dt-bindings/gpio/x86-gpio.h> 12*4882a593Smuzhiyun#include <dt-bindings/interrupt-router/intel-irq.h> 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun/include/ "skeleton.dtsi" 15*4882a593Smuzhiyun/include/ "serial.dtsi" 16*4882a593Smuzhiyun/include/ "rtc.dtsi" 17*4882a593Smuzhiyun/include/ "tsc_timer.dtsi" 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun/ { 20*4882a593Smuzhiyun model = "congatec-QEVAL20-QA3-E3845"; 21*4882a593Smuzhiyun compatible = "congatec,qeval20-qa3-e3845", "intel,baytrail"; 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun aliases { 24*4882a593Smuzhiyun serial0 = &serial; 25*4882a593Smuzhiyun spi0 = &spi; 26*4882a593Smuzhiyun }; 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun config { 29*4882a593Smuzhiyun silent_console = <0>; 30*4882a593Smuzhiyun }; 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun pch_pinctrl { 33*4882a593Smuzhiyun compatible = "intel,x86-pinctrl"; 34*4882a593Smuzhiyun reg = <0 0>; 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun /* 37*4882a593Smuzhiyun * As of today, the latest version FSP (gold4) for BayTrail 38*4882a593Smuzhiyun * misses the PAD configuration of the SD controller's Card 39*4882a593Smuzhiyun * Detect signal. The default PAD value for the CD pin sets 40*4882a593Smuzhiyun * the pin to work in GPIO mode, which causes card detect 41*4882a593Smuzhiyun * status cannot be reflected by the Present State register 42*4882a593Smuzhiyun * in the SD controller (bit 16 & bit 18 are always zero). 43*4882a593Smuzhiyun * 44*4882a593Smuzhiyun * Configure this pin to function 1 (SD controller). 45*4882a593Smuzhiyun */ 46*4882a593Smuzhiyun sdmmc3_cd@0 { 47*4882a593Smuzhiyun pad-offset = <0x3a0>; 48*4882a593Smuzhiyun mode-func = <1>; 49*4882a593Smuzhiyun }; 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun /* Add SMBus PAD configuration */ 52*4882a593Smuzhiyun smbus_clk@0 { 53*4882a593Smuzhiyun pad-offset = <0x580>; 54*4882a593Smuzhiyun mode-func = <1>; 55*4882a593Smuzhiyun }; 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun smbus_data@0 { 58*4882a593Smuzhiyun pad-offset = <0x5a0>; 59*4882a593Smuzhiyun mode-func = <1>; 60*4882a593Smuzhiyun }; 61*4882a593Smuzhiyun }; 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun chosen { 64*4882a593Smuzhiyun stdout-path = "/serial"; 65*4882a593Smuzhiyun }; 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun cpus { 68*4882a593Smuzhiyun #address-cells = <1>; 69*4882a593Smuzhiyun #size-cells = <0>; 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun cpu@0 { 72*4882a593Smuzhiyun device_type = "cpu"; 73*4882a593Smuzhiyun compatible = "intel,baytrail-cpu"; 74*4882a593Smuzhiyun reg = <0>; 75*4882a593Smuzhiyun intel,apic-id = <0>; 76*4882a593Smuzhiyun }; 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun cpu@1 { 79*4882a593Smuzhiyun device_type = "cpu"; 80*4882a593Smuzhiyun compatible = "intel,baytrail-cpu"; 81*4882a593Smuzhiyun reg = <1>; 82*4882a593Smuzhiyun intel,apic-id = <2>; 83*4882a593Smuzhiyun }; 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun cpu@2 { 86*4882a593Smuzhiyun device_type = "cpu"; 87*4882a593Smuzhiyun compatible = "intel,baytrail-cpu"; 88*4882a593Smuzhiyun reg = <2>; 89*4882a593Smuzhiyun intel,apic-id = <4>; 90*4882a593Smuzhiyun }; 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun cpu@3 { 93*4882a593Smuzhiyun device_type = "cpu"; 94*4882a593Smuzhiyun compatible = "intel,baytrail-cpu"; 95*4882a593Smuzhiyun reg = <3>; 96*4882a593Smuzhiyun intel,apic-id = <6>; 97*4882a593Smuzhiyun }; 98*4882a593Smuzhiyun }; 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun pci { 101*4882a593Smuzhiyun compatible = "intel,pci-baytrail", "pci-x86"; 102*4882a593Smuzhiyun #address-cells = <3>; 103*4882a593Smuzhiyun #size-cells = <2>; 104*4882a593Smuzhiyun u-boot,dm-pre-reloc; 105*4882a593Smuzhiyun ranges = <0x02000000 0x0 0x80000000 0x80000000 0 0x40000000 106*4882a593Smuzhiyun 0x42000000 0x0 0xc0000000 0xc0000000 0 0x20000000 107*4882a593Smuzhiyun 0x01000000 0x0 0x2000 0x2000 0 0xe000>; 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun pch@1f,0 { 110*4882a593Smuzhiyun reg = <0x0000f800 0 0 0 0>; 111*4882a593Smuzhiyun compatible = "pci8086,0f1c", "intel,pch9"; 112*4882a593Smuzhiyun #address-cells = <1>; 113*4882a593Smuzhiyun #size-cells = <1>; 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun irq-router { 116*4882a593Smuzhiyun compatible = "intel,irq-router"; 117*4882a593Smuzhiyun intel,pirq-config = "ibase"; 118*4882a593Smuzhiyun intel,ibase-offset = <0x50>; 119*4882a593Smuzhiyun intel,actl-addr = <0>; 120*4882a593Smuzhiyun intel,pirq-link = <8 8>; 121*4882a593Smuzhiyun intel,pirq-mask = <0xdee0>; 122*4882a593Smuzhiyun intel,pirq-routing = < 123*4882a593Smuzhiyun /* BayTrail PCI devices */ 124*4882a593Smuzhiyun PCI_BDF(0, 2, 0) INTA PIRQA 125*4882a593Smuzhiyun PCI_BDF(0, 3, 0) INTA PIRQA 126*4882a593Smuzhiyun PCI_BDF(0, 16, 0) INTA PIRQA 127*4882a593Smuzhiyun PCI_BDF(0, 17, 0) INTA PIRQA 128*4882a593Smuzhiyun PCI_BDF(0, 18, 0) INTA PIRQA 129*4882a593Smuzhiyun PCI_BDF(0, 19, 0) INTA PIRQA 130*4882a593Smuzhiyun PCI_BDF(0, 20, 0) INTA PIRQA 131*4882a593Smuzhiyun PCI_BDF(0, 21, 0) INTA PIRQA 132*4882a593Smuzhiyun PCI_BDF(0, 22, 0) INTA PIRQA 133*4882a593Smuzhiyun PCI_BDF(0, 23, 0) INTA PIRQA 134*4882a593Smuzhiyun PCI_BDF(0, 24, 0) INTA PIRQA 135*4882a593Smuzhiyun PCI_BDF(0, 24, 1) INTC PIRQC 136*4882a593Smuzhiyun PCI_BDF(0, 24, 2) INTD PIRQD 137*4882a593Smuzhiyun PCI_BDF(0, 24, 3) INTB PIRQB 138*4882a593Smuzhiyun PCI_BDF(0, 24, 4) INTA PIRQA 139*4882a593Smuzhiyun PCI_BDF(0, 24, 5) INTC PIRQC 140*4882a593Smuzhiyun PCI_BDF(0, 24, 6) INTD PIRQD 141*4882a593Smuzhiyun PCI_BDF(0, 24, 7) INTB PIRQB 142*4882a593Smuzhiyun PCI_BDF(0, 26, 0) INTA PIRQA 143*4882a593Smuzhiyun PCI_BDF(0, 27, 0) INTA PIRQA 144*4882a593Smuzhiyun PCI_BDF(0, 28, 0) INTA PIRQA 145*4882a593Smuzhiyun PCI_BDF(0, 28, 1) INTB PIRQB 146*4882a593Smuzhiyun PCI_BDF(0, 28, 2) INTC PIRQC 147*4882a593Smuzhiyun PCI_BDF(0, 28, 3) INTD PIRQD 148*4882a593Smuzhiyun PCI_BDF(0, 29, 0) INTA PIRQA 149*4882a593Smuzhiyun PCI_BDF(0, 30, 0) INTA PIRQA 150*4882a593Smuzhiyun PCI_BDF(0, 30, 1) INTD PIRQD 151*4882a593Smuzhiyun PCI_BDF(0, 30, 2) INTB PIRQB 152*4882a593Smuzhiyun PCI_BDF(0, 30, 3) INTC PIRQC 153*4882a593Smuzhiyun PCI_BDF(0, 30, 4) INTD PIRQD 154*4882a593Smuzhiyun PCI_BDF(0, 30, 5) INTB PIRQB 155*4882a593Smuzhiyun PCI_BDF(0, 31, 3) INTB PIRQB 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun /* 158*4882a593Smuzhiyun * PCIe root ports downstream 159*4882a593Smuzhiyun * interrupts 160*4882a593Smuzhiyun */ 161*4882a593Smuzhiyun PCI_BDF(1, 0, 0) INTA PIRQA 162*4882a593Smuzhiyun PCI_BDF(1, 0, 0) INTB PIRQB 163*4882a593Smuzhiyun PCI_BDF(1, 0, 0) INTC PIRQC 164*4882a593Smuzhiyun PCI_BDF(1, 0, 0) INTD PIRQD 165*4882a593Smuzhiyun PCI_BDF(2, 0, 0) INTA PIRQB 166*4882a593Smuzhiyun PCI_BDF(2, 0, 0) INTB PIRQC 167*4882a593Smuzhiyun PCI_BDF(2, 0, 0) INTC PIRQD 168*4882a593Smuzhiyun PCI_BDF(2, 0, 0) INTD PIRQA 169*4882a593Smuzhiyun PCI_BDF(3, 0, 0) INTA PIRQC 170*4882a593Smuzhiyun PCI_BDF(3, 0, 0) INTB PIRQD 171*4882a593Smuzhiyun PCI_BDF(3, 0, 0) INTC PIRQA 172*4882a593Smuzhiyun PCI_BDF(3, 0, 0) INTD PIRQB 173*4882a593Smuzhiyun PCI_BDF(4, 0, 0) INTA PIRQD 174*4882a593Smuzhiyun PCI_BDF(4, 0, 0) INTB PIRQA 175*4882a593Smuzhiyun PCI_BDF(4, 0, 0) INTC PIRQB 176*4882a593Smuzhiyun PCI_BDF(4, 0, 0) INTD PIRQC 177*4882a593Smuzhiyun >; 178*4882a593Smuzhiyun }; 179*4882a593Smuzhiyun 180*4882a593Smuzhiyun spi: spi { 181*4882a593Smuzhiyun #address-cells = <1>; 182*4882a593Smuzhiyun #size-cells = <0>; 183*4882a593Smuzhiyun compatible = "intel,ich9-spi"; 184*4882a593Smuzhiyun spi-flash@0 { 185*4882a593Smuzhiyun #address-cells = <1>; 186*4882a593Smuzhiyun #size-cells = <1>; 187*4882a593Smuzhiyun reg = <0>; 188*4882a593Smuzhiyun compatible = "stmicro,n25q064a", 189*4882a593Smuzhiyun "spi-flash"; 190*4882a593Smuzhiyun memory-map = <0xff800000 0x00800000>; 191*4882a593Smuzhiyun rw-mrc-cache { 192*4882a593Smuzhiyun label = "rw-mrc-cache"; 193*4882a593Smuzhiyun reg = <0x006f0000 0x00010000>; 194*4882a593Smuzhiyun }; 195*4882a593Smuzhiyun }; 196*4882a593Smuzhiyun }; 197*4882a593Smuzhiyun 198*4882a593Smuzhiyun gpioa { 199*4882a593Smuzhiyun compatible = "intel,ich6-gpio"; 200*4882a593Smuzhiyun u-boot,dm-pre-reloc; 201*4882a593Smuzhiyun reg = <0 0x20>; 202*4882a593Smuzhiyun bank-name = "A"; 203*4882a593Smuzhiyun use-lvl-write-cache; 204*4882a593Smuzhiyun }; 205*4882a593Smuzhiyun 206*4882a593Smuzhiyun gpiob { 207*4882a593Smuzhiyun compatible = "intel,ich6-gpio"; 208*4882a593Smuzhiyun u-boot,dm-pre-reloc; 209*4882a593Smuzhiyun reg = <0x20 0x20>; 210*4882a593Smuzhiyun bank-name = "B"; 211*4882a593Smuzhiyun use-lvl-write-cache; 212*4882a593Smuzhiyun }; 213*4882a593Smuzhiyun 214*4882a593Smuzhiyun gpioc { 215*4882a593Smuzhiyun compatible = "intel,ich6-gpio"; 216*4882a593Smuzhiyun u-boot,dm-pre-reloc; 217*4882a593Smuzhiyun reg = <0x40 0x20>; 218*4882a593Smuzhiyun bank-name = "C"; 219*4882a593Smuzhiyun use-lvl-write-cache; 220*4882a593Smuzhiyun }; 221*4882a593Smuzhiyun 222*4882a593Smuzhiyun gpiod { 223*4882a593Smuzhiyun compatible = "intel,ich6-gpio"; 224*4882a593Smuzhiyun u-boot,dm-pre-reloc; 225*4882a593Smuzhiyun reg = <0x60 0x20>; 226*4882a593Smuzhiyun bank-name = "D"; 227*4882a593Smuzhiyun use-lvl-write-cache; 228*4882a593Smuzhiyun }; 229*4882a593Smuzhiyun 230*4882a593Smuzhiyun gpioe { 231*4882a593Smuzhiyun compatible = "intel,ich6-gpio"; 232*4882a593Smuzhiyun u-boot,dm-pre-reloc; 233*4882a593Smuzhiyun reg = <0x80 0x20>; 234*4882a593Smuzhiyun bank-name = "E"; 235*4882a593Smuzhiyun use-lvl-write-cache; 236*4882a593Smuzhiyun }; 237*4882a593Smuzhiyun 238*4882a593Smuzhiyun gpiof { 239*4882a593Smuzhiyun compatible = "intel,ich6-gpio"; 240*4882a593Smuzhiyun u-boot,dm-pre-reloc; 241*4882a593Smuzhiyun reg = <0xA0 0x20>; 242*4882a593Smuzhiyun bank-name = "F"; 243*4882a593Smuzhiyun use-lvl-write-cache; 244*4882a593Smuzhiyun }; 245*4882a593Smuzhiyun }; 246*4882a593Smuzhiyun }; 247*4882a593Smuzhiyun 248*4882a593Smuzhiyun fsp { 249*4882a593Smuzhiyun compatible = "intel,baytrail-fsp"; 250*4882a593Smuzhiyun fsp,mrc-init-tseg-size = <MRC_INIT_TSEG_SIZE_1MB>; 251*4882a593Smuzhiyun fsp,mrc-init-mmio-size = <MRC_INIT_MMIO_SIZE_2048MB>; 252*4882a593Smuzhiyun fsp,mrc-init-spd-addr1 = <0xa0>; 253*4882a593Smuzhiyun fsp,mrc-init-spd-addr2 = <0xa2>; 254*4882a593Smuzhiyun fsp,emmc-boot-mode = <EMMC_BOOT_MODE_AUTO>; 255*4882a593Smuzhiyun fsp,enable-sdio; 256*4882a593Smuzhiyun fsp,enable-sdcard; 257*4882a593Smuzhiyun fsp,enable-hsuart1; 258*4882a593Smuzhiyun fsp,enable-spi; 259*4882a593Smuzhiyun fsp,enable-sata; 260*4882a593Smuzhiyun fsp,sata-mode = <SATA_MODE_AHCI>; 261*4882a593Smuzhiyun#ifdef CONFIG_USB_XHCI_HCD 262*4882a593Smuzhiyun fsp,enable-xhci; 263*4882a593Smuzhiyun#endif 264*4882a593Smuzhiyun fsp,lpe-mode = <LPE_MODE_PCI>; 265*4882a593Smuzhiyun fsp,lpss-sio-mode = <LPSS_SIO_MODE_PCI>; 266*4882a593Smuzhiyun fsp,enable-dma0; 267*4882a593Smuzhiyun fsp,enable-dma1; 268*4882a593Smuzhiyun fsp,enable-pwm0; 269*4882a593Smuzhiyun fsp,enable-pwm1; 270*4882a593Smuzhiyun fsp,igd-dvmt50-pre-alloc = <IGD_DVMT50_PRE_ALLOC_64MB>; 271*4882a593Smuzhiyun fsp,aperture-size = <APERTURE_SIZE_256MB>; 272*4882a593Smuzhiyun fsp,gtt-size = <GTT_SIZE_2MB>; 273*4882a593Smuzhiyun fsp,scc-mode = <SCC_MODE_PCI>; 274*4882a593Smuzhiyun fsp,os-selection = <OS_SELECTION_LINUX>; 275*4882a593Smuzhiyun fsp,emmc45-ddr50-enabled; 276*4882a593Smuzhiyun fsp,emmc45-retune-timer-value = <8>; 277*4882a593Smuzhiyun fsp,enable-igd; 278*4882a593Smuzhiyun fsp,enable-memory-down; 279*4882a593Smuzhiyun fsp,memory-down-params { 280*4882a593Smuzhiyun compatible = "intel,baytrail-fsp-mdp"; 281*4882a593Smuzhiyun fsp,dram-speed = <DRAM_SPEED_1333MTS>; 282*4882a593Smuzhiyun fsp,dram-type = <DRAM_TYPE_DDR3L>; 283*4882a593Smuzhiyun fsp,dimm-0-enable; 284*4882a593Smuzhiyun fsp,dimm-1-enable; 285*4882a593Smuzhiyun fsp,dimm-width = <DIMM_WIDTH_X16>; 286*4882a593Smuzhiyun fsp,dimm-density = <DIMM_DENSITY_4GBIT>; 287*4882a593Smuzhiyun fsp,dimm-bus-width = <DIMM_BUS_WIDTH_64BITS>; 288*4882a593Smuzhiyun fsp,dimm-sides = <DIMM_SIDES_1RANKS>; 289*4882a593Smuzhiyun 290*4882a593Smuzhiyun /* These following values might need a re-visit */ 291*4882a593Smuzhiyun fsp,dimm-tcl = <8>; 292*4882a593Smuzhiyun fsp,dimm-trpt-rcd = <8>; 293*4882a593Smuzhiyun fsp,dimm-twr = <8>; 294*4882a593Smuzhiyun fsp,dimm-twtr = <4>; 295*4882a593Smuzhiyun fsp,dimm-trrd = <6>; 296*4882a593Smuzhiyun fsp,dimm-trtp = <4>; 297*4882a593Smuzhiyun fsp,dimm-tfaw = <22>; 298*4882a593Smuzhiyun }; 299*4882a593Smuzhiyun }; 300*4882a593Smuzhiyun 301*4882a593Smuzhiyun microcode { 302*4882a593Smuzhiyun update@0 { 303*4882a593Smuzhiyun#include "microcode/m0130673325.dtsi" 304*4882a593Smuzhiyun }; 305*4882a593Smuzhiyun update@1 { 306*4882a593Smuzhiyun#include "microcode/m0130679907.dtsi" 307*4882a593Smuzhiyun }; 308*4882a593Smuzhiyun }; 309*4882a593Smuzhiyun}; 310