xref: /OK3568_Linux_fs/u-boot/arch/x86/dts/baytrail_som-db5800-som-6867.dts (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun/*
2*4882a593Smuzhiyun * Copyright (C) 2014, Bin Meng <bmeng.cn@gmail.com>
3*4882a593Smuzhiyun * Copyright (C) 2016, George McCollister <george.mccollister@gmail.com>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun/dts-v1/;
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun#include <asm/arch-baytrail/fsp/fsp_configs.h>
11*4882a593Smuzhiyun#include <dt-bindings/gpio/x86-gpio.h>
12*4882a593Smuzhiyun#include <dt-bindings/interrupt-router/intel-irq.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun/include/ "skeleton.dtsi"
15*4882a593Smuzhiyun/include/ "serial.dtsi"
16*4882a593Smuzhiyun/include/ "rtc.dtsi"
17*4882a593Smuzhiyun/include/ "tsc_timer.dtsi"
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun/ {
20*4882a593Smuzhiyun	model = "Advantech SOM-DB5800-SOM-6867";
21*4882a593Smuzhiyun	compatible = "advantech,som-db5800-som-6867", "intel,baytrail";
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun	aliases {
24*4882a593Smuzhiyun		serial0 = &serial;
25*4882a593Smuzhiyun		spi0 = &spi;
26*4882a593Smuzhiyun	};
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun	config {
29*4882a593Smuzhiyun		silent_console = <0>;
30*4882a593Smuzhiyun	};
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun	pch_pinctrl {
33*4882a593Smuzhiyun		compatible = "intel,x86-pinctrl";
34*4882a593Smuzhiyun		reg = <0 0>;
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun		/* HDA_RSTB */
37*4882a593Smuzhiyun		soc_gpio_s0_8@0 {
38*4882a593Smuzhiyun			pad-offset = <0x220>;
39*4882a593Smuzhiyun			mode-func = <2>;
40*4882a593Smuzhiyun		};
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun		/* HDA_SYNC */
43*4882a593Smuzhiyun		soc_gpio_s0_9@0 {
44*4882a593Smuzhiyun			pad-offset = <0x250>;
45*4882a593Smuzhiyun			mode-func = <2>;
46*4882a593Smuzhiyun			pull-assign = <1>;
47*4882a593Smuzhiyun		};
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun		/* HDA_CLK */
50*4882a593Smuzhiyun		soc_gpio_s0_10@0 {
51*4882a593Smuzhiyun			pad-offset = <0x240>;
52*4882a593Smuzhiyun			mode-func = <2>;
53*4882a593Smuzhiyun		};
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun		/* HDA_SDO */
56*4882a593Smuzhiyun		soc_gpio_s0_11@0 {
57*4882a593Smuzhiyun			pad-offset = <0x260>;
58*4882a593Smuzhiyun			mode-func = <2>;
59*4882a593Smuzhiyun			pull-assign = <1>;
60*4882a593Smuzhiyun		};
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun		/* HDA_SDI0 */
63*4882a593Smuzhiyun		soc_gpio_s0_12@0 {
64*4882a593Smuzhiyun			pad-offset = <0x270>;
65*4882a593Smuzhiyun			mode-func = <2>;
66*4882a593Smuzhiyun		};
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun		/* SERIRQ */
69*4882a593Smuzhiyun		soc_gpio_s0_50@0 {
70*4882a593Smuzhiyun			pad-offset = <0x560>;
71*4882a593Smuzhiyun			mode-func = <1>;
72*4882a593Smuzhiyun		};
73*4882a593Smuzhiyun	};
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun	chosen {
76*4882a593Smuzhiyun		stdout-path = "/serial";
77*4882a593Smuzhiyun	};
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun	cpus {
80*4882a593Smuzhiyun		#address-cells = <1>;
81*4882a593Smuzhiyun		#size-cells = <0>;
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun		cpu@0 {
84*4882a593Smuzhiyun			device_type = "cpu";
85*4882a593Smuzhiyun			compatible = "intel,baytrail-cpu";
86*4882a593Smuzhiyun			reg = <0>;
87*4882a593Smuzhiyun			intel,apic-id = <0>;
88*4882a593Smuzhiyun		};
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun		cpu@1 {
91*4882a593Smuzhiyun			device_type = "cpu";
92*4882a593Smuzhiyun			compatible = "intel,baytrail-cpu";
93*4882a593Smuzhiyun			reg = <1>;
94*4882a593Smuzhiyun			intel,apic-id = <2>;
95*4882a593Smuzhiyun		};
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun		cpu@2 {
98*4882a593Smuzhiyun			device_type = "cpu";
99*4882a593Smuzhiyun			compatible = "intel,baytrail-cpu";
100*4882a593Smuzhiyun			reg = <2>;
101*4882a593Smuzhiyun			intel,apic-id = <4>;
102*4882a593Smuzhiyun		};
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun		cpu@3 {
105*4882a593Smuzhiyun			device_type = "cpu";
106*4882a593Smuzhiyun			compatible = "intel,baytrail-cpu";
107*4882a593Smuzhiyun			reg = <3>;
108*4882a593Smuzhiyun			intel,apic-id = <6>;
109*4882a593Smuzhiyun		};
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun	};
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun	pci {
114*4882a593Smuzhiyun		compatible = "intel,pci-baytrail", "pci-x86";
115*4882a593Smuzhiyun		#address-cells = <3>;
116*4882a593Smuzhiyun		#size-cells = <2>;
117*4882a593Smuzhiyun		u-boot,dm-pre-reloc;
118*4882a593Smuzhiyun		ranges = <0x02000000 0x0 0x80000000 0x80000000 0 0x40000000
119*4882a593Smuzhiyun			  0x42000000 0x0 0xc0000000 0xc0000000 0 0x20000000
120*4882a593Smuzhiyun			  0x01000000 0x0 0x2000 0x2000 0 0xe000>;
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun		pch@1f,0 {
123*4882a593Smuzhiyun			reg = <0x0000f800 0 0 0 0>;
124*4882a593Smuzhiyun			compatible = "pci8086,0f1c", "intel,pch9";
125*4882a593Smuzhiyun			#address-cells = <1>;
126*4882a593Smuzhiyun			#size-cells = <1>;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun			irq-router {
129*4882a593Smuzhiyun				compatible = "intel,irq-router";
130*4882a593Smuzhiyun				intel,pirq-config = "ibase";
131*4882a593Smuzhiyun				intel,ibase-offset = <0x50>;
132*4882a593Smuzhiyun				intel,actl-addr = <0>;
133*4882a593Smuzhiyun				intel,pirq-link = <8 8>;
134*4882a593Smuzhiyun				intel,pirq-mask = <0xdee0>;
135*4882a593Smuzhiyun				intel,pirq-routing = <
136*4882a593Smuzhiyun					/* BayTrail PCI devices */
137*4882a593Smuzhiyun					PCI_BDF(0, 2, 0) INTA PIRQA
138*4882a593Smuzhiyun					PCI_BDF(0, 3, 0) INTA PIRQA
139*4882a593Smuzhiyun					PCI_BDF(0, 16, 0) INTA PIRQA
140*4882a593Smuzhiyun					PCI_BDF(0, 17, 0) INTA PIRQA
141*4882a593Smuzhiyun					PCI_BDF(0, 18, 0) INTA PIRQA
142*4882a593Smuzhiyun					PCI_BDF(0, 19, 0) INTA PIRQA
143*4882a593Smuzhiyun					PCI_BDF(0, 20, 0) INTA PIRQA
144*4882a593Smuzhiyun					PCI_BDF(0, 21, 0) INTA PIRQA
145*4882a593Smuzhiyun					PCI_BDF(0, 22, 0) INTA PIRQA
146*4882a593Smuzhiyun					PCI_BDF(0, 23, 0) INTA PIRQA
147*4882a593Smuzhiyun					PCI_BDF(0, 24, 0) INTA PIRQA
148*4882a593Smuzhiyun					PCI_BDF(0, 24, 1) INTC PIRQC
149*4882a593Smuzhiyun					PCI_BDF(0, 24, 2) INTD PIRQD
150*4882a593Smuzhiyun					PCI_BDF(0, 24, 3) INTB PIRQB
151*4882a593Smuzhiyun					PCI_BDF(0, 24, 4) INTA PIRQA
152*4882a593Smuzhiyun					PCI_BDF(0, 24, 5) INTC PIRQC
153*4882a593Smuzhiyun					PCI_BDF(0, 24, 6) INTD PIRQD
154*4882a593Smuzhiyun					PCI_BDF(0, 24, 7) INTB PIRQB
155*4882a593Smuzhiyun					PCI_BDF(0, 26, 0) INTA PIRQA
156*4882a593Smuzhiyun					PCI_BDF(0, 27, 0) INTA PIRQA
157*4882a593Smuzhiyun					PCI_BDF(0, 28, 0) INTA PIRQA
158*4882a593Smuzhiyun					PCI_BDF(0, 28, 1) INTB PIRQB
159*4882a593Smuzhiyun					PCI_BDF(0, 28, 2) INTC PIRQC
160*4882a593Smuzhiyun					PCI_BDF(0, 28, 3) INTD PIRQD
161*4882a593Smuzhiyun					PCI_BDF(0, 29, 0) INTA PIRQA
162*4882a593Smuzhiyun					PCI_BDF(0, 30, 0) INTA PIRQA
163*4882a593Smuzhiyun					PCI_BDF(0, 30, 1) INTD PIRQD
164*4882a593Smuzhiyun					PCI_BDF(0, 30, 2) INTB PIRQB
165*4882a593Smuzhiyun					PCI_BDF(0, 30, 3) INTC PIRQC
166*4882a593Smuzhiyun					PCI_BDF(0, 30, 4) INTD PIRQD
167*4882a593Smuzhiyun					PCI_BDF(0, 30, 5) INTB PIRQB
168*4882a593Smuzhiyun					PCI_BDF(0, 31, 3) INTB PIRQB
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun					/*
171*4882a593Smuzhiyun					 * PCIe root ports downstream
172*4882a593Smuzhiyun					 * interrupts
173*4882a593Smuzhiyun					 */
174*4882a593Smuzhiyun					PCI_BDF(1, 0, 0) INTA PIRQA
175*4882a593Smuzhiyun					PCI_BDF(1, 0, 0) INTB PIRQB
176*4882a593Smuzhiyun					PCI_BDF(1, 0, 0) INTC PIRQC
177*4882a593Smuzhiyun					PCI_BDF(1, 0, 0) INTD PIRQD
178*4882a593Smuzhiyun					PCI_BDF(2, 0, 0) INTA PIRQB
179*4882a593Smuzhiyun					PCI_BDF(2, 0, 0) INTB PIRQC
180*4882a593Smuzhiyun					PCI_BDF(2, 0, 0) INTC PIRQD
181*4882a593Smuzhiyun					PCI_BDF(2, 0, 0) INTD PIRQA
182*4882a593Smuzhiyun					PCI_BDF(3, 0, 0) INTA PIRQC
183*4882a593Smuzhiyun					PCI_BDF(3, 0, 0) INTB PIRQD
184*4882a593Smuzhiyun					PCI_BDF(3, 0, 0) INTC PIRQA
185*4882a593Smuzhiyun					PCI_BDF(3, 0, 0) INTD PIRQB
186*4882a593Smuzhiyun					PCI_BDF(4, 0, 0) INTA PIRQD
187*4882a593Smuzhiyun					PCI_BDF(4, 0, 0) INTB PIRQA
188*4882a593Smuzhiyun					PCI_BDF(4, 0, 0) INTC PIRQB
189*4882a593Smuzhiyun					PCI_BDF(4, 0, 0) INTD PIRQC
190*4882a593Smuzhiyun				>;
191*4882a593Smuzhiyun			};
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun			spi: spi {
194*4882a593Smuzhiyun				#address-cells = <1>;
195*4882a593Smuzhiyun				#size-cells = <0>;
196*4882a593Smuzhiyun				compatible = "intel,ich9-spi";
197*4882a593Smuzhiyun				spi-flash@0 {
198*4882a593Smuzhiyun					#address-cells = <1>;
199*4882a593Smuzhiyun					#size-cells = <1>;
200*4882a593Smuzhiyun					reg = <0>;
201*4882a593Smuzhiyun					compatible = "macronix,mx25l6405d",
202*4882a593Smuzhiyun						"spi-flash";
203*4882a593Smuzhiyun					memory-map = <0xff800000 0x00800000>;
204*4882a593Smuzhiyun					rw-mrc-cache {
205*4882a593Smuzhiyun						label = "rw-mrc-cache";
206*4882a593Smuzhiyun						reg = <0x006f0000 0x00010000>;
207*4882a593Smuzhiyun					};
208*4882a593Smuzhiyun				};
209*4882a593Smuzhiyun			};
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun			gpioa {
212*4882a593Smuzhiyun				compatible = "intel,ich6-gpio";
213*4882a593Smuzhiyun				u-boot,dm-pre-reloc;
214*4882a593Smuzhiyun				reg = <0 0x20>;
215*4882a593Smuzhiyun				bank-name = "A";
216*4882a593Smuzhiyun				use-lvl-write-cache;
217*4882a593Smuzhiyun			};
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun			gpiob {
220*4882a593Smuzhiyun				compatible = "intel,ich6-gpio";
221*4882a593Smuzhiyun				u-boot,dm-pre-reloc;
222*4882a593Smuzhiyun				reg = <0x20 0x20>;
223*4882a593Smuzhiyun				bank-name = "B";
224*4882a593Smuzhiyun				use-lvl-write-cache;
225*4882a593Smuzhiyun			};
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun			gpioc {
228*4882a593Smuzhiyun				compatible = "intel,ich6-gpio";
229*4882a593Smuzhiyun				u-boot,dm-pre-reloc;
230*4882a593Smuzhiyun				reg = <0x40 0x20>;
231*4882a593Smuzhiyun				bank-name = "C";
232*4882a593Smuzhiyun				use-lvl-write-cache;
233*4882a593Smuzhiyun			};
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun			gpiod {
236*4882a593Smuzhiyun				compatible = "intel,ich6-gpio";
237*4882a593Smuzhiyun				u-boot,dm-pre-reloc;
238*4882a593Smuzhiyun				reg = <0x60 0x20>;
239*4882a593Smuzhiyun				bank-name = "D";
240*4882a593Smuzhiyun				use-lvl-write-cache;
241*4882a593Smuzhiyun			};
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun			gpioe {
244*4882a593Smuzhiyun				compatible = "intel,ich6-gpio";
245*4882a593Smuzhiyun				u-boot,dm-pre-reloc;
246*4882a593Smuzhiyun				reg = <0x80 0x20>;
247*4882a593Smuzhiyun				bank-name = "E";
248*4882a593Smuzhiyun				use-lvl-write-cache;
249*4882a593Smuzhiyun			};
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun			gpiof {
252*4882a593Smuzhiyun				compatible = "intel,ich6-gpio";
253*4882a593Smuzhiyun				u-boot,dm-pre-reloc;
254*4882a593Smuzhiyun				reg = <0xA0 0x20>;
255*4882a593Smuzhiyun				bank-name = "F";
256*4882a593Smuzhiyun				use-lvl-write-cache;
257*4882a593Smuzhiyun			};
258*4882a593Smuzhiyun		};
259*4882a593Smuzhiyun	};
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun	fsp {
262*4882a593Smuzhiyun		compatible = "intel,baytrail-fsp";
263*4882a593Smuzhiyun		fsp,mrc-init-tseg-size = <MRC_INIT_TSEG_SIZE_1MB>;
264*4882a593Smuzhiyun		fsp,mrc-init-mmio-size = <MRC_INIT_MMIO_SIZE_2048MB>;
265*4882a593Smuzhiyun		fsp,mrc-init-spd-addr1 = <0xa0>;
266*4882a593Smuzhiyun		fsp,mrc-init-spd-addr2 = <0xa2>;
267*4882a593Smuzhiyun		fsp,enable-spi;
268*4882a593Smuzhiyun		fsp,enable-sata;
269*4882a593Smuzhiyun		fsp,sata-mode = <SATA_MODE_AHCI>;
270*4882a593Smuzhiyun		fsp,enable-azalia;
271*4882a593Smuzhiyun		fsp,lpss-sio-mode = <LPSS_SIO_MODE_PCI>;
272*4882a593Smuzhiyun		fsp,enable-dma0;
273*4882a593Smuzhiyun		fsp,enable-dma1;
274*4882a593Smuzhiyun		fsp,enable-i2c0;
275*4882a593Smuzhiyun		fsp,enable-i2c1;
276*4882a593Smuzhiyun		fsp,enable-i2c2;
277*4882a593Smuzhiyun		fsp,enable-i2c3;
278*4882a593Smuzhiyun		fsp,enable-i2c4;
279*4882a593Smuzhiyun		fsp,enable-i2c5;
280*4882a593Smuzhiyun		fsp,enable-i2c6;
281*4882a593Smuzhiyun		fsp,enable-pwm0;
282*4882a593Smuzhiyun		fsp,enable-pwm1;
283*4882a593Smuzhiyun		fsp,igd-dvmt50-pre-alloc = <IGD_DVMT50_PRE_ALLOC_64MB>;
284*4882a593Smuzhiyun		fsp,aperture-size = <APERTURE_SIZE_256MB>;
285*4882a593Smuzhiyun		fsp,gtt-size = <GTT_SIZE_2MB>;
286*4882a593Smuzhiyun		fsp,scc-mode = <SCC_MODE_PCI>;
287*4882a593Smuzhiyun		fsp,os-selection = <OS_SELECTION_LINUX>;
288*4882a593Smuzhiyun		fsp,enable-igd;
289*4882a593Smuzhiyun	};
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun	microcode {
292*4882a593Smuzhiyun		update@0 {
293*4882a593Smuzhiyun#include "microcode/m0130673325.dtsi"
294*4882a593Smuzhiyun		};
295*4882a593Smuzhiyun		update@1 {
296*4882a593Smuzhiyun#include "microcode/m0130679907.dtsi"
297*4882a593Smuzhiyun		};
298*4882a593Smuzhiyun	};
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun};
301