xref: /OK3568_Linux_fs/u-boot/arch/x86/dts/bayleybay.dts (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun/*
2*4882a593Smuzhiyun * Copyright (C) 2015, Bin Meng <bmeng.cn@gmail.com>
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun/dts-v1/;
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun#include <asm/arch-baytrail/fsp/fsp_configs.h>
10*4882a593Smuzhiyun#include <dt-bindings/gpio/x86-gpio.h>
11*4882a593Smuzhiyun#include <dt-bindings/interrupt-router/intel-irq.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun/include/ "skeleton.dtsi"
14*4882a593Smuzhiyun/include/ "keyboard.dtsi"
15*4882a593Smuzhiyun/include/ "serial.dtsi"
16*4882a593Smuzhiyun/include/ "rtc.dtsi"
17*4882a593Smuzhiyun/include/ "tsc_timer.dtsi"
18*4882a593Smuzhiyun/include/ "coreboot_fb.dtsi"
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun/ {
21*4882a593Smuzhiyun	model = "Intel Bayley Bay";
22*4882a593Smuzhiyun	compatible = "intel,bayleybay", "intel,baytrail";
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun	aliases {
25*4882a593Smuzhiyun		serial0 = &serial;
26*4882a593Smuzhiyun		spi0 = &spi;
27*4882a593Smuzhiyun	};
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun	config {
30*4882a593Smuzhiyun		silent_console = <0>;
31*4882a593Smuzhiyun	};
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun	chosen {
34*4882a593Smuzhiyun		stdout-path = "/serial";
35*4882a593Smuzhiyun	};
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun	cpus {
38*4882a593Smuzhiyun		#address-cells = <1>;
39*4882a593Smuzhiyun		#size-cells = <0>;
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun		cpu@0 {
42*4882a593Smuzhiyun			device_type = "cpu";
43*4882a593Smuzhiyun			compatible = "intel,baytrail-cpu";
44*4882a593Smuzhiyun			reg = <0>;
45*4882a593Smuzhiyun			intel,apic-id = <0>;
46*4882a593Smuzhiyun		};
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun		cpu@1 {
49*4882a593Smuzhiyun			device_type = "cpu";
50*4882a593Smuzhiyun			compatible = "intel,baytrail-cpu";
51*4882a593Smuzhiyun			reg = <1>;
52*4882a593Smuzhiyun			intel,apic-id = <2>;
53*4882a593Smuzhiyun		};
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun		cpu@2 {
56*4882a593Smuzhiyun			device_type = "cpu";
57*4882a593Smuzhiyun			compatible = "intel,baytrail-cpu";
58*4882a593Smuzhiyun			reg = <2>;
59*4882a593Smuzhiyun			intel,apic-id = <4>;
60*4882a593Smuzhiyun		};
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun		cpu@3 {
63*4882a593Smuzhiyun			device_type = "cpu";
64*4882a593Smuzhiyun			compatible = "intel,baytrail-cpu";
65*4882a593Smuzhiyun			reg = <3>;
66*4882a593Smuzhiyun			intel,apic-id = <6>;
67*4882a593Smuzhiyun		};
68*4882a593Smuzhiyun	};
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun	pch_pinctrl {
71*4882a593Smuzhiyun		compatible = "intel,x86-pinctrl";
72*4882a593Smuzhiyun		reg = <0 0>;
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun		/*
75*4882a593Smuzhiyun		 * As of today, the latest version FSP (gold4) for BayTrail
76*4882a593Smuzhiyun		 * misses the PAD configuration of the SD controller's Card
77*4882a593Smuzhiyun		 * Detect signal. The default PAD value for the CD pin sets
78*4882a593Smuzhiyun		 * the pin to work in GPIO mode, which causes card detect
79*4882a593Smuzhiyun		 * status cannot be reflected by the Present State register
80*4882a593Smuzhiyun		 * in the SD controller (bit 16 & bit 18 are always zero).
81*4882a593Smuzhiyun		 *
82*4882a593Smuzhiyun		 * Configure this pin to function 1 (SD controller).
83*4882a593Smuzhiyun		 */
84*4882a593Smuzhiyun		sdmmc3_cd@0 {
85*4882a593Smuzhiyun			pad-offset = <0x3a0>;
86*4882a593Smuzhiyun			mode-func = <1>;
87*4882a593Smuzhiyun		};
88*4882a593Smuzhiyun	};
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun	pci {
91*4882a593Smuzhiyun		compatible = "pci-x86";
92*4882a593Smuzhiyun		#address-cells = <3>;
93*4882a593Smuzhiyun		#size-cells = <2>;
94*4882a593Smuzhiyun		u-boot,dm-pre-reloc;
95*4882a593Smuzhiyun		ranges = <0x02000000 0x0 0x80000000 0x80000000 0 0x40000000
96*4882a593Smuzhiyun			  0x42000000 0x0 0xc0000000 0xc0000000 0 0x20000000
97*4882a593Smuzhiyun			  0x01000000 0x0 0x2000 0x2000 0 0xe000>;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun		pch@1f,0 {
100*4882a593Smuzhiyun			reg = <0x0000f800 0 0 0 0>;
101*4882a593Smuzhiyun			compatible = "intel,pch9";
102*4882a593Smuzhiyun			#address-cells = <1>;
103*4882a593Smuzhiyun			#size-cells = <1>;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun			irq-router {
106*4882a593Smuzhiyun				compatible = "intel,irq-router";
107*4882a593Smuzhiyun				intel,pirq-config = "ibase";
108*4882a593Smuzhiyun				intel,ibase-offset = <0x50>;
109*4882a593Smuzhiyun				intel,actl-addr = <0>;
110*4882a593Smuzhiyun				intel,pirq-link = <8 8>;
111*4882a593Smuzhiyun				intel,pirq-mask = <0xdee0>;
112*4882a593Smuzhiyun				intel,pirq-routing = <
113*4882a593Smuzhiyun					/* BayTrail PCI devices */
114*4882a593Smuzhiyun					PCI_BDF(0, 2, 0) INTA PIRQA
115*4882a593Smuzhiyun					PCI_BDF(0, 3, 0) INTA PIRQA
116*4882a593Smuzhiyun					PCI_BDF(0, 16, 0) INTA PIRQA
117*4882a593Smuzhiyun					PCI_BDF(0, 17, 0) INTA PIRQA
118*4882a593Smuzhiyun					PCI_BDF(0, 18, 0) INTA PIRQA
119*4882a593Smuzhiyun					PCI_BDF(0, 19, 0) INTA PIRQA
120*4882a593Smuzhiyun					PCI_BDF(0, 20, 0) INTA PIRQA
121*4882a593Smuzhiyun					PCI_BDF(0, 21, 0) INTA PIRQA
122*4882a593Smuzhiyun					PCI_BDF(0, 22, 0) INTA PIRQA
123*4882a593Smuzhiyun					PCI_BDF(0, 23, 0) INTA PIRQA
124*4882a593Smuzhiyun					PCI_BDF(0, 24, 0) INTA PIRQA
125*4882a593Smuzhiyun					PCI_BDF(0, 24, 1) INTC PIRQC
126*4882a593Smuzhiyun					PCI_BDF(0, 24, 2) INTD PIRQD
127*4882a593Smuzhiyun					PCI_BDF(0, 24, 3) INTB PIRQB
128*4882a593Smuzhiyun					PCI_BDF(0, 24, 4) INTA PIRQA
129*4882a593Smuzhiyun					PCI_BDF(0, 24, 5) INTC PIRQC
130*4882a593Smuzhiyun					PCI_BDF(0, 24, 6) INTD PIRQD
131*4882a593Smuzhiyun					PCI_BDF(0, 24, 7) INTB PIRQB
132*4882a593Smuzhiyun					PCI_BDF(0, 26, 0) INTA PIRQA
133*4882a593Smuzhiyun					PCI_BDF(0, 27, 0) INTA PIRQA
134*4882a593Smuzhiyun					PCI_BDF(0, 28, 0) INTA PIRQA
135*4882a593Smuzhiyun					PCI_BDF(0, 28, 1) INTB PIRQB
136*4882a593Smuzhiyun					PCI_BDF(0, 28, 2) INTC PIRQC
137*4882a593Smuzhiyun					PCI_BDF(0, 28, 3) INTD PIRQD
138*4882a593Smuzhiyun					PCI_BDF(0, 29, 0) INTA PIRQA
139*4882a593Smuzhiyun					PCI_BDF(0, 30, 0) INTA PIRQA
140*4882a593Smuzhiyun					PCI_BDF(0, 30, 1) INTD PIRQD
141*4882a593Smuzhiyun					PCI_BDF(0, 30, 2) INTB PIRQB
142*4882a593Smuzhiyun					PCI_BDF(0, 30, 3) INTC PIRQC
143*4882a593Smuzhiyun					PCI_BDF(0, 30, 4) INTD PIRQD
144*4882a593Smuzhiyun					PCI_BDF(0, 30, 5) INTB PIRQB
145*4882a593Smuzhiyun					PCI_BDF(0, 31, 3) INTB PIRQB
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun					/*
148*4882a593Smuzhiyun					 * PCIe root ports downstream
149*4882a593Smuzhiyun					 * interrupts
150*4882a593Smuzhiyun					 */
151*4882a593Smuzhiyun					PCI_BDF(1, 0, 0) INTA PIRQA
152*4882a593Smuzhiyun					PCI_BDF(1, 0, 0) INTB PIRQB
153*4882a593Smuzhiyun					PCI_BDF(1, 0, 0) INTC PIRQC
154*4882a593Smuzhiyun					PCI_BDF(1, 0, 0) INTD PIRQD
155*4882a593Smuzhiyun					PCI_BDF(2, 0, 0) INTA PIRQB
156*4882a593Smuzhiyun					PCI_BDF(2, 0, 0) INTB PIRQC
157*4882a593Smuzhiyun					PCI_BDF(2, 0, 0) INTC PIRQD
158*4882a593Smuzhiyun					PCI_BDF(2, 0, 0) INTD PIRQA
159*4882a593Smuzhiyun					PCI_BDF(3, 0, 0) INTA PIRQC
160*4882a593Smuzhiyun					PCI_BDF(3, 0, 0) INTB PIRQD
161*4882a593Smuzhiyun					PCI_BDF(3, 0, 0) INTC PIRQA
162*4882a593Smuzhiyun					PCI_BDF(3, 0, 0) INTD PIRQB
163*4882a593Smuzhiyun					PCI_BDF(4, 0, 0) INTA PIRQD
164*4882a593Smuzhiyun					PCI_BDF(4, 0, 0) INTB PIRQA
165*4882a593Smuzhiyun					PCI_BDF(4, 0, 0) INTC PIRQB
166*4882a593Smuzhiyun					PCI_BDF(4, 0, 0) INTD PIRQC
167*4882a593Smuzhiyun				>;
168*4882a593Smuzhiyun			};
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun			spi: spi {
171*4882a593Smuzhiyun				#address-cells = <1>;
172*4882a593Smuzhiyun				#size-cells = <0>;
173*4882a593Smuzhiyun				compatible = "intel,ich9-spi";
174*4882a593Smuzhiyun				spi-flash@0 {
175*4882a593Smuzhiyun					#address-cells = <1>;
176*4882a593Smuzhiyun					#size-cells = <1>;
177*4882a593Smuzhiyun					reg = <0>;
178*4882a593Smuzhiyun					compatible = "winbond,w25q64dw",
179*4882a593Smuzhiyun						"spi-flash";
180*4882a593Smuzhiyun					memory-map = <0xff800000 0x00800000>;
181*4882a593Smuzhiyun					rw-mrc-cache {
182*4882a593Smuzhiyun						label = "rw-mrc-cache";
183*4882a593Smuzhiyun						reg = <0x006e0000 0x00010000>;
184*4882a593Smuzhiyun					};
185*4882a593Smuzhiyun				};
186*4882a593Smuzhiyun			};
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun			gpioa {
189*4882a593Smuzhiyun				compatible = "intel,ich6-gpio";
190*4882a593Smuzhiyun				u-boot,dm-pre-reloc;
191*4882a593Smuzhiyun				reg = <0 0x20>;
192*4882a593Smuzhiyun				bank-name = "A";
193*4882a593Smuzhiyun				use-lvl-write-cache;
194*4882a593Smuzhiyun			};
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun			gpiob {
197*4882a593Smuzhiyun				compatible = "intel,ich6-gpio";
198*4882a593Smuzhiyun				u-boot,dm-pre-reloc;
199*4882a593Smuzhiyun				reg = <0x20 0x20>;
200*4882a593Smuzhiyun				bank-name = "B";
201*4882a593Smuzhiyun				use-lvl-write-cache;
202*4882a593Smuzhiyun			};
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun			gpioc {
205*4882a593Smuzhiyun				compatible = "intel,ich6-gpio";
206*4882a593Smuzhiyun				u-boot,dm-pre-reloc;
207*4882a593Smuzhiyun				reg = <0x40 0x20>;
208*4882a593Smuzhiyun				bank-name = "C";
209*4882a593Smuzhiyun				use-lvl-write-cache;
210*4882a593Smuzhiyun			};
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun			gpiod {
213*4882a593Smuzhiyun				compatible = "intel,ich6-gpio";
214*4882a593Smuzhiyun				u-boot,dm-pre-reloc;
215*4882a593Smuzhiyun				reg = <0x60 0x20>;
216*4882a593Smuzhiyun				bank-name = "D";
217*4882a593Smuzhiyun				use-lvl-write-cache;
218*4882a593Smuzhiyun			};
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun			gpioe {
221*4882a593Smuzhiyun				compatible = "intel,ich6-gpio";
222*4882a593Smuzhiyun				u-boot,dm-pre-reloc;
223*4882a593Smuzhiyun				reg = <0x80 0x20>;
224*4882a593Smuzhiyun				bank-name = "E";
225*4882a593Smuzhiyun				use-lvl-write-cache;
226*4882a593Smuzhiyun			};
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun			gpiof {
229*4882a593Smuzhiyun				compatible = "intel,ich6-gpio";
230*4882a593Smuzhiyun				u-boot,dm-pre-reloc;
231*4882a593Smuzhiyun				reg = <0xA0 0x20>;
232*4882a593Smuzhiyun				bank-name = "F";
233*4882a593Smuzhiyun				use-lvl-write-cache;
234*4882a593Smuzhiyun			};
235*4882a593Smuzhiyun		};
236*4882a593Smuzhiyun	};
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun	fsp {
239*4882a593Smuzhiyun		compatible = "intel,baytrail-fsp";
240*4882a593Smuzhiyun		fsp,mrc-init-tseg-size = <MRC_INIT_TSEG_SIZE_1MB>;
241*4882a593Smuzhiyun		fsp,mrc-init-mmio-size = <MRC_INIT_MMIO_SIZE_2048MB>;
242*4882a593Smuzhiyun		fsp,mrc-init-spd-addr1 = <0xa0>;
243*4882a593Smuzhiyun		fsp,mrc-init-spd-addr2 = <0xa2>;
244*4882a593Smuzhiyun		fsp,emmc-boot-mode = <EMMC_BOOT_MODE_AUTO>;
245*4882a593Smuzhiyun		fsp,enable-sdio;
246*4882a593Smuzhiyun		fsp,enable-sdcard;
247*4882a593Smuzhiyun		fsp,enable-hsuart1;
248*4882a593Smuzhiyun		fsp,enable-spi;
249*4882a593Smuzhiyun		fsp,enable-sata;
250*4882a593Smuzhiyun		fsp,sata-mode = <SATA_MODE_AHCI>;
251*4882a593Smuzhiyun		fsp,lpe-mode = <LPE_MODE_PCI>;
252*4882a593Smuzhiyun		fsp,lpss-sio-mode = <LPSS_SIO_MODE_PCI>;
253*4882a593Smuzhiyun		fsp,enable-dma0;
254*4882a593Smuzhiyun		fsp,enable-dma1;
255*4882a593Smuzhiyun		fsp,enable-i2c0;
256*4882a593Smuzhiyun		fsp,enable-i2c1;
257*4882a593Smuzhiyun		fsp,enable-i2c2;
258*4882a593Smuzhiyun		fsp,enable-i2c3;
259*4882a593Smuzhiyun		fsp,enable-i2c4;
260*4882a593Smuzhiyun		fsp,enable-i2c5;
261*4882a593Smuzhiyun		fsp,enable-i2c6;
262*4882a593Smuzhiyun		fsp,enable-pwm0;
263*4882a593Smuzhiyun		fsp,enable-pwm1;
264*4882a593Smuzhiyun		fsp,igd-dvmt50-pre-alloc = <IGD_DVMT50_PRE_ALLOC_64MB>;
265*4882a593Smuzhiyun		fsp,aperture-size = <APERTURE_SIZE_256MB>;
266*4882a593Smuzhiyun		fsp,gtt-size = <GTT_SIZE_2MB>;
267*4882a593Smuzhiyun		fsp,scc-mode = <SCC_MODE_PCI>;
268*4882a593Smuzhiyun		fsp,os-selection = <OS_SELECTION_LINUX>;
269*4882a593Smuzhiyun		fsp,emmc45-ddr50-enabled;
270*4882a593Smuzhiyun		fsp,emmc45-retune-timer-value = <8>;
271*4882a593Smuzhiyun		fsp,enable-igd;
272*4882a593Smuzhiyun	};
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun	microcode {
275*4882a593Smuzhiyun		update@0 {
276*4882a593Smuzhiyun#include "microcode/m0230671117.dtsi"
277*4882a593Smuzhiyun		};
278*4882a593Smuzhiyun		update@1 {
279*4882a593Smuzhiyun#include "microcode/m0130673325.dtsi"
280*4882a593Smuzhiyun		};
281*4882a593Smuzhiyun		update@2 {
282*4882a593Smuzhiyun#include "microcode/m0130679907.dtsi"
283*4882a593Smuzhiyun		};
284*4882a593Smuzhiyun	};
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun};
287