xref: /OK3568_Linux_fs/u-boot/arch/x86/cpu/quark/dram.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2015, Bin Meng <bmeng.cn@gmail.com>
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <errno.h>
9*4882a593Smuzhiyun #include <fdtdec.h>
10*4882a593Smuzhiyun #include <malloc.h>
11*4882a593Smuzhiyun #include <asm/mrccache.h>
12*4882a593Smuzhiyun #include <asm/mtrr.h>
13*4882a593Smuzhiyun #include <asm/post.h>
14*4882a593Smuzhiyun #include <asm/arch/mrc.h>
15*4882a593Smuzhiyun #include <asm/arch/msg_port.h>
16*4882a593Smuzhiyun #include <asm/arch/quark.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
19*4882a593Smuzhiyun 
prepare_mrc_cache(struct mrc_params * mrc_params)20*4882a593Smuzhiyun static __maybe_unused int prepare_mrc_cache(struct mrc_params *mrc_params)
21*4882a593Smuzhiyun {
22*4882a593Smuzhiyun 	struct mrc_data_container *cache;
23*4882a593Smuzhiyun 	struct mrc_region entry;
24*4882a593Smuzhiyun 	int ret;
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun 	ret = mrccache_get_region(NULL, &entry);
27*4882a593Smuzhiyun 	if (ret)
28*4882a593Smuzhiyun 		return ret;
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun 	cache = mrccache_find_current(&entry);
31*4882a593Smuzhiyun 	if (!cache)
32*4882a593Smuzhiyun 		return -ENOENT;
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun 	debug("%s: mrc cache at %p, size %x checksum %04x\n", __func__,
35*4882a593Smuzhiyun 	      cache->data, cache->data_size, cache->checksum);
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun 	/* copy mrc cache to the mrc_params */
38*4882a593Smuzhiyun 	memcpy(&mrc_params->timings, cache->data, cache->data_size);
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun 	return 0;
41*4882a593Smuzhiyun }
42*4882a593Smuzhiyun 
mrc_configure_params(struct mrc_params * mrc_params)43*4882a593Smuzhiyun static int mrc_configure_params(struct mrc_params *mrc_params)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun 	const void *blob = gd->fdt_blob;
46*4882a593Smuzhiyun 	int node;
47*4882a593Smuzhiyun 	int mrc_flags;
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	node = fdtdec_next_compatible(blob, 0, COMPAT_INTEL_QRK_MRC);
50*4882a593Smuzhiyun 	if (node < 0) {
51*4882a593Smuzhiyun 		debug("%s: Cannot find MRC node\n", __func__);
52*4882a593Smuzhiyun 		return -EINVAL;
53*4882a593Smuzhiyun 	}
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #ifdef CONFIG_ENABLE_MRC_CACHE
56*4882a593Smuzhiyun 	mrc_params->boot_mode = prepare_mrc_cache(mrc_params);
57*4882a593Smuzhiyun 	if (mrc_params->boot_mode)
58*4882a593Smuzhiyun 		mrc_params->boot_mode = BM_COLD;
59*4882a593Smuzhiyun 	else
60*4882a593Smuzhiyun 		mrc_params->boot_mode = BM_FAST;
61*4882a593Smuzhiyun #else
62*4882a593Smuzhiyun 	mrc_params->boot_mode = BM_COLD;
63*4882a593Smuzhiyun #endif
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	/*
66*4882a593Smuzhiyun 	 * TODO:
67*4882a593Smuzhiyun 	 *
68*4882a593Smuzhiyun 	 * We need determine ECC by pin strap state
69*4882a593Smuzhiyun 	 *
70*4882a593Smuzhiyun 	 * Disable ECC by default for now
71*4882a593Smuzhiyun 	 */
72*4882a593Smuzhiyun 	mrc_params->ecc_enables = 0;
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	mrc_flags = fdtdec_get_int(blob, node, "flags", 0);
75*4882a593Smuzhiyun 	if (mrc_flags & MRC_FLAG_SCRAMBLE_EN)
76*4882a593Smuzhiyun 		mrc_params->scrambling_enables = 1;
77*4882a593Smuzhiyun 	else
78*4882a593Smuzhiyun 		mrc_params->scrambling_enables = 0;
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	mrc_params->dram_width = fdtdec_get_int(blob, node, "dram-width", 0);
81*4882a593Smuzhiyun 	mrc_params->ddr_speed = fdtdec_get_int(blob, node, "dram-speed", 0);
82*4882a593Smuzhiyun 	mrc_params->ddr_type = fdtdec_get_int(blob, node, "dram-type", 0);
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	mrc_params->rank_enables = fdtdec_get_int(blob, node, "rank-mask", 0);
85*4882a593Smuzhiyun 	mrc_params->channel_enables = fdtdec_get_int(blob, node,
86*4882a593Smuzhiyun 		"chan-mask", 0);
87*4882a593Smuzhiyun 	mrc_params->channel_width = fdtdec_get_int(blob, node,
88*4882a593Smuzhiyun 		"chan-width", 0);
89*4882a593Smuzhiyun 	mrc_params->address_mode = fdtdec_get_int(blob, node, "addr-mode", 0);
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	mrc_params->refresh_rate = fdtdec_get_int(blob, node,
92*4882a593Smuzhiyun 		"refresh-rate", 0);
93*4882a593Smuzhiyun 	mrc_params->sr_temp_range = fdtdec_get_int(blob, node,
94*4882a593Smuzhiyun 		"sr-temp-range", 0);
95*4882a593Smuzhiyun 	mrc_params->ron_value = fdtdec_get_int(blob, node,
96*4882a593Smuzhiyun 		"ron-value", 0);
97*4882a593Smuzhiyun 	mrc_params->rtt_nom_value = fdtdec_get_int(blob, node,
98*4882a593Smuzhiyun 		"rtt-nom-value", 0);
99*4882a593Smuzhiyun 	mrc_params->rd_odt_value = fdtdec_get_int(blob, node,
100*4882a593Smuzhiyun 		"rd-odt-value", 0);
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	mrc_params->params.density = fdtdec_get_int(blob, node,
103*4882a593Smuzhiyun 		"dram-density", 0);
104*4882a593Smuzhiyun 	mrc_params->params.cl = fdtdec_get_int(blob, node, "dram-cl", 0);
105*4882a593Smuzhiyun 	mrc_params->params.ras = fdtdec_get_int(blob, node, "dram-ras", 0);
106*4882a593Smuzhiyun 	mrc_params->params.wtr = fdtdec_get_int(blob, node, "dram-wtr", 0);
107*4882a593Smuzhiyun 	mrc_params->params.rrd = fdtdec_get_int(blob, node, "dram-rrd", 0);
108*4882a593Smuzhiyun 	mrc_params->params.faw = fdtdec_get_int(blob, node, "dram-faw", 0);
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	debug("MRC dram_width %d\n", mrc_params->dram_width);
111*4882a593Smuzhiyun 	debug("MRC rank_enables %d\n", mrc_params->rank_enables);
112*4882a593Smuzhiyun 	debug("MRC ddr_speed %d\n", mrc_params->ddr_speed);
113*4882a593Smuzhiyun 	debug("MRC flags: %s\n",
114*4882a593Smuzhiyun 	      (mrc_params->scrambling_enables) ? "SCRAMBLE_EN" : "");
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	debug("MRC density=%d tCL=%d tRAS=%d tWTR=%d tRRD=%d tFAW=%d\n",
117*4882a593Smuzhiyun 	      mrc_params->params.density, mrc_params->params.cl,
118*4882a593Smuzhiyun 	      mrc_params->params.ras, mrc_params->params.wtr,
119*4882a593Smuzhiyun 	      mrc_params->params.rrd, mrc_params->params.faw);
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	return 0;
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun 
dram_init(void)124*4882a593Smuzhiyun int dram_init(void)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun 	struct mrc_params mrc_params;
127*4882a593Smuzhiyun #ifdef CONFIG_ENABLE_MRC_CACHE
128*4882a593Smuzhiyun 	char *cache;
129*4882a593Smuzhiyun #endif
130*4882a593Smuzhiyun 	int ret;
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	memset(&mrc_params, 0, sizeof(struct mrc_params));
133*4882a593Smuzhiyun 	ret = mrc_configure_params(&mrc_params);
134*4882a593Smuzhiyun 	if (ret)
135*4882a593Smuzhiyun 		return ret;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	/* Set up the DRAM by calling the memory reference code */
138*4882a593Smuzhiyun 	mrc_init(&mrc_params);
139*4882a593Smuzhiyun 	if (mrc_params.status)
140*4882a593Smuzhiyun 		return -EIO;
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	gd->ram_size = mrc_params.mem_size;
143*4882a593Smuzhiyun 	post_code(POST_DRAM);
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	/* variable range MTRR#2: RAM area */
146*4882a593Smuzhiyun 	disable_caches();
147*4882a593Smuzhiyun 	msg_port_write(MSG_PORT_HOST_BRIDGE, MTRR_VAR_PHYBASE(MTRR_VAR_RAM),
148*4882a593Smuzhiyun 		       0 | MTRR_TYPE_WRBACK);
149*4882a593Smuzhiyun 	msg_port_write(MSG_PORT_HOST_BRIDGE, MTRR_VAR_PHYMASK(MTRR_VAR_RAM),
150*4882a593Smuzhiyun 		       (~(gd->ram_size - 1)) | MTRR_PHYS_MASK_VALID);
151*4882a593Smuzhiyun 	enable_caches();
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun #ifdef CONFIG_ENABLE_MRC_CACHE
154*4882a593Smuzhiyun 	cache = malloc(sizeof(struct mrc_timings));
155*4882a593Smuzhiyun 	if (cache) {
156*4882a593Smuzhiyun 		memcpy(cache, &mrc_params.timings, sizeof(struct mrc_timings));
157*4882a593Smuzhiyun 		gd->arch.mrc_output = cache;
158*4882a593Smuzhiyun 		gd->arch.mrc_output_len = sizeof(struct mrc_timings);
159*4882a593Smuzhiyun 	}
160*4882a593Smuzhiyun #endif
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	return 0;
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun 
dram_init_banksize(void)165*4882a593Smuzhiyun int dram_init_banksize(void)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun 	gd->bd->bi_dram[0].start = 0;
168*4882a593Smuzhiyun 	gd->bd->bi_dram[0].size = gd->ram_size;
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	return 0;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun /*
174*4882a593Smuzhiyun  * This function looks for the highest region of memory lower than 4GB which
175*4882a593Smuzhiyun  * has enough space for U-Boot where U-Boot is aligned on a page boundary.
176*4882a593Smuzhiyun  * It overrides the default implementation found elsewhere which simply
177*4882a593Smuzhiyun  * picks the end of ram, wherever that may be. The location of the stack,
178*4882a593Smuzhiyun  * the relocation address, and how far U-Boot is moved by relocation are
179*4882a593Smuzhiyun  * set in the global data structure.
180*4882a593Smuzhiyun  */
board_get_usable_ram_top(ulong total_size)181*4882a593Smuzhiyun ulong board_get_usable_ram_top(ulong total_size)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun 	return gd->ram_size;
184*4882a593Smuzhiyun }
185