1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * From Coreboot
3*4882a593Smuzhiyun * Copyright (C) 2008-2009 coresystems GmbH
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <ahci.h>
10*4882a593Smuzhiyun #include <dm.h>
11*4882a593Smuzhiyun #include <fdtdec.h>
12*4882a593Smuzhiyun #include <asm/io.h>
13*4882a593Smuzhiyun #include <asm/pch_common.h>
14*4882a593Smuzhiyun #include <asm/pci.h>
15*4882a593Smuzhiyun #include <asm/arch/pch.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
18*4882a593Smuzhiyun
common_sata_init(struct udevice * dev,unsigned int port_map)19*4882a593Smuzhiyun static void common_sata_init(struct udevice *dev, unsigned int port_map)
20*4882a593Smuzhiyun {
21*4882a593Smuzhiyun u32 reg32;
22*4882a593Smuzhiyun u16 reg16;
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun /* Set IDE I/O Configuration */
25*4882a593Smuzhiyun reg32 = SIG_MODE_PRI_NORMAL | FAST_PCB1 | FAST_PCB0 | PCB1 | PCB0;
26*4882a593Smuzhiyun dm_pci_write_config32(dev, IDE_CONFIG, reg32);
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /* Port enable */
29*4882a593Smuzhiyun dm_pci_read_config16(dev, 0x92, ®16);
30*4882a593Smuzhiyun reg16 &= ~0x3f;
31*4882a593Smuzhiyun reg16 |= port_map;
32*4882a593Smuzhiyun dm_pci_write_config16(dev, 0x92, reg16);
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /* SATA Initialization register */
35*4882a593Smuzhiyun port_map &= 0xff;
36*4882a593Smuzhiyun dm_pci_write_config32(dev, 0x94, ((port_map ^ 0x3f) << 24) | 0x183);
37*4882a593Smuzhiyun }
38*4882a593Smuzhiyun
bd82x6x_sata_init(struct udevice * dev,struct udevice * pch)39*4882a593Smuzhiyun static void bd82x6x_sata_init(struct udevice *dev, struct udevice *pch)
40*4882a593Smuzhiyun {
41*4882a593Smuzhiyun unsigned int port_map, speed_support, port_tx;
42*4882a593Smuzhiyun const void *blob = gd->fdt_blob;
43*4882a593Smuzhiyun int node = dev_of_offset(dev);
44*4882a593Smuzhiyun const char *mode;
45*4882a593Smuzhiyun u32 reg32;
46*4882a593Smuzhiyun u16 reg16;
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun debug("SATA: Initializing...\n");
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /* SATA configuration */
51*4882a593Smuzhiyun port_map = fdtdec_get_int(blob, node, "intel,sata-port-map", 0);
52*4882a593Smuzhiyun speed_support = fdtdec_get_int(blob, node,
53*4882a593Smuzhiyun "sata_interface_speed_support", 0);
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun mode = fdt_getprop(blob, node, "intel,sata-mode", NULL);
56*4882a593Smuzhiyun if (!mode || !strcmp(mode, "ahci")) {
57*4882a593Smuzhiyun ulong abar;
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun debug("SATA: Controller in AHCI mode\n");
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun /* Set timings */
62*4882a593Smuzhiyun dm_pci_write_config16(dev, IDE_TIM_PRI, IDE_DECODE_ENABLE |
63*4882a593Smuzhiyun IDE_ISP_3_CLOCKS | IDE_RCT_1_CLOCKS |
64*4882a593Smuzhiyun IDE_PPE0 | IDE_IE0 | IDE_TIME0);
65*4882a593Smuzhiyun dm_pci_write_config16(dev, IDE_TIM_SEC, IDE_DECODE_ENABLE |
66*4882a593Smuzhiyun IDE_ISP_5_CLOCKS | IDE_RCT_4_CLOCKS);
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun /* Sync DMA */
69*4882a593Smuzhiyun dm_pci_write_config16(dev, IDE_SDMA_CNT, IDE_PSDE0);
70*4882a593Smuzhiyun dm_pci_write_config16(dev, IDE_SDMA_TIM, 0x0001);
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun common_sata_init(dev, 0x8000 | port_map);
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun /* Initialize AHCI memory-mapped space */
75*4882a593Smuzhiyun abar = dm_pci_read_bar32(dev, 5);
76*4882a593Smuzhiyun debug("ABAR: %08lx\n", abar);
77*4882a593Smuzhiyun /* CAP (HBA Capabilities) : enable power management */
78*4882a593Smuzhiyun reg32 = readl(abar + 0x00);
79*4882a593Smuzhiyun reg32 |= 0x0c006000; /* set PSC+SSC+SALP+SSS */
80*4882a593Smuzhiyun reg32 &= ~0x00020060; /* clear SXS+EMS+PMS */
81*4882a593Smuzhiyun /* Set ISS, if available */
82*4882a593Smuzhiyun if (speed_support) {
83*4882a593Smuzhiyun reg32 &= ~0x00f00000;
84*4882a593Smuzhiyun reg32 |= (speed_support & 0x03) << 20;
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun writel(reg32, abar + 0x00);
87*4882a593Smuzhiyun /* PI (Ports implemented) */
88*4882a593Smuzhiyun writel(port_map, abar + 0x0c);
89*4882a593Smuzhiyun (void) readl(abar + 0x0c); /* Read back 1 */
90*4882a593Smuzhiyun (void) readl(abar + 0x0c); /* Read back 2 */
91*4882a593Smuzhiyun /* CAP2 (HBA Capabilities Extended)*/
92*4882a593Smuzhiyun reg32 = readl(abar + 0x24);
93*4882a593Smuzhiyun reg32 &= ~0x00000002;
94*4882a593Smuzhiyun writel(reg32, abar + 0x24);
95*4882a593Smuzhiyun /* VSP (Vendor Specific Register */
96*4882a593Smuzhiyun reg32 = readl(abar + 0xa0);
97*4882a593Smuzhiyun reg32 &= ~0x00000005;
98*4882a593Smuzhiyun writel(reg32, abar + 0xa0);
99*4882a593Smuzhiyun } else if (!strcmp(mode, "combined")) {
100*4882a593Smuzhiyun debug("SATA: Controller in combined mode\n");
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /* No AHCI: clear AHCI base */
103*4882a593Smuzhiyun dm_pci_write_bar32(dev, 5, 0x00000000);
104*4882a593Smuzhiyun /* And without AHCI BAR no memory decoding */
105*4882a593Smuzhiyun dm_pci_read_config16(dev, PCI_COMMAND, ®16);
106*4882a593Smuzhiyun reg16 &= ~PCI_COMMAND_MEMORY;
107*4882a593Smuzhiyun dm_pci_write_config16(dev, PCI_COMMAND, reg16);
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun dm_pci_write_config8(dev, 0x09, 0x80);
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun /* Set timings */
112*4882a593Smuzhiyun dm_pci_write_config16(dev, IDE_TIM_PRI, IDE_DECODE_ENABLE |
113*4882a593Smuzhiyun IDE_ISP_5_CLOCKS | IDE_RCT_4_CLOCKS);
114*4882a593Smuzhiyun dm_pci_write_config16(dev, IDE_TIM_SEC, IDE_DECODE_ENABLE |
115*4882a593Smuzhiyun IDE_ISP_3_CLOCKS | IDE_RCT_1_CLOCKS |
116*4882a593Smuzhiyun IDE_PPE0 | IDE_IE0 | IDE_TIME0);
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun /* Sync DMA */
119*4882a593Smuzhiyun dm_pci_write_config16(dev, IDE_SDMA_CNT, IDE_SSDE0);
120*4882a593Smuzhiyun dm_pci_write_config16(dev, IDE_SDMA_TIM, 0x0200);
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun common_sata_init(dev, port_map);
123*4882a593Smuzhiyun } else {
124*4882a593Smuzhiyun debug("SATA: Controller in plain-ide mode\n");
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun /* No AHCI: clear AHCI base */
127*4882a593Smuzhiyun dm_pci_write_bar32(dev, 5, 0x00000000);
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun /* And without AHCI BAR no memory decoding */
130*4882a593Smuzhiyun dm_pci_read_config16(dev, PCI_COMMAND, ®16);
131*4882a593Smuzhiyun reg16 &= ~PCI_COMMAND_MEMORY;
132*4882a593Smuzhiyun dm_pci_write_config16(dev, PCI_COMMAND, reg16);
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun /*
135*4882a593Smuzhiyun * Native mode capable on both primary and secondary (0xa)
136*4882a593Smuzhiyun * OR'ed with enabled (0x50) = 0xf
137*4882a593Smuzhiyun */
138*4882a593Smuzhiyun dm_pci_write_config8(dev, 0x09, 0x8f);
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun /* Set timings */
141*4882a593Smuzhiyun dm_pci_write_config16(dev, IDE_TIM_PRI, IDE_DECODE_ENABLE |
142*4882a593Smuzhiyun IDE_ISP_3_CLOCKS | IDE_RCT_1_CLOCKS |
143*4882a593Smuzhiyun IDE_PPE0 | IDE_IE0 | IDE_TIME0);
144*4882a593Smuzhiyun dm_pci_write_config16(dev, IDE_TIM_SEC, IDE_DECODE_ENABLE |
145*4882a593Smuzhiyun IDE_SITRE | IDE_ISP_3_CLOCKS |
146*4882a593Smuzhiyun IDE_RCT_1_CLOCKS | IDE_IE0 | IDE_TIME0);
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun /* Sync DMA */
149*4882a593Smuzhiyun dm_pci_write_config16(dev, IDE_SDMA_CNT, IDE_SSDE0 | IDE_PSDE0);
150*4882a593Smuzhiyun dm_pci_write_config16(dev, IDE_SDMA_TIM, 0x0201);
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun common_sata_init(dev, port_map);
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun /* Set Gen3 Transmitter settings if needed */
156*4882a593Smuzhiyun port_tx = fdtdec_get_int(blob, node, "intel,sata-port0-gen3-tx", 0);
157*4882a593Smuzhiyun if (port_tx)
158*4882a593Smuzhiyun pch_iobp_update(pch, SATA_IOBP_SP0G3IR, 0, port_tx);
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun port_tx = fdtdec_get_int(blob, node, "intel,sata-port1-gen3-tx", 0);
161*4882a593Smuzhiyun if (port_tx)
162*4882a593Smuzhiyun pch_iobp_update(pch, SATA_IOBP_SP1G3IR, 0, port_tx);
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun /* Additional Programming Requirements */
165*4882a593Smuzhiyun pch_common_sir_write(dev, 0x04, 0x00001600);
166*4882a593Smuzhiyun pch_common_sir_write(dev, 0x28, 0xa0000033);
167*4882a593Smuzhiyun reg32 = pch_common_sir_read(dev, 0x54);
168*4882a593Smuzhiyun reg32 &= 0xff000000;
169*4882a593Smuzhiyun reg32 |= 0x5555aa;
170*4882a593Smuzhiyun pch_common_sir_write(dev, 0x54, reg32);
171*4882a593Smuzhiyun pch_common_sir_write(dev, 0x64, 0xcccc8484);
172*4882a593Smuzhiyun reg32 = pch_common_sir_read(dev, 0x68);
173*4882a593Smuzhiyun reg32 &= 0xffff0000;
174*4882a593Smuzhiyun reg32 |= 0xcccc;
175*4882a593Smuzhiyun pch_common_sir_write(dev, 0x68, reg32);
176*4882a593Smuzhiyun reg32 = pch_common_sir_read(dev, 0x78);
177*4882a593Smuzhiyun reg32 &= 0x0000ffff;
178*4882a593Smuzhiyun reg32 |= 0x88880000;
179*4882a593Smuzhiyun pch_common_sir_write(dev, 0x78, reg32);
180*4882a593Smuzhiyun pch_common_sir_write(dev, 0x84, 0x001c7000);
181*4882a593Smuzhiyun pch_common_sir_write(dev, 0x88, 0x88338822);
182*4882a593Smuzhiyun pch_common_sir_write(dev, 0xa0, 0x001c7000);
183*4882a593Smuzhiyun pch_common_sir_write(dev, 0xc4, 0x0c0c0c0c);
184*4882a593Smuzhiyun pch_common_sir_write(dev, 0xc8, 0x0c0c0c0c);
185*4882a593Smuzhiyun pch_common_sir_write(dev, 0xd4, 0x10000000);
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun pch_iobp_update(pch, 0xea004001, 0x3fffffff, 0xc0000000);
188*4882a593Smuzhiyun pch_iobp_update(pch, 0xea00408a, 0xfffffcff, 0x00000100);
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun
bd82x6x_sata_enable(struct udevice * dev)191*4882a593Smuzhiyun static void bd82x6x_sata_enable(struct udevice *dev)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun const void *blob = gd->fdt_blob;
194*4882a593Smuzhiyun int node = dev_of_offset(dev);
195*4882a593Smuzhiyun unsigned port_map;
196*4882a593Smuzhiyun const char *mode;
197*4882a593Smuzhiyun u16 map = 0;
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun /*
200*4882a593Smuzhiyun * Set SATA controller mode early so the resource allocator can
201*4882a593Smuzhiyun * properly assign IO/Memory resources for the controller.
202*4882a593Smuzhiyun */
203*4882a593Smuzhiyun mode = fdt_getprop(blob, node, "intel,sata-mode", NULL);
204*4882a593Smuzhiyun if (mode && !strcmp(mode, "ahci"))
205*4882a593Smuzhiyun map = 0x0060;
206*4882a593Smuzhiyun port_map = fdtdec_get_int(blob, node, "intel,sata-port-map", 0);
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun map |= (port_map ^ 0x3f) << 8;
209*4882a593Smuzhiyun dm_pci_write_config16(dev, 0x90, map);
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
bd82x6x_sata_bind(struct udevice * dev)212*4882a593Smuzhiyun static int bd82x6x_sata_bind(struct udevice *dev)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun struct udevice *scsi_dev;
215*4882a593Smuzhiyun int ret;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun if (gd->flags & GD_FLG_RELOC) {
218*4882a593Smuzhiyun ret = ahci_bind_scsi(dev, &scsi_dev);
219*4882a593Smuzhiyun if (ret)
220*4882a593Smuzhiyun return ret;
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun return 0;
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun
bd82x6x_sata_probe(struct udevice * dev)226*4882a593Smuzhiyun static int bd82x6x_sata_probe(struct udevice *dev)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun struct udevice *pch;
229*4882a593Smuzhiyun int ret;
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun ret = uclass_first_device_err(UCLASS_PCH, &pch);
232*4882a593Smuzhiyun if (ret)
233*4882a593Smuzhiyun return ret;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun if (!(gd->flags & GD_FLG_RELOC))
236*4882a593Smuzhiyun bd82x6x_sata_enable(dev);
237*4882a593Smuzhiyun else {
238*4882a593Smuzhiyun bd82x6x_sata_init(dev, pch);
239*4882a593Smuzhiyun ret = ahci_probe_scsi_pci(dev);
240*4882a593Smuzhiyun if (ret)
241*4882a593Smuzhiyun return ret;
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun return 0;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun static const struct udevice_id bd82x6x_ahci_ids[] = {
248*4882a593Smuzhiyun { .compatible = "intel,pantherpoint-ahci" },
249*4882a593Smuzhiyun { }
250*4882a593Smuzhiyun };
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun U_BOOT_DRIVER(ahci_ivybridge_drv) = {
253*4882a593Smuzhiyun .name = "ahci_ivybridge",
254*4882a593Smuzhiyun .id = UCLASS_AHCI,
255*4882a593Smuzhiyun .of_match = bd82x6x_ahci_ids,
256*4882a593Smuzhiyun .bind = bd82x6x_sata_bind,
257*4882a593Smuzhiyun .probe = bd82x6x_sata_probe,
258*4882a593Smuzhiyun };
259