1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * From Coreboot file of same name
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2007-2009 coresystems GmbH
5*4882a593Smuzhiyun * Copyright (C) 2011 The Chromium Authors
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <common.h>
11*4882a593Smuzhiyun #include <cpu.h>
12*4882a593Smuzhiyun #include <dm.h>
13*4882a593Smuzhiyun #include <fdtdec.h>
14*4882a593Smuzhiyun #include <malloc.h>
15*4882a593Smuzhiyun #include <asm/cpu.h>
16*4882a593Smuzhiyun #include <asm/cpu_x86.h>
17*4882a593Smuzhiyun #include <asm/msr.h>
18*4882a593Smuzhiyun #include <asm/msr-index.h>
19*4882a593Smuzhiyun #include <asm/mtrr.h>
20*4882a593Smuzhiyun #include <asm/processor.h>
21*4882a593Smuzhiyun #include <asm/speedstep.h>
22*4882a593Smuzhiyun #include <asm/turbo.h>
23*4882a593Smuzhiyun #include <asm/arch/model_206ax.h>
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
26*4882a593Smuzhiyun
enable_vmx(void)27*4882a593Smuzhiyun static void enable_vmx(void)
28*4882a593Smuzhiyun {
29*4882a593Smuzhiyun struct cpuid_result regs;
30*4882a593Smuzhiyun #ifdef CONFIG_ENABLE_VMX
31*4882a593Smuzhiyun int enable = true;
32*4882a593Smuzhiyun #else
33*4882a593Smuzhiyun int enable = false;
34*4882a593Smuzhiyun #endif
35*4882a593Smuzhiyun msr_t msr;
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun regs = cpuid(1);
38*4882a593Smuzhiyun /* Check that the VMX is supported before reading or writing the MSR. */
39*4882a593Smuzhiyun if (!((regs.ecx & CPUID_VMX) || (regs.ecx & CPUID_SMX)))
40*4882a593Smuzhiyun return;
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun msr = msr_read(MSR_IA32_FEATURE_CONTROL);
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun if (msr.lo & (1 << 0)) {
45*4882a593Smuzhiyun debug("VMX is locked, so %s will do nothing\n", __func__);
46*4882a593Smuzhiyun /* VMX locked. If we set it again we get an illegal
47*4882a593Smuzhiyun * instruction
48*4882a593Smuzhiyun */
49*4882a593Smuzhiyun return;
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun /* The IA32_FEATURE_CONTROL MSR may initialize with random values.
53*4882a593Smuzhiyun * It must be cleared regardless of VMX config setting.
54*4882a593Smuzhiyun */
55*4882a593Smuzhiyun msr.hi = 0;
56*4882a593Smuzhiyun msr.lo = 0;
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun debug("%s VMX\n", enable ? "Enabling" : "Disabling");
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun /*
61*4882a593Smuzhiyun * Even though the Intel manual says you must set the lock bit in
62*4882a593Smuzhiyun * addition to the VMX bit in order for VMX to work, it is incorrect.
63*4882a593Smuzhiyun * Thus we leave it unlocked for the OS to manage things itself.
64*4882a593Smuzhiyun * This is good for a few reasons:
65*4882a593Smuzhiyun * - No need to reflash the bios just to toggle the lock bit.
66*4882a593Smuzhiyun * - The VMX bits really really should match each other across cores,
67*4882a593Smuzhiyun * so hard locking it on one while another has the opposite setting
68*4882a593Smuzhiyun * can easily lead to crashes as code using VMX migrates between
69*4882a593Smuzhiyun * them.
70*4882a593Smuzhiyun * - Vendors that want to "upsell" from a bios that disables+locks to
71*4882a593Smuzhiyun * one that doesn't is sleazy.
72*4882a593Smuzhiyun * By leaving this to the OS (e.g. Linux), people can do exactly what
73*4882a593Smuzhiyun * they want on the fly, and do it correctly (e.g. across multiple
74*4882a593Smuzhiyun * cores).
75*4882a593Smuzhiyun */
76*4882a593Smuzhiyun if (enable) {
77*4882a593Smuzhiyun msr.lo |= (1 << 2);
78*4882a593Smuzhiyun if (regs.ecx & CPUID_SMX)
79*4882a593Smuzhiyun msr.lo |= (1 << 1);
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun msr_write(MSR_IA32_FEATURE_CONTROL, msr);
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun /* Convert time in seconds to POWER_LIMIT_1_TIME MSR value */
86*4882a593Smuzhiyun static const u8 power_limit_time_sec_to_msr[] = {
87*4882a593Smuzhiyun [0] = 0x00,
88*4882a593Smuzhiyun [1] = 0x0a,
89*4882a593Smuzhiyun [2] = 0x0b,
90*4882a593Smuzhiyun [3] = 0x4b,
91*4882a593Smuzhiyun [4] = 0x0c,
92*4882a593Smuzhiyun [5] = 0x2c,
93*4882a593Smuzhiyun [6] = 0x4c,
94*4882a593Smuzhiyun [7] = 0x6c,
95*4882a593Smuzhiyun [8] = 0x0d,
96*4882a593Smuzhiyun [10] = 0x2d,
97*4882a593Smuzhiyun [12] = 0x4d,
98*4882a593Smuzhiyun [14] = 0x6d,
99*4882a593Smuzhiyun [16] = 0x0e,
100*4882a593Smuzhiyun [20] = 0x2e,
101*4882a593Smuzhiyun [24] = 0x4e,
102*4882a593Smuzhiyun [28] = 0x6e,
103*4882a593Smuzhiyun [32] = 0x0f,
104*4882a593Smuzhiyun [40] = 0x2f,
105*4882a593Smuzhiyun [48] = 0x4f,
106*4882a593Smuzhiyun [56] = 0x6f,
107*4882a593Smuzhiyun [64] = 0x10,
108*4882a593Smuzhiyun [80] = 0x30,
109*4882a593Smuzhiyun [96] = 0x50,
110*4882a593Smuzhiyun [112] = 0x70,
111*4882a593Smuzhiyun [128] = 0x11,
112*4882a593Smuzhiyun };
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun /* Convert POWER_LIMIT_1_TIME MSR value to seconds */
115*4882a593Smuzhiyun static const u8 power_limit_time_msr_to_sec[] = {
116*4882a593Smuzhiyun [0x00] = 0,
117*4882a593Smuzhiyun [0x0a] = 1,
118*4882a593Smuzhiyun [0x0b] = 2,
119*4882a593Smuzhiyun [0x4b] = 3,
120*4882a593Smuzhiyun [0x0c] = 4,
121*4882a593Smuzhiyun [0x2c] = 5,
122*4882a593Smuzhiyun [0x4c] = 6,
123*4882a593Smuzhiyun [0x6c] = 7,
124*4882a593Smuzhiyun [0x0d] = 8,
125*4882a593Smuzhiyun [0x2d] = 10,
126*4882a593Smuzhiyun [0x4d] = 12,
127*4882a593Smuzhiyun [0x6d] = 14,
128*4882a593Smuzhiyun [0x0e] = 16,
129*4882a593Smuzhiyun [0x2e] = 20,
130*4882a593Smuzhiyun [0x4e] = 24,
131*4882a593Smuzhiyun [0x6e] = 28,
132*4882a593Smuzhiyun [0x0f] = 32,
133*4882a593Smuzhiyun [0x2f] = 40,
134*4882a593Smuzhiyun [0x4f] = 48,
135*4882a593Smuzhiyun [0x6f] = 56,
136*4882a593Smuzhiyun [0x10] = 64,
137*4882a593Smuzhiyun [0x30] = 80,
138*4882a593Smuzhiyun [0x50] = 96,
139*4882a593Smuzhiyun [0x70] = 112,
140*4882a593Smuzhiyun [0x11] = 128,
141*4882a593Smuzhiyun };
142*4882a593Smuzhiyun
cpu_config_tdp_levels(void)143*4882a593Smuzhiyun int cpu_config_tdp_levels(void)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun struct cpuid_result result;
146*4882a593Smuzhiyun msr_t platform_info;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun /* Minimum CPU revision */
149*4882a593Smuzhiyun result = cpuid(1);
150*4882a593Smuzhiyun if (result.eax < IVB_CONFIG_TDP_MIN_CPUID)
151*4882a593Smuzhiyun return 0;
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun /* Bits 34:33 indicate how many levels supported */
154*4882a593Smuzhiyun platform_info = msr_read(MSR_PLATFORM_INFO);
155*4882a593Smuzhiyun return (platform_info.hi >> 1) & 3;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun /*
159*4882a593Smuzhiyun * Configure processor power limits if possible
160*4882a593Smuzhiyun * This must be done AFTER set of BIOS_RESET_CPL
161*4882a593Smuzhiyun */
set_power_limits(u8 power_limit_1_time)162*4882a593Smuzhiyun void set_power_limits(u8 power_limit_1_time)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun msr_t msr = msr_read(MSR_PLATFORM_INFO);
165*4882a593Smuzhiyun msr_t limit;
166*4882a593Smuzhiyun unsigned power_unit;
167*4882a593Smuzhiyun unsigned tdp, min_power, max_power, max_time;
168*4882a593Smuzhiyun u8 power_limit_1_val;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun if (power_limit_1_time > ARRAY_SIZE(power_limit_time_sec_to_msr))
171*4882a593Smuzhiyun return;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun if (!(msr.lo & PLATFORM_INFO_SET_TDP))
174*4882a593Smuzhiyun return;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun /* Get units */
177*4882a593Smuzhiyun msr = msr_read(MSR_PKG_POWER_SKU_UNIT);
178*4882a593Smuzhiyun power_unit = 2 << ((msr.lo & 0xf) - 1);
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun /* Get power defaults for this SKU */
181*4882a593Smuzhiyun msr = msr_read(MSR_PKG_POWER_SKU);
182*4882a593Smuzhiyun tdp = msr.lo & 0x7fff;
183*4882a593Smuzhiyun min_power = (msr.lo >> 16) & 0x7fff;
184*4882a593Smuzhiyun max_power = msr.hi & 0x7fff;
185*4882a593Smuzhiyun max_time = (msr.hi >> 16) & 0x7f;
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun debug("CPU TDP: %u Watts\n", tdp / power_unit);
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun if (power_limit_time_msr_to_sec[max_time] > power_limit_1_time)
190*4882a593Smuzhiyun power_limit_1_time = power_limit_time_msr_to_sec[max_time];
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun if (min_power > 0 && tdp < min_power)
193*4882a593Smuzhiyun tdp = min_power;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun if (max_power > 0 && tdp > max_power)
196*4882a593Smuzhiyun tdp = max_power;
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun power_limit_1_val = power_limit_time_sec_to_msr[power_limit_1_time];
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun /* Set long term power limit to TDP */
201*4882a593Smuzhiyun limit.lo = 0;
202*4882a593Smuzhiyun limit.lo |= tdp & PKG_POWER_LIMIT_MASK;
203*4882a593Smuzhiyun limit.lo |= PKG_POWER_LIMIT_EN;
204*4882a593Smuzhiyun limit.lo |= (power_limit_1_val & PKG_POWER_LIMIT_TIME_MASK) <<
205*4882a593Smuzhiyun PKG_POWER_LIMIT_TIME_SHIFT;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun /* Set short term power limit to 1.25 * TDP */
208*4882a593Smuzhiyun limit.hi = 0;
209*4882a593Smuzhiyun limit.hi |= ((tdp * 125) / 100) & PKG_POWER_LIMIT_MASK;
210*4882a593Smuzhiyun limit.hi |= PKG_POWER_LIMIT_EN;
211*4882a593Smuzhiyun /* Power limit 2 time is only programmable on SNB EP/EX */
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun msr_write(MSR_PKG_POWER_LIMIT, limit);
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun /* Use nominal TDP values for CPUs with configurable TDP */
216*4882a593Smuzhiyun if (cpu_config_tdp_levels()) {
217*4882a593Smuzhiyun msr = msr_read(MSR_CONFIG_TDP_NOMINAL);
218*4882a593Smuzhiyun limit.hi = 0;
219*4882a593Smuzhiyun limit.lo = msr.lo & 0xff;
220*4882a593Smuzhiyun msr_write(MSR_TURBO_ACTIVATION_RATIO, limit);
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
configure_c_states(void)224*4882a593Smuzhiyun static void configure_c_states(void)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun struct cpuid_result result;
227*4882a593Smuzhiyun msr_t msr;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun msr = msr_read(MSR_PMG_CST_CONFIG_CTL);
230*4882a593Smuzhiyun msr.lo |= (1 << 28); /* C1 Auto Undemotion Enable */
231*4882a593Smuzhiyun msr.lo |= (1 << 27); /* C3 Auto Undemotion Enable */
232*4882a593Smuzhiyun msr.lo |= (1 << 26); /* C1 Auto Demotion Enable */
233*4882a593Smuzhiyun msr.lo |= (1 << 25); /* C3 Auto Demotion Enable */
234*4882a593Smuzhiyun msr.lo &= ~(1 << 10); /* Disable IO MWAIT redirection */
235*4882a593Smuzhiyun msr.lo |= 7; /* No package C-state limit */
236*4882a593Smuzhiyun msr_write(MSR_PMG_CST_CONFIG_CTL, msr);
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun msr = msr_read(MSR_PMG_IO_CAPTURE_ADR);
239*4882a593Smuzhiyun msr.lo &= ~0x7ffff;
240*4882a593Smuzhiyun msr.lo |= (PMB0_BASE + 4); /* LVL_2 base address */
241*4882a593Smuzhiyun msr.lo |= (2 << 16); /* CST Range: C7 is max C-state */
242*4882a593Smuzhiyun msr_write(MSR_PMG_IO_CAPTURE_ADR, msr);
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun msr = msr_read(MSR_MISC_PWR_MGMT);
245*4882a593Smuzhiyun msr.lo &= ~(1 << 0); /* Enable P-state HW_ALL coordination */
246*4882a593Smuzhiyun msr_write(MSR_MISC_PWR_MGMT, msr);
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun msr = msr_read(MSR_POWER_CTL);
249*4882a593Smuzhiyun msr.lo |= (1 << 18); /* Enable Energy Perf Bias MSR 0x1b0 */
250*4882a593Smuzhiyun msr.lo |= (1 << 1); /* C1E Enable */
251*4882a593Smuzhiyun msr.lo |= (1 << 0); /* Bi-directional PROCHOT# */
252*4882a593Smuzhiyun msr_write(MSR_POWER_CTL, msr);
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun /* C3 Interrupt Response Time Limit */
255*4882a593Smuzhiyun msr.hi = 0;
256*4882a593Smuzhiyun msr.lo = IRTL_VALID | IRTL_1024_NS | 0x50;
257*4882a593Smuzhiyun msr_write(MSR_PKGC3_IRTL, msr);
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun /* C6 Interrupt Response Time Limit */
260*4882a593Smuzhiyun msr.hi = 0;
261*4882a593Smuzhiyun msr.lo = IRTL_VALID | IRTL_1024_NS | 0x68;
262*4882a593Smuzhiyun msr_write(MSR_PKGC6_IRTL, msr);
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun /* C7 Interrupt Response Time Limit */
265*4882a593Smuzhiyun msr.hi = 0;
266*4882a593Smuzhiyun msr.lo = IRTL_VALID | IRTL_1024_NS | 0x6D;
267*4882a593Smuzhiyun msr_write(MSR_PKGC7_IRTL, msr);
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun /* Primary Plane Current Limit */
270*4882a593Smuzhiyun msr = msr_read(MSR_PP0_CURRENT_CONFIG);
271*4882a593Smuzhiyun msr.lo &= ~0x1fff;
272*4882a593Smuzhiyun msr.lo |= PP0_CURRENT_LIMIT;
273*4882a593Smuzhiyun msr_write(MSR_PP0_CURRENT_CONFIG, msr);
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun /* Secondary Plane Current Limit */
276*4882a593Smuzhiyun msr = msr_read(MSR_PP1_CURRENT_CONFIG);
277*4882a593Smuzhiyun msr.lo &= ~0x1fff;
278*4882a593Smuzhiyun result = cpuid(1);
279*4882a593Smuzhiyun if (result.eax >= 0x30600)
280*4882a593Smuzhiyun msr.lo |= PP1_CURRENT_LIMIT_IVB;
281*4882a593Smuzhiyun else
282*4882a593Smuzhiyun msr.lo |= PP1_CURRENT_LIMIT_SNB;
283*4882a593Smuzhiyun msr_write(MSR_PP1_CURRENT_CONFIG, msr);
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun
configure_thermal_target(struct udevice * dev)286*4882a593Smuzhiyun static int configure_thermal_target(struct udevice *dev)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun int tcc_offset;
289*4882a593Smuzhiyun msr_t msr;
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun tcc_offset = fdtdec_get_int(gd->fdt_blob, dev_of_offset(dev),
292*4882a593Smuzhiyun "tcc-offset", 0);
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun /* Set TCC activaiton offset if supported */
295*4882a593Smuzhiyun msr = msr_read(MSR_PLATFORM_INFO);
296*4882a593Smuzhiyun if ((msr.lo & (1 << 30)) && tcc_offset) {
297*4882a593Smuzhiyun msr = msr_read(MSR_TEMPERATURE_TARGET);
298*4882a593Smuzhiyun msr.lo &= ~(0xf << 24); /* Bits 27:24 */
299*4882a593Smuzhiyun msr.lo |= (tcc_offset & 0xf) << 24;
300*4882a593Smuzhiyun msr_write(MSR_TEMPERATURE_TARGET, msr);
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun return 0;
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun
configure_misc(void)306*4882a593Smuzhiyun static void configure_misc(void)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun msr_t msr;
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun msr = msr_read(IA32_MISC_ENABLE);
311*4882a593Smuzhiyun msr.lo |= (1 << 0); /* Fast String enable */
312*4882a593Smuzhiyun msr.lo |= (1 << 3); /* TM1/TM2/EMTTM enable */
313*4882a593Smuzhiyun msr.lo |= (1 << 16); /* Enhanced SpeedStep Enable */
314*4882a593Smuzhiyun msr_write(IA32_MISC_ENABLE, msr);
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun /* Disable Thermal interrupts */
317*4882a593Smuzhiyun msr.lo = 0;
318*4882a593Smuzhiyun msr.hi = 0;
319*4882a593Smuzhiyun msr_write(IA32_THERM_INTERRUPT, msr);
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun /* Enable package critical interrupt only */
322*4882a593Smuzhiyun msr.lo = 1 << 4;
323*4882a593Smuzhiyun msr.hi = 0;
324*4882a593Smuzhiyun msr_write(IA32_PACKAGE_THERM_INTERRUPT, msr);
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun
enable_lapic_tpr(void)327*4882a593Smuzhiyun static void enable_lapic_tpr(void)
328*4882a593Smuzhiyun {
329*4882a593Smuzhiyun msr_t msr;
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun msr = msr_read(MSR_PIC_MSG_CONTROL);
332*4882a593Smuzhiyun msr.lo &= ~(1 << 10); /* Enable APIC TPR updates */
333*4882a593Smuzhiyun msr_write(MSR_PIC_MSG_CONTROL, msr);
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun
configure_dca_cap(void)336*4882a593Smuzhiyun static void configure_dca_cap(void)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun struct cpuid_result cpuid_regs;
339*4882a593Smuzhiyun msr_t msr;
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun /* Check feature flag in CPUID.(EAX=1):ECX[18]==1 */
342*4882a593Smuzhiyun cpuid_regs = cpuid(1);
343*4882a593Smuzhiyun if (cpuid_regs.ecx & (1 << 18)) {
344*4882a593Smuzhiyun msr = msr_read(IA32_PLATFORM_DCA_CAP);
345*4882a593Smuzhiyun msr.lo |= 1;
346*4882a593Smuzhiyun msr_write(IA32_PLATFORM_DCA_CAP, msr);
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
set_max_ratio(void)350*4882a593Smuzhiyun static void set_max_ratio(void)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun msr_t msr, perf_ctl;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun perf_ctl.hi = 0;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun /* Check for configurable TDP option */
357*4882a593Smuzhiyun if (cpu_config_tdp_levels()) {
358*4882a593Smuzhiyun /* Set to nominal TDP ratio */
359*4882a593Smuzhiyun msr = msr_read(MSR_CONFIG_TDP_NOMINAL);
360*4882a593Smuzhiyun perf_ctl.lo = (msr.lo & 0xff) << 8;
361*4882a593Smuzhiyun } else {
362*4882a593Smuzhiyun /* Platform Info bits 15:8 give max ratio */
363*4882a593Smuzhiyun msr = msr_read(MSR_PLATFORM_INFO);
364*4882a593Smuzhiyun perf_ctl.lo = msr.lo & 0xff00;
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun msr_write(MSR_IA32_PERF_CTL, perf_ctl);
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun debug("model_x06ax: frequency set to %d\n",
369*4882a593Smuzhiyun ((perf_ctl.lo >> 8) & 0xff) * SANDYBRIDGE_BCLK);
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun
set_energy_perf_bias(u8 policy)372*4882a593Smuzhiyun static void set_energy_perf_bias(u8 policy)
373*4882a593Smuzhiyun {
374*4882a593Smuzhiyun msr_t msr;
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun /* Energy Policy is bits 3:0 */
377*4882a593Smuzhiyun msr = msr_read(IA32_ENERGY_PERFORMANCE_BIAS);
378*4882a593Smuzhiyun msr.lo &= ~0xf;
379*4882a593Smuzhiyun msr.lo |= policy & 0xf;
380*4882a593Smuzhiyun msr_write(IA32_ENERGY_PERFORMANCE_BIAS, msr);
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun debug("model_x06ax: energy policy set to %u\n", policy);
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun
configure_mca(void)385*4882a593Smuzhiyun static void configure_mca(void)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun msr_t msr;
388*4882a593Smuzhiyun int i;
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun msr.lo = 0;
391*4882a593Smuzhiyun msr.hi = 0;
392*4882a593Smuzhiyun /* This should only be done on a cold boot */
393*4882a593Smuzhiyun for (i = 0; i < 7; i++)
394*4882a593Smuzhiyun msr_write(IA32_MC0_STATUS + (i * 4), msr);
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun #if CONFIG_USBDEBUG
398*4882a593Smuzhiyun static unsigned ehci_debug_addr;
399*4882a593Smuzhiyun #endif
400*4882a593Smuzhiyun
model_206ax_init(struct udevice * dev)401*4882a593Smuzhiyun static int model_206ax_init(struct udevice *dev)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun int ret;
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun /* Clear out pending MCEs */
406*4882a593Smuzhiyun configure_mca();
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun #if CONFIG_USBDEBUG
409*4882a593Smuzhiyun /* Is this caution really needed? */
410*4882a593Smuzhiyun if (!ehci_debug_addr)
411*4882a593Smuzhiyun ehci_debug_addr = get_ehci_debug();
412*4882a593Smuzhiyun set_ehci_debug(0);
413*4882a593Smuzhiyun #endif
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun #if CONFIG_USBDEBUG
416*4882a593Smuzhiyun set_ehci_debug(ehci_debug_addr);
417*4882a593Smuzhiyun #endif
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun /* Enable the local cpu apics */
420*4882a593Smuzhiyun enable_lapic_tpr();
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun /* Enable virtualization if enabled in CMOS */
423*4882a593Smuzhiyun enable_vmx();
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun /* Configure C States */
426*4882a593Smuzhiyun configure_c_states();
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun /* Configure Enhanced SpeedStep and Thermal Sensors */
429*4882a593Smuzhiyun configure_misc();
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun /* Thermal throttle activation offset */
432*4882a593Smuzhiyun ret = configure_thermal_target(dev);
433*4882a593Smuzhiyun if (ret) {
434*4882a593Smuzhiyun debug("Cannot set thermal target\n");
435*4882a593Smuzhiyun return ret;
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun /* Enable Direct Cache Access */
439*4882a593Smuzhiyun configure_dca_cap();
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun /* Set energy policy */
442*4882a593Smuzhiyun set_energy_perf_bias(ENERGY_POLICY_NORMAL);
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun /* Set Max Ratio */
445*4882a593Smuzhiyun set_max_ratio();
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun /* Enable Turbo */
448*4882a593Smuzhiyun turbo_enable();
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun return 0;
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun
model_206ax_get_info(struct udevice * dev,struct cpu_info * info)453*4882a593Smuzhiyun static int model_206ax_get_info(struct udevice *dev, struct cpu_info *info)
454*4882a593Smuzhiyun {
455*4882a593Smuzhiyun msr_t msr;
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun msr = msr_read(MSR_IA32_PERF_CTL);
458*4882a593Smuzhiyun info->cpu_freq = ((msr.lo >> 8) & 0xff) * SANDYBRIDGE_BCLK * 1000000;
459*4882a593Smuzhiyun info->features = 1 << CPU_FEAT_L1_CACHE | 1 << CPU_FEAT_MMU |
460*4882a593Smuzhiyun 1 << CPU_FEAT_UCODE;
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun return 0;
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun
model_206ax_get_count(struct udevice * dev)465*4882a593Smuzhiyun static int model_206ax_get_count(struct udevice *dev)
466*4882a593Smuzhiyun {
467*4882a593Smuzhiyun return 4;
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun
cpu_x86_model_206ax_probe(struct udevice * dev)470*4882a593Smuzhiyun static int cpu_x86_model_206ax_probe(struct udevice *dev)
471*4882a593Smuzhiyun {
472*4882a593Smuzhiyun if (dev->seq == 0)
473*4882a593Smuzhiyun model_206ax_init(dev);
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun return 0;
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun static const struct cpu_ops cpu_x86_model_206ax_ops = {
479*4882a593Smuzhiyun .get_desc = cpu_x86_get_desc,
480*4882a593Smuzhiyun .get_info = model_206ax_get_info,
481*4882a593Smuzhiyun .get_count = model_206ax_get_count,
482*4882a593Smuzhiyun .get_vendor = cpu_x86_get_vendor,
483*4882a593Smuzhiyun };
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun static const struct udevice_id cpu_x86_model_206ax_ids[] = {
486*4882a593Smuzhiyun { .compatible = "intel,core-gen3" },
487*4882a593Smuzhiyun { }
488*4882a593Smuzhiyun };
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun U_BOOT_DRIVER(cpu_x86_model_206ax_drv) = {
491*4882a593Smuzhiyun .name = "cpu_x86_model_206ax",
492*4882a593Smuzhiyun .id = UCLASS_CPU,
493*4882a593Smuzhiyun .of_match = cpu_x86_model_206ax_ids,
494*4882a593Smuzhiyun .bind = cpu_x86_bind,
495*4882a593Smuzhiyun .probe = cpu_x86_model_206ax_probe,
496*4882a593Smuzhiyun .ops = &cpu_x86_model_206ax_ops,
497*4882a593Smuzhiyun };
498