xref: /OK3568_Linux_fs/u-boot/arch/x86/cpu/ivybridge/bd82x6x.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2014 Google, Inc
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun #include <common.h>
7*4882a593Smuzhiyun #include <dm.h>
8*4882a593Smuzhiyun #include <errno.h>
9*4882a593Smuzhiyun #include <fdtdec.h>
10*4882a593Smuzhiyun #include <malloc.h>
11*4882a593Smuzhiyun #include <pch.h>
12*4882a593Smuzhiyun #include <asm/cpu.h>
13*4882a593Smuzhiyun #include <asm/intel_regs.h>
14*4882a593Smuzhiyun #include <asm/io.h>
15*4882a593Smuzhiyun #include <asm/lapic.h>
16*4882a593Smuzhiyun #include <asm/lpc_common.h>
17*4882a593Smuzhiyun #include <asm/pci.h>
18*4882a593Smuzhiyun #include <asm/arch/model_206ax.h>
19*4882a593Smuzhiyun #include <asm/arch/pch.h>
20*4882a593Smuzhiyun #include <asm/arch/sandybridge.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define GPIO_BASE	0x48
25*4882a593Smuzhiyun #define BIOS_CTRL	0xdc
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #ifndef CONFIG_HAVE_FSP
28*4882a593Smuzhiyun static int pch_revision_id = -1;
29*4882a593Smuzhiyun static int pch_type = -1;
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun /**
32*4882a593Smuzhiyun  * pch_silicon_revision() - Read silicon revision ID from the PCH
33*4882a593Smuzhiyun  *
34*4882a593Smuzhiyun  * @dev:	PCH device
35*4882a593Smuzhiyun  * @return silicon revision ID
36*4882a593Smuzhiyun  */
pch_silicon_revision(struct udevice * dev)37*4882a593Smuzhiyun static int pch_silicon_revision(struct udevice *dev)
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun 	u8 val;
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun 	if (pch_revision_id < 0) {
42*4882a593Smuzhiyun 		dm_pci_read_config8(dev, PCI_REVISION_ID, &val);
43*4882a593Smuzhiyun 		pch_revision_id = val;
44*4882a593Smuzhiyun 	}
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun 	return pch_revision_id;
47*4882a593Smuzhiyun }
48*4882a593Smuzhiyun 
pch_silicon_type(struct udevice * dev)49*4882a593Smuzhiyun int pch_silicon_type(struct udevice *dev)
50*4882a593Smuzhiyun {
51*4882a593Smuzhiyun 	u8 val;
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 	if (pch_type < 0) {
54*4882a593Smuzhiyun 		dm_pci_read_config8(dev, PCI_DEVICE_ID + 1, &val);
55*4882a593Smuzhiyun 		pch_type = val;
56*4882a593Smuzhiyun 	}
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 	return pch_type;
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun /**
62*4882a593Smuzhiyun  * pch_silicon_supported() - Check if a certain revision is supported
63*4882a593Smuzhiyun  *
64*4882a593Smuzhiyun  * @dev:	PCH device
65*4882a593Smuzhiyun  * @type:	PCH type
66*4882a593Smuzhiyun  * @rev:	Minimum required resion
67*4882a593Smuzhiyun  * @return 0 if not supported, 1 if supported
68*4882a593Smuzhiyun  */
pch_silicon_supported(struct udevice * dev,int type,int rev)69*4882a593Smuzhiyun static int pch_silicon_supported(struct udevice *dev, int type, int rev)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun 	int cur_type = pch_silicon_type(dev);
72*4882a593Smuzhiyun 	int cur_rev = pch_silicon_revision(dev);
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	switch (type) {
75*4882a593Smuzhiyun 	case PCH_TYPE_CPT:
76*4882a593Smuzhiyun 		/* CougarPoint minimum revision */
77*4882a593Smuzhiyun 		if (cur_type == PCH_TYPE_CPT && cur_rev >= rev)
78*4882a593Smuzhiyun 			return 1;
79*4882a593Smuzhiyun 		/* PantherPoint any revision */
80*4882a593Smuzhiyun 		if (cur_type == PCH_TYPE_PPT)
81*4882a593Smuzhiyun 			return 1;
82*4882a593Smuzhiyun 		break;
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	case PCH_TYPE_PPT:
85*4882a593Smuzhiyun 		/* PantherPoint minimum revision */
86*4882a593Smuzhiyun 		if (cur_type == PCH_TYPE_PPT && cur_rev >= rev)
87*4882a593Smuzhiyun 			return 1;
88*4882a593Smuzhiyun 		break;
89*4882a593Smuzhiyun 	}
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	return 0;
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun #define IOBP_RETRY 1000
iobp_poll(void)95*4882a593Smuzhiyun static inline int iobp_poll(void)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun 	unsigned try = IOBP_RETRY;
98*4882a593Smuzhiyun 	u32 data;
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	while (try--) {
101*4882a593Smuzhiyun 		data = readl(RCB_REG(IOBPS));
102*4882a593Smuzhiyun 		if ((data & 1) == 0)
103*4882a593Smuzhiyun 			return 1;
104*4882a593Smuzhiyun 		udelay(10);
105*4882a593Smuzhiyun 	}
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	printf("IOBP timeout\n");
108*4882a593Smuzhiyun 	return 0;
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun 
pch_iobp_update(struct udevice * dev,u32 address,u32 andvalue,u32 orvalue)111*4882a593Smuzhiyun void pch_iobp_update(struct udevice *dev, u32 address, u32 andvalue,
112*4882a593Smuzhiyun 		     u32 orvalue)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun 	u32 data;
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	/* Set the address */
117*4882a593Smuzhiyun 	writel(address, RCB_REG(IOBPIRI));
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	/* READ OPCODE */
120*4882a593Smuzhiyun 	if (pch_silicon_supported(dev, PCH_TYPE_CPT, PCH_STEP_B0))
121*4882a593Smuzhiyun 		writel(IOBPS_RW_BX, RCB_REG(IOBPS));
122*4882a593Smuzhiyun 	else
123*4882a593Smuzhiyun 		writel(IOBPS_READ_AX, RCB_REG(IOBPS));
124*4882a593Smuzhiyun 	if (!iobp_poll())
125*4882a593Smuzhiyun 		return;
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	/* Read IOBP data */
128*4882a593Smuzhiyun 	data = readl(RCB_REG(IOBPD));
129*4882a593Smuzhiyun 	if (!iobp_poll())
130*4882a593Smuzhiyun 		return;
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	/* Check for successful transaction */
133*4882a593Smuzhiyun 	if ((readl(RCB_REG(IOBPS)) & 0x6) != 0) {
134*4882a593Smuzhiyun 		printf("IOBP read 0x%08x failed\n", address);
135*4882a593Smuzhiyun 		return;
136*4882a593Smuzhiyun 	}
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	/* Update the data */
139*4882a593Smuzhiyun 	data &= andvalue;
140*4882a593Smuzhiyun 	data |= orvalue;
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	/* WRITE OPCODE */
143*4882a593Smuzhiyun 	if (pch_silicon_supported(dev, PCH_TYPE_CPT, PCH_STEP_B0))
144*4882a593Smuzhiyun 		writel(IOBPS_RW_BX, RCB_REG(IOBPS));
145*4882a593Smuzhiyun 	else
146*4882a593Smuzhiyun 		writel(IOBPS_WRITE_AX, RCB_REG(IOBPS));
147*4882a593Smuzhiyun 	if (!iobp_poll())
148*4882a593Smuzhiyun 		return;
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	/* Write IOBP data */
151*4882a593Smuzhiyun 	writel(data, RCB_REG(IOBPD));
152*4882a593Smuzhiyun 	if (!iobp_poll())
153*4882a593Smuzhiyun 		return;
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun 
bd82x6x_probe(struct udevice * dev)156*4882a593Smuzhiyun static int bd82x6x_probe(struct udevice *dev)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun 	if (!(gd->flags & GD_FLG_RELOC))
159*4882a593Smuzhiyun 		return 0;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	/* Cause the SATA device to do its init */
162*4882a593Smuzhiyun 	uclass_first_device(UCLASS_AHCI, &dev);
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	return 0;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun #endif /* CONFIG_HAVE_FSP */
167*4882a593Smuzhiyun 
bd82x6x_pch_get_spi_base(struct udevice * dev,ulong * sbasep)168*4882a593Smuzhiyun static int bd82x6x_pch_get_spi_base(struct udevice *dev, ulong *sbasep)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun 	u32 rcba;
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	dm_pci_read_config32(dev, PCH_RCBA, &rcba);
173*4882a593Smuzhiyun 	/* Bits 31-14 are the base address, 13-1 are reserved, 0 is enable */
174*4882a593Smuzhiyun 	rcba = rcba & 0xffffc000;
175*4882a593Smuzhiyun 	*sbasep = rcba + 0x3800;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	return 0;
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun 
bd82x6x_set_spi_protect(struct udevice * dev,bool protect)180*4882a593Smuzhiyun static int bd82x6x_set_spi_protect(struct udevice *dev, bool protect)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun 	return lpc_set_spi_protect(dev, BIOS_CTRL, protect);
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun 
bd82x6x_get_gpio_base(struct udevice * dev,u32 * gbasep)185*4882a593Smuzhiyun static int bd82x6x_get_gpio_base(struct udevice *dev, u32 *gbasep)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun 	u32 base;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	/*
190*4882a593Smuzhiyun 	 * GPIO_BASE moved to its current offset with ICH6, but prior to
191*4882a593Smuzhiyun 	 * that it was unused (or undocumented). Check that it looks
192*4882a593Smuzhiyun 	 * okay: not all ones or zeros.
193*4882a593Smuzhiyun 	 *
194*4882a593Smuzhiyun 	 * Note we don't need check bit0 here, because the Tunnel Creek
195*4882a593Smuzhiyun 	 * GPIO base address register bit0 is reserved (read returns 0),
196*4882a593Smuzhiyun 	 * while on the Ivybridge the bit0 is used to indicate it is an
197*4882a593Smuzhiyun 	 * I/O space.
198*4882a593Smuzhiyun 	 */
199*4882a593Smuzhiyun 	dm_pci_read_config32(dev, GPIO_BASE, &base);
200*4882a593Smuzhiyun 	if (base == 0x00000000 || base == 0xffffffff) {
201*4882a593Smuzhiyun 		debug("%s: unexpected BASE value\n", __func__);
202*4882a593Smuzhiyun 		return -ENODEV;
203*4882a593Smuzhiyun 	}
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	/*
206*4882a593Smuzhiyun 	 * Okay, I guess we're looking at the right device. The actual
207*4882a593Smuzhiyun 	 * GPIO registers are in the PCI device's I/O space, starting
208*4882a593Smuzhiyun 	 * at the offset that we just read. Bit 0 indicates that it's
209*4882a593Smuzhiyun 	 * an I/O address, not a memory address, so mask that off.
210*4882a593Smuzhiyun 	 */
211*4882a593Smuzhiyun 	*gbasep = base & 1 ? base & ~3 : base & ~15;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	return 0;
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun static const struct pch_ops bd82x6x_pch_ops = {
217*4882a593Smuzhiyun 	.get_spi_base	= bd82x6x_pch_get_spi_base,
218*4882a593Smuzhiyun 	.set_spi_protect = bd82x6x_set_spi_protect,
219*4882a593Smuzhiyun 	.get_gpio_base	= bd82x6x_get_gpio_base,
220*4882a593Smuzhiyun };
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun static const struct udevice_id bd82x6x_ids[] = {
223*4882a593Smuzhiyun 	{ .compatible = "intel,bd82x6x" },
224*4882a593Smuzhiyun 	{ }
225*4882a593Smuzhiyun };
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun U_BOOT_DRIVER(bd82x6x_drv) = {
228*4882a593Smuzhiyun 	.name		= "bd82x6x",
229*4882a593Smuzhiyun 	.id		= UCLASS_PCH,
230*4882a593Smuzhiyun 	.of_match	= bd82x6x_ids,
231*4882a593Smuzhiyun #ifndef CONFIG_HAVE_FSP
232*4882a593Smuzhiyun 	.probe		= bd82x6x_probe,
233*4882a593Smuzhiyun #endif
234*4882a593Smuzhiyun 	.ops		= &bd82x6x_pch_ops,
235*4882a593Smuzhiyun };
236