1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2015, Bin Meng <bmeng.cn@gmail.com>
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <dm.h>
9*4882a593Smuzhiyun #include <errno.h>
10*4882a593Smuzhiyun #include <fdtdec.h>
11*4882a593Smuzhiyun #include <malloc.h>
12*4882a593Smuzhiyun #include <asm/io.h>
13*4882a593Smuzhiyun #include <asm/irq.h>
14*4882a593Smuzhiyun #include <asm/pci.h>
15*4882a593Smuzhiyun #include <asm/pirq_routing.h>
16*4882a593Smuzhiyun #include <asm/tables.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
19*4882a593Smuzhiyun
pirq_check_irq_routed(struct udevice * dev,int link,u8 irq)20*4882a593Smuzhiyun bool pirq_check_irq_routed(struct udevice *dev, int link, u8 irq)
21*4882a593Smuzhiyun {
22*4882a593Smuzhiyun struct irq_router *priv = dev_get_priv(dev);
23*4882a593Smuzhiyun u8 pirq;
24*4882a593Smuzhiyun int base = priv->link_base;
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun if (priv->config == PIRQ_VIA_PCI)
27*4882a593Smuzhiyun dm_pci_read_config8(dev->parent, LINK_N2V(link, base), &pirq);
28*4882a593Smuzhiyun else
29*4882a593Smuzhiyun pirq = readb((uintptr_t)priv->ibase + LINK_N2V(link, base));
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun pirq &= 0xf;
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun /* IRQ# 0/1/2/8/13 are reserved */
34*4882a593Smuzhiyun if (pirq < 3 || pirq == 8 || pirq == 13)
35*4882a593Smuzhiyun return false;
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun return pirq == irq ? true : false;
38*4882a593Smuzhiyun }
39*4882a593Smuzhiyun
pirq_translate_link(struct udevice * dev,int link)40*4882a593Smuzhiyun int pirq_translate_link(struct udevice *dev, int link)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun struct irq_router *priv = dev_get_priv(dev);
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun return LINK_V2N(link, priv->link_base);
45*4882a593Smuzhiyun }
46*4882a593Smuzhiyun
pirq_assign_irq(struct udevice * dev,int link,u8 irq)47*4882a593Smuzhiyun void pirq_assign_irq(struct udevice *dev, int link, u8 irq)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun struct irq_router *priv = dev_get_priv(dev);
50*4882a593Smuzhiyun int base = priv->link_base;
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun /* IRQ# 0/1/2/8/13 are reserved */
53*4882a593Smuzhiyun if (irq < 3 || irq == 8 || irq == 13)
54*4882a593Smuzhiyun return;
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun if (priv->config == PIRQ_VIA_PCI)
57*4882a593Smuzhiyun dm_pci_write_config8(dev->parent, LINK_N2V(link, base), irq);
58*4882a593Smuzhiyun else
59*4882a593Smuzhiyun writeb(irq, (uintptr_t)priv->ibase + LINK_N2V(link, base));
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun
check_dup_entry(struct irq_info * slot_base,int entry_num,int bus,int device)62*4882a593Smuzhiyun static struct irq_info *check_dup_entry(struct irq_info *slot_base,
63*4882a593Smuzhiyun int entry_num, int bus, int device)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun struct irq_info *slot = slot_base;
66*4882a593Smuzhiyun int i;
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun for (i = 0; i < entry_num; i++) {
69*4882a593Smuzhiyun if (slot->bus == bus && slot->devfn == (device << 3))
70*4882a593Smuzhiyun break;
71*4882a593Smuzhiyun slot++;
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun return (i == entry_num) ? NULL : slot;
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
fill_irq_info(struct irq_router * priv,struct irq_info * slot,int bus,int device,int pin,int pirq)77*4882a593Smuzhiyun static inline void fill_irq_info(struct irq_router *priv, struct irq_info *slot,
78*4882a593Smuzhiyun int bus, int device, int pin, int pirq)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun slot->bus = bus;
81*4882a593Smuzhiyun slot->devfn = (device << 3) | 0;
82*4882a593Smuzhiyun slot->irq[pin - 1].link = LINK_N2V(pirq, priv->link_base);
83*4882a593Smuzhiyun slot->irq[pin - 1].bitmap = priv->irq_mask;
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun
create_pirq_routing_table(struct udevice * dev)86*4882a593Smuzhiyun static int create_pirq_routing_table(struct udevice *dev)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun struct irq_router *priv = dev_get_priv(dev);
89*4882a593Smuzhiyun const void *blob = gd->fdt_blob;
90*4882a593Smuzhiyun int node;
91*4882a593Smuzhiyun int len, count;
92*4882a593Smuzhiyun const u32 *cell;
93*4882a593Smuzhiyun struct irq_routing_table *rt;
94*4882a593Smuzhiyun struct irq_info *slot, *slot_base;
95*4882a593Smuzhiyun int irq_entries = 0;
96*4882a593Smuzhiyun int i;
97*4882a593Smuzhiyun int ret;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun node = dev_of_offset(dev);
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun /* extract the bdf from fdt_pci_addr */
102*4882a593Smuzhiyun priv->bdf = dm_pci_get_bdf(dev->parent);
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun ret = fdt_stringlist_search(blob, node, "intel,pirq-config", "pci");
105*4882a593Smuzhiyun if (!ret) {
106*4882a593Smuzhiyun priv->config = PIRQ_VIA_PCI;
107*4882a593Smuzhiyun } else {
108*4882a593Smuzhiyun ret = fdt_stringlist_search(blob, node, "intel,pirq-config",
109*4882a593Smuzhiyun "ibase");
110*4882a593Smuzhiyun if (!ret)
111*4882a593Smuzhiyun priv->config = PIRQ_VIA_IBASE;
112*4882a593Smuzhiyun else
113*4882a593Smuzhiyun return -EINVAL;
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun ret = fdtdec_get_int(blob, node, "intel,pirq-link", -1);
117*4882a593Smuzhiyun if (ret == -1)
118*4882a593Smuzhiyun return ret;
119*4882a593Smuzhiyun priv->link_base = ret;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun priv->irq_mask = fdtdec_get_int(blob, node,
122*4882a593Smuzhiyun "intel,pirq-mask", PIRQ_BITMAP);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_GENERATE_ACPI_TABLE)) {
125*4882a593Smuzhiyun /* Reserve IRQ9 for SCI */
126*4882a593Smuzhiyun priv->irq_mask &= ~(1 << 9);
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun if (priv->config == PIRQ_VIA_IBASE) {
130*4882a593Smuzhiyun int ibase_off;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun ibase_off = fdtdec_get_int(blob, node, "intel,ibase-offset", 0);
133*4882a593Smuzhiyun if (!ibase_off)
134*4882a593Smuzhiyun return -EINVAL;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun /*
137*4882a593Smuzhiyun * Here we assume that the IBASE register has already been
138*4882a593Smuzhiyun * properly configured by U-Boot before.
139*4882a593Smuzhiyun *
140*4882a593Smuzhiyun * By 'valid' we mean:
141*4882a593Smuzhiyun * 1) a valid memory space carved within system memory space
142*4882a593Smuzhiyun * assigned to IBASE register block.
143*4882a593Smuzhiyun * 2) memory range decoding is enabled.
144*4882a593Smuzhiyun * Hence we don't do any santify test here.
145*4882a593Smuzhiyun */
146*4882a593Smuzhiyun dm_pci_read_config32(dev->parent, ibase_off, &priv->ibase);
147*4882a593Smuzhiyun priv->ibase &= ~0xf;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun priv->actl_8bit = fdtdec_get_bool(blob, node, "intel,actl-8bit");
151*4882a593Smuzhiyun priv->actl_addr = fdtdec_get_int(blob, node, "intel,actl-addr", 0);
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun cell = fdt_getprop(blob, node, "intel,pirq-routing", &len);
154*4882a593Smuzhiyun if (!cell || len % sizeof(struct pirq_routing))
155*4882a593Smuzhiyun return -EINVAL;
156*4882a593Smuzhiyun count = len / sizeof(struct pirq_routing);
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun rt = calloc(1, sizeof(struct irq_routing_table));
159*4882a593Smuzhiyun if (!rt)
160*4882a593Smuzhiyun return -ENOMEM;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun /* Populate the PIRQ table fields */
163*4882a593Smuzhiyun rt->signature = PIRQ_SIGNATURE;
164*4882a593Smuzhiyun rt->version = PIRQ_VERSION;
165*4882a593Smuzhiyun rt->rtr_bus = PCI_BUS(priv->bdf);
166*4882a593Smuzhiyun rt->rtr_devfn = (PCI_DEV(priv->bdf) << 3) | PCI_FUNC(priv->bdf);
167*4882a593Smuzhiyun rt->rtr_vendor = PCI_VENDOR_ID_INTEL;
168*4882a593Smuzhiyun rt->rtr_device = PCI_DEVICE_ID_INTEL_ICH7_31;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun slot_base = rt->slots;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun /* Now fill in the irq_info entries in the PIRQ table */
173*4882a593Smuzhiyun for (i = 0; i < count;
174*4882a593Smuzhiyun i++, cell += sizeof(struct pirq_routing) / sizeof(u32)) {
175*4882a593Smuzhiyun struct pirq_routing pr;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun pr.bdf = fdt_addr_to_cpu(cell[0]);
178*4882a593Smuzhiyun pr.pin = fdt_addr_to_cpu(cell[1]);
179*4882a593Smuzhiyun pr.pirq = fdt_addr_to_cpu(cell[2]);
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun debug("irq_info %d: b.d.f %x.%x.%x INT%c PIRQ%c\n",
182*4882a593Smuzhiyun i, PCI_BUS(pr.bdf), PCI_DEV(pr.bdf),
183*4882a593Smuzhiyun PCI_FUNC(pr.bdf), 'A' + pr.pin - 1,
184*4882a593Smuzhiyun 'A' + pr.pirq);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun slot = check_dup_entry(slot_base, irq_entries,
187*4882a593Smuzhiyun PCI_BUS(pr.bdf), PCI_DEV(pr.bdf));
188*4882a593Smuzhiyun if (slot) {
189*4882a593Smuzhiyun debug("found entry for bus %d device %d, ",
190*4882a593Smuzhiyun PCI_BUS(pr.bdf), PCI_DEV(pr.bdf));
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun if (slot->irq[pr.pin - 1].link) {
193*4882a593Smuzhiyun debug("skipping\n");
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun /*
196*4882a593Smuzhiyun * Sanity test on the routed PIRQ pin
197*4882a593Smuzhiyun *
198*4882a593Smuzhiyun * If they don't match, show a warning to tell
199*4882a593Smuzhiyun * there might be something wrong with the PIRQ
200*4882a593Smuzhiyun * routing information in the device tree.
201*4882a593Smuzhiyun */
202*4882a593Smuzhiyun if (slot->irq[pr.pin - 1].link !=
203*4882a593Smuzhiyun LINK_N2V(pr.pirq, priv->link_base))
204*4882a593Smuzhiyun debug("WARNING: Inconsistent PIRQ routing information\n");
205*4882a593Smuzhiyun continue;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun } else {
208*4882a593Smuzhiyun slot = slot_base + irq_entries++;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun debug("writing INT%c\n", 'A' + pr.pin - 1);
211*4882a593Smuzhiyun fill_irq_info(priv, slot, PCI_BUS(pr.bdf), PCI_DEV(pr.bdf),
212*4882a593Smuzhiyun pr.pin, pr.pirq);
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun rt->size = irq_entries * sizeof(struct irq_info) + 32;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun /* Fix up the table checksum */
218*4882a593Smuzhiyun rt->checksum = table_compute_checksum(rt, rt->size);
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun gd->arch.pirq_routing_table = rt;
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun return 0;
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
irq_enable_sci(struct udevice * dev)225*4882a593Smuzhiyun static void irq_enable_sci(struct udevice *dev)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun struct irq_router *priv = dev_get_priv(dev);
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun if (priv->actl_8bit) {
230*4882a593Smuzhiyun /* Bit7 must be turned on to enable ACPI */
231*4882a593Smuzhiyun dm_pci_write_config8(dev->parent, priv->actl_addr, 0x80);
232*4882a593Smuzhiyun } else {
233*4882a593Smuzhiyun /* Write 0 to enable SCI on IRQ9 */
234*4882a593Smuzhiyun if (priv->config == PIRQ_VIA_PCI)
235*4882a593Smuzhiyun dm_pci_write_config32(dev->parent, priv->actl_addr, 0);
236*4882a593Smuzhiyun else
237*4882a593Smuzhiyun writel(0, (uintptr_t)priv->ibase + priv->actl_addr);
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
irq_router_common_init(struct udevice * dev)241*4882a593Smuzhiyun int irq_router_common_init(struct udevice *dev)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun int ret;
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun ret = create_pirq_routing_table(dev);
246*4882a593Smuzhiyun if (ret) {
247*4882a593Smuzhiyun debug("Failed to create pirq routing table\n");
248*4882a593Smuzhiyun return ret;
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun /* Route PIRQ */
251*4882a593Smuzhiyun pirq_route_irqs(dev, gd->arch.pirq_routing_table->slots,
252*4882a593Smuzhiyun get_irq_slot_count(gd->arch.pirq_routing_table));
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_GENERATE_ACPI_TABLE))
255*4882a593Smuzhiyun irq_enable_sci(dev);
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun return 0;
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun
irq_router_probe(struct udevice * dev)260*4882a593Smuzhiyun int irq_router_probe(struct udevice *dev)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun return irq_router_common_init(dev);
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
write_pirq_routing_table(ulong addr)265*4882a593Smuzhiyun ulong write_pirq_routing_table(ulong addr)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun if (!gd->arch.pirq_routing_table)
268*4882a593Smuzhiyun return addr;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun return copy_pirq_routing_table(addr, gd->arch.pirq_routing_table);
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun static const struct udevice_id irq_router_ids[] = {
274*4882a593Smuzhiyun { .compatible = "intel,irq-router" },
275*4882a593Smuzhiyun { }
276*4882a593Smuzhiyun };
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun U_BOOT_DRIVER(irq_router_drv) = {
279*4882a593Smuzhiyun .name = "intel_irq",
280*4882a593Smuzhiyun .id = UCLASS_IRQ,
281*4882a593Smuzhiyun .of_match = irq_router_ids,
282*4882a593Smuzhiyun .probe = irq_router_probe,
283*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct irq_router),
284*4882a593Smuzhiyun };
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun UCLASS_DRIVER(irq) = {
287*4882a593Smuzhiyun .id = UCLASS_IRQ,
288*4882a593Smuzhiyun .name = "irq",
289*4882a593Smuzhiyun };
290