1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2016 Google, Inc
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * From coreboot src/soc/intel/broadwell/romstage/raminit.c
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <dm.h>
11*4882a593Smuzhiyun #include <pci.h>
12*4882a593Smuzhiyun #include <syscon.h>
13*4882a593Smuzhiyun #include <asm/cpu.h>
14*4882a593Smuzhiyun #include <asm/io.h>
15*4882a593Smuzhiyun #include <asm/lpc_common.h>
16*4882a593Smuzhiyun #include <asm/mrccache.h>
17*4882a593Smuzhiyun #include <asm/mrc_common.h>
18*4882a593Smuzhiyun #include <asm/mtrr.h>
19*4882a593Smuzhiyun #include <asm/pci.h>
20*4882a593Smuzhiyun #include <asm/arch/iomap.h>
21*4882a593Smuzhiyun #include <asm/arch/me.h>
22*4882a593Smuzhiyun #include <asm/arch/pch.h>
23*4882a593Smuzhiyun #include <asm/arch/pei_data.h>
24*4882a593Smuzhiyun #include <asm/arch/pm.h>
25*4882a593Smuzhiyun
board_get_usable_ram_top(ulong total_size)26*4882a593Smuzhiyun ulong board_get_usable_ram_top(ulong total_size)
27*4882a593Smuzhiyun {
28*4882a593Smuzhiyun return mrc_common_board_get_usable_ram_top(total_size);
29*4882a593Smuzhiyun }
30*4882a593Smuzhiyun
dram_init_banksize(void)31*4882a593Smuzhiyun int dram_init_banksize(void)
32*4882a593Smuzhiyun {
33*4882a593Smuzhiyun mrc_common_dram_init_banksize();
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun return 0;
36*4882a593Smuzhiyun }
37*4882a593Smuzhiyun
broadwell_fill_pei_data(struct pei_data * pei_data)38*4882a593Smuzhiyun void broadwell_fill_pei_data(struct pei_data *pei_data)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun pei_data->pei_version = PEI_VERSION;
41*4882a593Smuzhiyun pei_data->board_type = BOARD_TYPE_ULT;
42*4882a593Smuzhiyun pei_data->pciexbar = MCFG_BASE_ADDRESS;
43*4882a593Smuzhiyun pei_data->smbusbar = SMBUS_BASE_ADDRESS;
44*4882a593Smuzhiyun pei_data->ehcibar = EARLY_EHCI_BAR;
45*4882a593Smuzhiyun pei_data->xhcibar = EARLY_XHCI_BAR;
46*4882a593Smuzhiyun pei_data->gttbar = EARLY_GTT_BAR;
47*4882a593Smuzhiyun pei_data->pmbase = ACPI_BASE_ADDRESS;
48*4882a593Smuzhiyun pei_data->gpiobase = GPIO_BASE_ADDRESS;
49*4882a593Smuzhiyun pei_data->tseg_size = CONFIG_SMM_TSEG_SIZE;
50*4882a593Smuzhiyun pei_data->temp_mmio_base = EARLY_TEMP_MMIO;
51*4882a593Smuzhiyun pei_data->tx_byte = sdram_console_tx_byte;
52*4882a593Smuzhiyun pei_data->ddr_refresh_2x = 1;
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun
pei_data_usb2_port(struct pei_data * pei_data,int port,uint16_t length,uint8_t enable,uint8_t oc_pin,uint8_t location)55*4882a593Smuzhiyun static inline void pei_data_usb2_port(struct pei_data *pei_data, int port,
56*4882a593Smuzhiyun uint16_t length, uint8_t enable,
57*4882a593Smuzhiyun uint8_t oc_pin, uint8_t location)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun pei_data->usb2_ports[port].length = length;
60*4882a593Smuzhiyun pei_data->usb2_ports[port].enable = enable;
61*4882a593Smuzhiyun pei_data->usb2_ports[port].oc_pin = oc_pin;
62*4882a593Smuzhiyun pei_data->usb2_ports[port].location = location;
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun
pei_data_usb3_port(struct pei_data * pei_data,int port,uint8_t enable,uint8_t oc_pin,uint8_t fixed_eq)65*4882a593Smuzhiyun static inline void pei_data_usb3_port(struct pei_data *pei_data, int port,
66*4882a593Smuzhiyun uint8_t enable, uint8_t oc_pin,
67*4882a593Smuzhiyun uint8_t fixed_eq)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun pei_data->usb3_ports[port].enable = enable;
70*4882a593Smuzhiyun pei_data->usb3_ports[port].oc_pin = oc_pin;
71*4882a593Smuzhiyun pei_data->usb3_ports[port].fixed_eq = fixed_eq;
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun
mainboard_fill_pei_data(struct pei_data * pei_data)74*4882a593Smuzhiyun void mainboard_fill_pei_data(struct pei_data *pei_data)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun /* DQ byte map for Samus board */
77*4882a593Smuzhiyun const u8 dq_map[2][6][2] = {
78*4882a593Smuzhiyun { { 0x0F, 0xF0 }, { 0x00, 0xF0 }, { 0x0F, 0xF0 },
79*4882a593Smuzhiyun { 0x0F, 0x00 }, { 0xFF, 0x00 }, { 0xFF, 0x00 } },
80*4882a593Smuzhiyun { { 0x0F, 0xF0 }, { 0x00, 0xF0 }, { 0x0F, 0xF0 },
81*4882a593Smuzhiyun { 0x0F, 0x00 }, { 0xFF, 0x00 }, { 0xFF, 0x00 } } };
82*4882a593Smuzhiyun /* DQS CPU<>DRAM map for Samus board */
83*4882a593Smuzhiyun const u8 dqs_map[2][8] = {
84*4882a593Smuzhiyun { 2, 0, 1, 3, 6, 4, 7, 5 },
85*4882a593Smuzhiyun { 2, 1, 0, 3, 6, 5, 4, 7 } };
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun pei_data->ec_present = 1;
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun /* One installed DIMM per channel */
90*4882a593Smuzhiyun pei_data->dimm_channel0_disabled = 2;
91*4882a593Smuzhiyun pei_data->dimm_channel1_disabled = 2;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun memcpy(pei_data->dq_map, dq_map, sizeof(dq_map));
94*4882a593Smuzhiyun memcpy(pei_data->dqs_map, dqs_map, sizeof(dqs_map));
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun /* P0: HOST PORT */
97*4882a593Smuzhiyun pei_data_usb2_port(pei_data, 0, 0x0080, 1, 0,
98*4882a593Smuzhiyun USB_PORT_BACK_PANEL);
99*4882a593Smuzhiyun /* P1: HOST PORT */
100*4882a593Smuzhiyun pei_data_usb2_port(pei_data, 1, 0x0080, 1, 1,
101*4882a593Smuzhiyun USB_PORT_BACK_PANEL);
102*4882a593Smuzhiyun /* P2: RAIDEN */
103*4882a593Smuzhiyun pei_data_usb2_port(pei_data, 2, 0x0080, 1, USB_OC_PIN_SKIP,
104*4882a593Smuzhiyun USB_PORT_BACK_PANEL);
105*4882a593Smuzhiyun /* P3: SD CARD */
106*4882a593Smuzhiyun pei_data_usb2_port(pei_data, 3, 0x0040, 1, USB_OC_PIN_SKIP,
107*4882a593Smuzhiyun USB_PORT_INTERNAL);
108*4882a593Smuzhiyun /* P4: RAIDEN */
109*4882a593Smuzhiyun pei_data_usb2_port(pei_data, 4, 0x0080, 1, USB_OC_PIN_SKIP,
110*4882a593Smuzhiyun USB_PORT_BACK_PANEL);
111*4882a593Smuzhiyun /* P5: WWAN (Disabled) */
112*4882a593Smuzhiyun pei_data_usb2_port(pei_data, 5, 0x0000, 0, USB_OC_PIN_SKIP,
113*4882a593Smuzhiyun USB_PORT_SKIP);
114*4882a593Smuzhiyun /* P6: CAMERA */
115*4882a593Smuzhiyun pei_data_usb2_port(pei_data, 6, 0x0040, 1, USB_OC_PIN_SKIP,
116*4882a593Smuzhiyun USB_PORT_INTERNAL);
117*4882a593Smuzhiyun /* P7: BT */
118*4882a593Smuzhiyun pei_data_usb2_port(pei_data, 7, 0x0040, 1, USB_OC_PIN_SKIP,
119*4882a593Smuzhiyun USB_PORT_INTERNAL);
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun /* P1: HOST PORT */
122*4882a593Smuzhiyun pei_data_usb3_port(pei_data, 0, 1, 0, 0);
123*4882a593Smuzhiyun /* P2: HOST PORT */
124*4882a593Smuzhiyun pei_data_usb3_port(pei_data, 1, 1, 1, 0);
125*4882a593Smuzhiyun /* P3: RAIDEN */
126*4882a593Smuzhiyun pei_data_usb3_port(pei_data, 2, 1, USB_OC_PIN_SKIP, 0);
127*4882a593Smuzhiyun /* P4: RAIDEN */
128*4882a593Smuzhiyun pei_data_usb3_port(pei_data, 3, 1, USB_OC_PIN_SKIP, 0);
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
get_top_of_ram(struct udevice * dev)131*4882a593Smuzhiyun static unsigned long get_top_of_ram(struct udevice *dev)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun /*
134*4882a593Smuzhiyun * Base of DPR is top of usable DRAM below 4GiB. The register has
135*4882a593Smuzhiyun * 1 MiB alignment and reports the TOP of the range, the base
136*4882a593Smuzhiyun * must be calculated from the size in MiB in bits 11:4.
137*4882a593Smuzhiyun */
138*4882a593Smuzhiyun u32 dpr, tom;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun dm_pci_read_config32(dev, DPR, &dpr);
141*4882a593Smuzhiyun tom = dpr & ~((1 << 20) - 1);
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun debug("dpt %08x tom %08x\n", dpr, tom);
144*4882a593Smuzhiyun /* Subtract DMA Protected Range size if enabled */
145*4882a593Smuzhiyun if (dpr & DPR_EPM)
146*4882a593Smuzhiyun tom -= (dpr & DPR_SIZE_MASK) << 16;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun return (unsigned long)tom;
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun /**
152*4882a593Smuzhiyun * sdram_find() - Find available memory
153*4882a593Smuzhiyun *
154*4882a593Smuzhiyun * This is a bit complicated since on x86 there are system memory holes all
155*4882a593Smuzhiyun * over the place. We create a list of available memory blocks
156*4882a593Smuzhiyun *
157*4882a593Smuzhiyun * @dev: Northbridge device
158*4882a593Smuzhiyun */
sdram_find(struct udevice * dev)159*4882a593Smuzhiyun static int sdram_find(struct udevice *dev)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun struct memory_info *info = &gd->arch.meminfo;
162*4882a593Smuzhiyun ulong top_of_ram;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun top_of_ram = get_top_of_ram(dev);
165*4882a593Smuzhiyun mrc_add_memory_area(info, 0, top_of_ram);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun /* Add MTRRs for memory */
168*4882a593Smuzhiyun mtrr_add_request(MTRR_TYPE_WRBACK, 0, 2ULL << 30);
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun return 0;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
prepare_mrc_cache(struct pei_data * pei_data)173*4882a593Smuzhiyun static int prepare_mrc_cache(struct pei_data *pei_data)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun struct mrc_data_container *mrc_cache;
176*4882a593Smuzhiyun struct mrc_region entry;
177*4882a593Smuzhiyun int ret;
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun ret = mrccache_get_region(NULL, &entry);
180*4882a593Smuzhiyun if (ret)
181*4882a593Smuzhiyun return ret;
182*4882a593Smuzhiyun mrc_cache = mrccache_find_current(&entry);
183*4882a593Smuzhiyun if (!mrc_cache)
184*4882a593Smuzhiyun return -ENOENT;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun pei_data->saved_data = mrc_cache->data;
187*4882a593Smuzhiyun pei_data->saved_data_size = mrc_cache->data_size;
188*4882a593Smuzhiyun debug("%s: at %p, size %x checksum %04x\n", __func__,
189*4882a593Smuzhiyun pei_data->saved_data, pei_data->saved_data_size,
190*4882a593Smuzhiyun mrc_cache->checksum);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun return 0;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
dram_init(void)195*4882a593Smuzhiyun int dram_init(void)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun struct pei_data _pei_data __aligned(8);
198*4882a593Smuzhiyun struct pei_data *pei_data = &_pei_data;
199*4882a593Smuzhiyun struct udevice *dev, *me_dev, *pch_dev;
200*4882a593Smuzhiyun struct chipset_power_state ps;
201*4882a593Smuzhiyun const void *spd_data;
202*4882a593Smuzhiyun int ret, size;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun memset(pei_data, '\0', sizeof(struct pei_data));
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun /* Print ME state before MRC */
207*4882a593Smuzhiyun ret = syscon_get_by_driver_data(X86_SYSCON_ME, &me_dev);
208*4882a593Smuzhiyun if (ret)
209*4882a593Smuzhiyun return ret;
210*4882a593Smuzhiyun intel_me_status(me_dev);
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun /* Save ME HSIO version */
213*4882a593Smuzhiyun ret = uclass_first_device(UCLASS_PCH, &pch_dev);
214*4882a593Smuzhiyun if (ret)
215*4882a593Smuzhiyun return ret;
216*4882a593Smuzhiyun if (!pch_dev)
217*4882a593Smuzhiyun return -ENODEV;
218*4882a593Smuzhiyun power_state_get(pch_dev, &ps);
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun intel_me_hsio_version(me_dev, &ps.hsio_version, &ps.hsio_checksum);
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun broadwell_fill_pei_data(pei_data);
223*4882a593Smuzhiyun mainboard_fill_pei_data(pei_data);
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun ret = uclass_first_device(UCLASS_NORTHBRIDGE, &dev);
226*4882a593Smuzhiyun if (ret)
227*4882a593Smuzhiyun return ret;
228*4882a593Smuzhiyun if (!dev)
229*4882a593Smuzhiyun return -ENODEV;
230*4882a593Smuzhiyun size = 256;
231*4882a593Smuzhiyun ret = mrc_locate_spd(dev, size, &spd_data);
232*4882a593Smuzhiyun if (ret)
233*4882a593Smuzhiyun return ret;
234*4882a593Smuzhiyun memcpy(pei_data->spd_data[0][0], spd_data, size);
235*4882a593Smuzhiyun memcpy(pei_data->spd_data[1][0], spd_data, size);
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun ret = prepare_mrc_cache(pei_data);
238*4882a593Smuzhiyun if (ret)
239*4882a593Smuzhiyun debug("prepare_mrc_cache failed: %d\n", ret);
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun debug("PEI version %#x\n", pei_data->pei_version);
242*4882a593Smuzhiyun ret = mrc_common_init(dev, pei_data, true);
243*4882a593Smuzhiyun if (ret)
244*4882a593Smuzhiyun return ret;
245*4882a593Smuzhiyun debug("Memory init done\n");
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun ret = sdram_find(dev);
248*4882a593Smuzhiyun if (ret)
249*4882a593Smuzhiyun return ret;
250*4882a593Smuzhiyun gd->ram_size = gd->arch.meminfo.total_32bit_memory;
251*4882a593Smuzhiyun debug("RAM size %llx\n", (unsigned long long)gd->ram_size);
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun debug("MRC output data length %#x at %p\n", pei_data->data_to_save_size,
254*4882a593Smuzhiyun pei_data->data_to_save);
255*4882a593Smuzhiyun /* S3 resume: don't save scrambler seed or MRC data */
256*4882a593Smuzhiyun if (pei_data->boot_mode != SLEEP_STATE_S3) {
257*4882a593Smuzhiyun /*
258*4882a593Smuzhiyun * This will be copied to SDRAM in reserve_arch(), then written
259*4882a593Smuzhiyun * to SPI flash in mrccache_save()
260*4882a593Smuzhiyun */
261*4882a593Smuzhiyun gd->arch.mrc_output = (char *)pei_data->data_to_save;
262*4882a593Smuzhiyun gd->arch.mrc_output_len = pei_data->data_to_save_size;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun gd->arch.pei_meminfo = pei_data->meminfo;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun return 0;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun /* Use this hook to save our SDRAM parameters */
misc_init_r(void)270*4882a593Smuzhiyun int misc_init_r(void)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun int ret;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun ret = mrccache_save();
275*4882a593Smuzhiyun if (ret)
276*4882a593Smuzhiyun printf("Unable to save MRC data: %d\n", ret);
277*4882a593Smuzhiyun else
278*4882a593Smuzhiyun debug("Saved MRC cache data\n");
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun return 0;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
board_debug_uart_init(void)283*4882a593Smuzhiyun void board_debug_uart_init(void)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun struct udevice *bus = NULL;
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun /* com1 / com2 decode range */
288*4882a593Smuzhiyun pci_x86_write_config(bus, PCH_DEV_LPC, LPC_IO_DEC, 1 << 4, PCI_SIZE_16);
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun pci_x86_write_config(bus, PCH_DEV_LPC, LPC_EN, COMA_LPC_EN,
291*4882a593Smuzhiyun PCI_SIZE_16);
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun static const struct udevice_id broadwell_syscon_ids[] = {
295*4882a593Smuzhiyun { .compatible = "intel,me", .data = X86_SYSCON_ME },
296*4882a593Smuzhiyun { }
297*4882a593Smuzhiyun };
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun U_BOOT_DRIVER(syscon_intel_me) = {
300*4882a593Smuzhiyun .name = "intel_me_syscon",
301*4882a593Smuzhiyun .id = UCLASS_SYSCON,
302*4882a593Smuzhiyun .of_match = broadwell_syscon_ids,
303*4882a593Smuzhiyun };
304