1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2016 Google, Inc
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * From coreboot src/soc/intel/broadwell/sata.c
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <dm.h>
11*4882a593Smuzhiyun #include <asm/gpio.h>
12*4882a593Smuzhiyun #include <asm/io.h>
13*4882a593Smuzhiyun #include <asm/intel_regs.h>
14*4882a593Smuzhiyun #include <asm/lpc_common.h>
15*4882a593Smuzhiyun #include <asm/pch_common.h>
16*4882a593Smuzhiyun #include <asm/pch_common.h>
17*4882a593Smuzhiyun #include <asm/arch/pch.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun struct sata_platdata {
20*4882a593Smuzhiyun int port_map;
21*4882a593Smuzhiyun uint port0_gen3_tx;
22*4882a593Smuzhiyun uint port1_gen3_tx;
23*4882a593Smuzhiyun uint port0_gen3_dtle;
24*4882a593Smuzhiyun uint port1_gen3_dtle;
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /*
27*4882a593Smuzhiyun * SATA DEVSLP Mux
28*4882a593Smuzhiyun * 0 = port 0 DEVSLP on DEVSLP0/GPIO33
29*4882a593Smuzhiyun * 1 = port 3 DEVSLP on DEVSLP0/GPIO33
30*4882a593Smuzhiyun */
31*4882a593Smuzhiyun int devslp_mux;
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun /*
34*4882a593Smuzhiyun * DEVSLP Disable
35*4882a593Smuzhiyun * 0: DEVSLP is enabled
36*4882a593Smuzhiyun * 1: DEVSLP is disabled
37*4882a593Smuzhiyun */
38*4882a593Smuzhiyun int devslp_disable;
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun
broadwell_sata_init(struct udevice * dev)41*4882a593Smuzhiyun static void broadwell_sata_init(struct udevice *dev)
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun struct sata_platdata *plat = dev_get_platdata(dev);
44*4882a593Smuzhiyun u32 reg32;
45*4882a593Smuzhiyun u8 *abar;
46*4882a593Smuzhiyun u16 reg16;
47*4882a593Smuzhiyun int port;
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun debug("SATA: Initializing controller in AHCI mode.\n");
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun /* Set timings */
52*4882a593Smuzhiyun dm_pci_write_config16(dev, IDE_TIM_PRI, IDE_DECODE_ENABLE);
53*4882a593Smuzhiyun dm_pci_write_config16(dev, IDE_TIM_SEC, IDE_DECODE_ENABLE);
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun /* for AHCI, Port Enable is managed in memory mapped space */
56*4882a593Smuzhiyun dm_pci_read_config16(dev, 0x92, ®16);
57*4882a593Smuzhiyun reg16 &= ~0xf;
58*4882a593Smuzhiyun reg16 |= 0x8000 | plat->port_map;
59*4882a593Smuzhiyun dm_pci_write_config16(dev, 0x92, reg16);
60*4882a593Smuzhiyun udelay(2);
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun /* Setup register 98h */
63*4882a593Smuzhiyun dm_pci_read_config32(dev, 0x98, ®32);
64*4882a593Smuzhiyun reg32 &= ~((1 << 31) | (1 << 30));
65*4882a593Smuzhiyun reg32 |= 1 << 23;
66*4882a593Smuzhiyun reg32 |= 1 << 24; /* Enable MPHY Dynamic Power Gating */
67*4882a593Smuzhiyun dm_pci_write_config32(dev, 0x98, reg32);
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /* Setup register 9Ch */
70*4882a593Smuzhiyun reg16 = 0; /* Disable alternate ID */
71*4882a593Smuzhiyun reg16 = 1 << 5; /* BWG step 12 */
72*4882a593Smuzhiyun dm_pci_write_config16(dev, 0x9c, reg16);
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun /* SATA Initialization register */
75*4882a593Smuzhiyun reg32 = 0x183;
76*4882a593Smuzhiyun reg32 |= (plat->port_map ^ 0xf) << 24;
77*4882a593Smuzhiyun reg32 |= (plat->devslp_mux & 1) << 15;
78*4882a593Smuzhiyun dm_pci_write_config32(dev, 0x94, reg32);
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun /* Initialize AHCI memory-mapped space */
81*4882a593Smuzhiyun dm_pci_read_config32(dev, PCI_BASE_ADDRESS_5, ®32);
82*4882a593Smuzhiyun abar = (u8 *)reg32;
83*4882a593Smuzhiyun debug("ABAR: %p\n", abar);
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun /* CAP (HBA Capabilities) : enable power management */
86*4882a593Smuzhiyun clrsetbits_le32(abar + 0x00, 0x00020060 /* SXS+EMS+PMS */,
87*4882a593Smuzhiyun 0x0c006000 /* PSC+SSC+SALP+SSS */ |
88*4882a593Smuzhiyun 1 << 18); /* SAM: SATA AHCI MODE ONLY */
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /* PI (Ports implemented) */
91*4882a593Smuzhiyun writel(plat->port_map, abar + 0x0c);
92*4882a593Smuzhiyun (void) readl(abar + 0x0c); /* Read back 1 */
93*4882a593Smuzhiyun (void) readl(abar + 0x0c); /* Read back 2 */
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* CAP2 (HBA Capabilities Extended)*/
96*4882a593Smuzhiyun if (plat->devslp_disable) {
97*4882a593Smuzhiyun clrbits_le32(abar + 0x24, 1 << 3);
98*4882a593Smuzhiyun } else {
99*4882a593Smuzhiyun /* Enable DEVSLP */
100*4882a593Smuzhiyun setbits_le32(abar + 0x24, 1 << 5 | 1 << 4 | 1 << 3 | 1 << 2);
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun for (port = 0; port < 4; port++) {
103*4882a593Smuzhiyun if (!(plat->port_map & (1 << port)))
104*4882a593Smuzhiyun continue;
105*4882a593Smuzhiyun /* DEVSLP DSP */
106*4882a593Smuzhiyun setbits_le32(abar + 0x144 + (0x80 * port), 1 << 1);
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun /* Static Power Gating for unused ports */
111*4882a593Smuzhiyun reg32 = readl(RCB_REG(0x3a84));
112*4882a593Smuzhiyun /* Port 3 and 2 disabled */
113*4882a593Smuzhiyun if ((plat->port_map & ((1 << 3)|(1 << 2))) == 0)
114*4882a593Smuzhiyun reg32 |= (1 << 24) | (1 << 26);
115*4882a593Smuzhiyun /* Port 1 and 0 disabled */
116*4882a593Smuzhiyun if ((plat->port_map & ((1 << 1)|(1 << 0))) == 0)
117*4882a593Smuzhiyun reg32 |= (1 << 20) | (1 << 18);
118*4882a593Smuzhiyun writel(reg32, RCB_REG(0x3a84));
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun /* Set Gen3 Transmitter settings if needed */
121*4882a593Smuzhiyun if (plat->port0_gen3_tx)
122*4882a593Smuzhiyun pch_iobp_update(SATA_IOBP_SP0_SECRT88,
123*4882a593Smuzhiyun ~(SATA_SECRT88_VADJ_MASK <<
124*4882a593Smuzhiyun SATA_SECRT88_VADJ_SHIFT),
125*4882a593Smuzhiyun (plat->port0_gen3_tx &
126*4882a593Smuzhiyun SATA_SECRT88_VADJ_MASK)
127*4882a593Smuzhiyun << SATA_SECRT88_VADJ_SHIFT);
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun if (plat->port1_gen3_tx)
130*4882a593Smuzhiyun pch_iobp_update(SATA_IOBP_SP1_SECRT88,
131*4882a593Smuzhiyun ~(SATA_SECRT88_VADJ_MASK <<
132*4882a593Smuzhiyun SATA_SECRT88_VADJ_SHIFT),
133*4882a593Smuzhiyun (plat->port1_gen3_tx &
134*4882a593Smuzhiyun SATA_SECRT88_VADJ_MASK)
135*4882a593Smuzhiyun << SATA_SECRT88_VADJ_SHIFT);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /* Set Gen3 DTLE DATA / EDGE registers if needed */
138*4882a593Smuzhiyun if (plat->port0_gen3_dtle) {
139*4882a593Smuzhiyun pch_iobp_update(SATA_IOBP_SP0DTLE_DATA,
140*4882a593Smuzhiyun ~(SATA_DTLE_MASK << SATA_DTLE_DATA_SHIFT),
141*4882a593Smuzhiyun (plat->port0_gen3_dtle & SATA_DTLE_MASK)
142*4882a593Smuzhiyun << SATA_DTLE_DATA_SHIFT);
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun pch_iobp_update(SATA_IOBP_SP0DTLE_EDGE,
145*4882a593Smuzhiyun ~(SATA_DTLE_MASK << SATA_DTLE_EDGE_SHIFT),
146*4882a593Smuzhiyun (plat->port0_gen3_dtle & SATA_DTLE_MASK)
147*4882a593Smuzhiyun << SATA_DTLE_EDGE_SHIFT);
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun if (plat->port1_gen3_dtle) {
151*4882a593Smuzhiyun pch_iobp_update(SATA_IOBP_SP1DTLE_DATA,
152*4882a593Smuzhiyun ~(SATA_DTLE_MASK << SATA_DTLE_DATA_SHIFT),
153*4882a593Smuzhiyun (plat->port1_gen3_dtle & SATA_DTLE_MASK)
154*4882a593Smuzhiyun << SATA_DTLE_DATA_SHIFT);
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun pch_iobp_update(SATA_IOBP_SP1DTLE_EDGE,
157*4882a593Smuzhiyun ~(SATA_DTLE_MASK << SATA_DTLE_EDGE_SHIFT),
158*4882a593Smuzhiyun (plat->port1_gen3_dtle & SATA_DTLE_MASK)
159*4882a593Smuzhiyun << SATA_DTLE_EDGE_SHIFT);
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun /*
163*4882a593Smuzhiyun * Additional Programming Requirements for Power Optimizer
164*4882a593Smuzhiyun */
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun /* Step 1 */
167*4882a593Smuzhiyun pch_common_sir_write(dev, 0x64, 0x883c9003);
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun /* Step 2: SIR 68h[15:0] = 880Ah */
170*4882a593Smuzhiyun reg32 = pch_common_sir_read(dev, 0x68);
171*4882a593Smuzhiyun reg32 &= 0xffff0000;
172*4882a593Smuzhiyun reg32 |= 0x880a;
173*4882a593Smuzhiyun pch_common_sir_write(dev, 0x68, reg32);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun /* Step 3: SIR 60h[3] = 1 */
176*4882a593Smuzhiyun reg32 = pch_common_sir_read(dev, 0x60);
177*4882a593Smuzhiyun reg32 |= (1 << 3);
178*4882a593Smuzhiyun pch_common_sir_write(dev, 0x60, reg32);
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun /* Step 4: SIR 60h[0] = 1 */
181*4882a593Smuzhiyun reg32 = pch_common_sir_read(dev, 0x60);
182*4882a593Smuzhiyun reg32 |= (1 << 0);
183*4882a593Smuzhiyun pch_common_sir_write(dev, 0x60, reg32);
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun /* Step 5: SIR 60h[1] = 1 */
186*4882a593Smuzhiyun reg32 = pch_common_sir_read(dev, 0x60);
187*4882a593Smuzhiyun reg32 |= (1 << 1);
188*4882a593Smuzhiyun pch_common_sir_write(dev, 0x60, reg32);
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun /* Clock Gating */
191*4882a593Smuzhiyun pch_common_sir_write(dev, 0x70, 0x3f00bf1f);
192*4882a593Smuzhiyun pch_common_sir_write(dev, 0x54, 0xcf000f0f);
193*4882a593Smuzhiyun pch_common_sir_write(dev, 0x58, 0x00190000);
194*4882a593Smuzhiyun clrsetbits_le32(RCB_REG(0x333c), 0x00300000, 0x00c00000);
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun dm_pci_read_config32(dev, 0x300, ®32);
197*4882a593Smuzhiyun reg32 |= 1 << 17 | 1 << 16 | 1 << 19;
198*4882a593Smuzhiyun reg32 |= 1 << 31 | 1 << 30 | 1 << 29;
199*4882a593Smuzhiyun dm_pci_write_config32(dev, 0x300, reg32);
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun dm_pci_read_config32(dev, 0x98, ®32);
202*4882a593Smuzhiyun reg32 |= 1 << 29;
203*4882a593Smuzhiyun dm_pci_write_config32(dev, 0x98, reg32);
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun /* Register Lock */
206*4882a593Smuzhiyun dm_pci_read_config32(dev, 0x9c, ®32);
207*4882a593Smuzhiyun reg32 |= 1 << 31;
208*4882a593Smuzhiyun dm_pci_write_config32(dev, 0x9c, reg32);
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
broadwell_sata_enable(struct udevice * dev)211*4882a593Smuzhiyun static int broadwell_sata_enable(struct udevice *dev)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun struct sata_platdata *plat = dev_get_platdata(dev);
214*4882a593Smuzhiyun struct gpio_desc desc;
215*4882a593Smuzhiyun u16 map;
216*4882a593Smuzhiyun int ret;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun /*
219*4882a593Smuzhiyun * Set SATA controller mode early so the resource allocator can
220*4882a593Smuzhiyun * properly assign IO/Memory resources for the controller.
221*4882a593Smuzhiyun */
222*4882a593Smuzhiyun map = 0x0060;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun map |= (plat->port_map ^ 0x3f) << 8;
225*4882a593Smuzhiyun dm_pci_write_config16(dev, 0x90, map);
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun ret = gpio_request_by_name(dev, "reset-gpio", 0, &desc, GPIOD_IS_OUT);
228*4882a593Smuzhiyun if (ret)
229*4882a593Smuzhiyun return ret;
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun return 0;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
broadwell_sata_ofdata_to_platdata(struct udevice * dev)234*4882a593Smuzhiyun static int broadwell_sata_ofdata_to_platdata(struct udevice *dev)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun struct sata_platdata *plat = dev_get_platdata(dev);
237*4882a593Smuzhiyun const void *blob = gd->fdt_blob;
238*4882a593Smuzhiyun int node = dev_of_offset(dev);
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun plat->port_map = fdtdec_get_int(blob, node, "intel,sata-port-map", 0);
241*4882a593Smuzhiyun plat->port0_gen3_tx = fdtdec_get_int(blob, node,
242*4882a593Smuzhiyun "intel,sata-port0-gen3-tx", 0);
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun return 0;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
broadwell_sata_probe(struct udevice * dev)247*4882a593Smuzhiyun static int broadwell_sata_probe(struct udevice *dev)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun if (!(gd->flags & GD_FLG_RELOC))
250*4882a593Smuzhiyun return broadwell_sata_enable(dev);
251*4882a593Smuzhiyun else
252*4882a593Smuzhiyun broadwell_sata_init(dev);
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun return 0;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun static const struct udevice_id broadwell_ahci_ids[] = {
258*4882a593Smuzhiyun { .compatible = "intel,wildcatpoint-ahci" },
259*4882a593Smuzhiyun { }
260*4882a593Smuzhiyun };
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun U_BOOT_DRIVER(ahci_broadwell_drv) = {
263*4882a593Smuzhiyun .name = "ahci_broadwell",
264*4882a593Smuzhiyun .id = UCLASS_AHCI,
265*4882a593Smuzhiyun .of_match = broadwell_ahci_ids,
266*4882a593Smuzhiyun .ofdata_to_platdata = broadwell_sata_ofdata_to_platdata,
267*4882a593Smuzhiyun .probe = broadwell_sata_probe,
268*4882a593Smuzhiyun .platdata_auto_alloc_size = sizeof(struct sata_platdata),
269*4882a593Smuzhiyun };
270