xref: /OK3568_Linux_fs/u-boot/arch/x86/cpu/broadwell/pinctrl_broadwell.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2016 Google, Inc
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <dm.h>
9*4882a593Smuzhiyun #include <errno.h>
10*4882a593Smuzhiyun #include <fdtdec.h>
11*4882a593Smuzhiyun #include <pch.h>
12*4882a593Smuzhiyun #include <pci.h>
13*4882a593Smuzhiyun #include <asm/cpu.h>
14*4882a593Smuzhiyun #include <asm/gpio.h>
15*4882a593Smuzhiyun #include <asm/io.h>
16*4882a593Smuzhiyun #include <asm/pci.h>
17*4882a593Smuzhiyun #include <asm/arch/gpio.h>
18*4882a593Smuzhiyun #include <dt-bindings/gpio/x86-gpio.h>
19*4882a593Smuzhiyun #include <dm/pinctrl.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun enum {
24*4882a593Smuzhiyun 	MAX_GPIOS	= 95,
25*4882a593Smuzhiyun };
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define PIRQ_SHIFT	16
28*4882a593Smuzhiyun #define CONF_MASK	0xffff
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun struct pin_info {
31*4882a593Smuzhiyun 	int node;
32*4882a593Smuzhiyun 	int phandle;
33*4882a593Smuzhiyun 	bool mode_gpio;
34*4882a593Smuzhiyun 	bool dir_input;
35*4882a593Smuzhiyun 	bool invert;
36*4882a593Smuzhiyun 	bool trigger_level;
37*4882a593Smuzhiyun 	bool output_high;
38*4882a593Smuzhiyun 	bool sense_disable;
39*4882a593Smuzhiyun 	bool owner_gpio;
40*4882a593Smuzhiyun 	bool route_smi;
41*4882a593Smuzhiyun 	bool irq_enable;
42*4882a593Smuzhiyun 	bool reset_rsmrst;
43*4882a593Smuzhiyun 	bool pirq_apic_route;
44*4882a593Smuzhiyun };
45*4882a593Smuzhiyun 
broadwell_pinctrl_read_configs(struct udevice * dev,struct pin_info * conf,int max_pins)46*4882a593Smuzhiyun static int broadwell_pinctrl_read_configs(struct udevice *dev,
47*4882a593Smuzhiyun 					  struct pin_info *conf, int max_pins)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun 	const void *blob = gd->fdt_blob;
50*4882a593Smuzhiyun 	int count = 0;
51*4882a593Smuzhiyun 	int node;
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 	debug("%s: starting\n", __func__);
54*4882a593Smuzhiyun 	for (node = fdt_first_subnode(blob, dev_of_offset(dev));
55*4882a593Smuzhiyun 	     node > 0;
56*4882a593Smuzhiyun 	     node = fdt_next_subnode(blob, node)) {
57*4882a593Smuzhiyun 		int phandle = fdt_get_phandle(blob, node);
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 		if (!phandle)
60*4882a593Smuzhiyun 			continue;
61*4882a593Smuzhiyun 		if (count == max_pins)
62*4882a593Smuzhiyun 			return -ENOSPC;
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 		/* We've found a new configuration */
65*4882a593Smuzhiyun 		memset(conf, '\0', sizeof(*conf));
66*4882a593Smuzhiyun 		conf->node = node;
67*4882a593Smuzhiyun 		conf->phandle = phandle;
68*4882a593Smuzhiyun 		conf->mode_gpio = fdtdec_get_bool(blob, node, "mode-gpio");
69*4882a593Smuzhiyun 		if (fdtdec_get_int(blob, node, "direction", -1) == PIN_INPUT)
70*4882a593Smuzhiyun 			conf->dir_input = true;
71*4882a593Smuzhiyun 		conf->invert = fdtdec_get_bool(blob, node, "invert");
72*4882a593Smuzhiyun 		if (fdtdec_get_int(blob, node, "trigger", -1) == TRIGGER_LEVEL)
73*4882a593Smuzhiyun 			conf->trigger_level = true;
74*4882a593Smuzhiyun 		if (fdtdec_get_int(blob, node, "output-value", -1) == 1)
75*4882a593Smuzhiyun 			conf->output_high = true;
76*4882a593Smuzhiyun 		conf->sense_disable = fdtdec_get_bool(blob, node,
77*4882a593Smuzhiyun 						      "sense-disable");
78*4882a593Smuzhiyun 		if (fdtdec_get_int(blob, node, "owner", -1) == OWNER_GPIO)
79*4882a593Smuzhiyun 			conf->owner_gpio = true;
80*4882a593Smuzhiyun 		if (fdtdec_get_int(blob, node, "route", -1) == ROUTE_SMI)
81*4882a593Smuzhiyun 			conf->route_smi = true;
82*4882a593Smuzhiyun 		conf->irq_enable = fdtdec_get_bool(blob, node, "irq-enable");
83*4882a593Smuzhiyun 		conf->reset_rsmrst = fdtdec_get_bool(blob, node,
84*4882a593Smuzhiyun 						     "reset-rsmrst");
85*4882a593Smuzhiyun 		if (fdtdec_get_int(blob, node, "pirq-apic", -1) ==
86*4882a593Smuzhiyun 				PIRQ_APIC_ROUTE)
87*4882a593Smuzhiyun 			conf->pirq_apic_route = true;
88*4882a593Smuzhiyun 		debug("config: phandle=%d\n", phandle);
89*4882a593Smuzhiyun 		count++;
90*4882a593Smuzhiyun 		conf++;
91*4882a593Smuzhiyun 	}
92*4882a593Smuzhiyun 	debug("%s: Found %d configurations\n", __func__, count);
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	return count;
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun 
broadwell_pinctrl_lookup_phandle(struct pin_info * conf,int conf_count,int phandle)97*4882a593Smuzhiyun static int broadwell_pinctrl_lookup_phandle(struct pin_info *conf,
98*4882a593Smuzhiyun 					    int conf_count, int phandle)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun 	int i;
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	for (i = 0; i < conf_count; i++) {
103*4882a593Smuzhiyun 		if (conf[i].phandle == phandle)
104*4882a593Smuzhiyun 			return i;
105*4882a593Smuzhiyun 	}
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	return -ENOENT;
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun 
broadwell_pinctrl_read_pins(struct udevice * dev,struct pin_info * conf,int conf_count,int gpio_conf[],int num_gpios)110*4882a593Smuzhiyun static int broadwell_pinctrl_read_pins(struct udevice *dev,
111*4882a593Smuzhiyun 		struct pin_info *conf, int conf_count, int gpio_conf[],
112*4882a593Smuzhiyun 		int num_gpios)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun 	const void *blob = gd->fdt_blob;
115*4882a593Smuzhiyun 	int count = 0;
116*4882a593Smuzhiyun 	int node;
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	for (node = fdt_first_subnode(blob, dev_of_offset(dev));
119*4882a593Smuzhiyun 	     node > 0;
120*4882a593Smuzhiyun 	     node = fdt_next_subnode(blob, node)) {
121*4882a593Smuzhiyun 		int len, i;
122*4882a593Smuzhiyun 		const u32 *prop = fdt_getprop(blob, node, "config", &len);
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 		if (!prop)
125*4882a593Smuzhiyun 			continue;
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 		/* There are three cells per pin */
128*4882a593Smuzhiyun 		count = len / (sizeof(u32) * 3);
129*4882a593Smuzhiyun 		debug("Found %d GPIOs to configure\n", count);
130*4882a593Smuzhiyun 		for (i = 0; i < count; i++) {
131*4882a593Smuzhiyun 			uint gpio = fdt32_to_cpu(prop[i * 3]);
132*4882a593Smuzhiyun 			uint phandle = fdt32_to_cpu(prop[i * 3 + 1]);
133*4882a593Smuzhiyun 			int val;
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 			if (gpio >= num_gpios) {
136*4882a593Smuzhiyun 				debug("%s: GPIO %d out of range\n", __func__,
137*4882a593Smuzhiyun 				      gpio);
138*4882a593Smuzhiyun 				return -EDOM;
139*4882a593Smuzhiyun 			}
140*4882a593Smuzhiyun 			val = broadwell_pinctrl_lookup_phandle(conf, conf_count,
141*4882a593Smuzhiyun 							       phandle);
142*4882a593Smuzhiyun 			if (val < 0) {
143*4882a593Smuzhiyun 				debug("%s: Cannot find phandle %d\n", __func__,
144*4882a593Smuzhiyun 				      phandle);
145*4882a593Smuzhiyun 				return -EINVAL;
146*4882a593Smuzhiyun 			}
147*4882a593Smuzhiyun 			gpio_conf[gpio] = val |
148*4882a593Smuzhiyun 				fdt32_to_cpu(prop[i * 3 + 2]) << PIRQ_SHIFT;
149*4882a593Smuzhiyun 		}
150*4882a593Smuzhiyun 	}
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	return 0;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun 
broadwell_pinctrl_commit(struct pch_lp_gpio_regs * regs,struct pin_info * pin_info,int gpio_conf[],int count)155*4882a593Smuzhiyun static void broadwell_pinctrl_commit(struct pch_lp_gpio_regs *regs,
156*4882a593Smuzhiyun 				     struct pin_info *pin_info,
157*4882a593Smuzhiyun 				     int gpio_conf[], int count)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun 	u32 owner_gpio[GPIO_BANKS] = {0};
160*4882a593Smuzhiyun 	u32 route_smi[GPIO_BANKS] = {0};
161*4882a593Smuzhiyun 	u32 irq_enable[GPIO_BANKS] = {0};
162*4882a593Smuzhiyun 	u32 reset_rsmrst[GPIO_BANKS] = {0};
163*4882a593Smuzhiyun 	u32 pirq2apic = 0;
164*4882a593Smuzhiyun 	int set, bit, gpio = 0;
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	for (gpio = 0; gpio < MAX_GPIOS; gpio++) {
167*4882a593Smuzhiyun 		int confnum = gpio_conf[gpio] & CONF_MASK;
168*4882a593Smuzhiyun 		struct pin_info *pin = &pin_info[confnum];
169*4882a593Smuzhiyun 		u32 val;
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 		val = pin->mode_gpio << CONFA_MODE_SHIFT |
172*4882a593Smuzhiyun 			pin->dir_input << CONFA_DIR_SHIFT |
173*4882a593Smuzhiyun 			pin->invert << CONFA_INVERT_SHIFT |
174*4882a593Smuzhiyun 			pin->trigger_level << CONFA_TRIGGER_SHIFT |
175*4882a593Smuzhiyun 			pin->output_high << CONFA_OUTPUT_SHIFT;
176*4882a593Smuzhiyun 		outl(val, &regs->config[gpio].conf_a);
177*4882a593Smuzhiyun 		outl(pin->sense_disable << CONFB_SENSE_SHIFT,
178*4882a593Smuzhiyun 		     &regs->config[gpio].conf_b);
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 		/* Determine set and bit based on GPIO number */
181*4882a593Smuzhiyun 		set = gpio / GPIO_PER_BANK;
182*4882a593Smuzhiyun 		bit = gpio % GPIO_PER_BANK;
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 		/* Apply settings to set specific bits */
185*4882a593Smuzhiyun 		owner_gpio[set] |= pin->owner_gpio << bit;
186*4882a593Smuzhiyun 		route_smi[set] |= pin->route_smi << bit;
187*4882a593Smuzhiyun 		irq_enable[set] |= pin->irq_enable << bit;
188*4882a593Smuzhiyun 		reset_rsmrst[set] |= pin->reset_rsmrst << bit;
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 		/* PIRQ to IO-APIC map */
191*4882a593Smuzhiyun 		if (pin->pirq_apic_route)
192*4882a593Smuzhiyun 			pirq2apic |= gpio_conf[gpio] >> PIRQ_SHIFT;
193*4882a593Smuzhiyun 		debug("gpio %d: conf %d, mode_gpio %d, dir_input %d, output_high %d\n",
194*4882a593Smuzhiyun 		      gpio, confnum, pin->mode_gpio, pin->dir_input,
195*4882a593Smuzhiyun 		      pin->output_high);
196*4882a593Smuzhiyun 	}
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	for (set = 0; set < GPIO_BANKS; set++) {
199*4882a593Smuzhiyun 		outl(owner_gpio[set], &regs->own[set]);
200*4882a593Smuzhiyun 		outl(route_smi[set], &regs->gpi_route[set]);
201*4882a593Smuzhiyun 		outl(irq_enable[set], &regs->gpi_ie[set]);
202*4882a593Smuzhiyun 		outl(reset_rsmrst[set], &regs->rst_sel[set]);
203*4882a593Smuzhiyun 	}
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	outl(pirq2apic, &regs->pirq_to_ioxapic);
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun 
broadwell_pinctrl_probe(struct udevice * dev)208*4882a593Smuzhiyun static int broadwell_pinctrl_probe(struct udevice *dev)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun 	struct pch_lp_gpio_regs *regs;
211*4882a593Smuzhiyun 	struct pin_info conf[12];
212*4882a593Smuzhiyun 	int gpio_conf[MAX_GPIOS];
213*4882a593Smuzhiyun 	struct udevice *pch;
214*4882a593Smuzhiyun 	int conf_count;
215*4882a593Smuzhiyun 	u32 gpiobase;
216*4882a593Smuzhiyun 	int ret;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	ret = uclass_first_device(UCLASS_PCH, &pch);
219*4882a593Smuzhiyun 	if (ret)
220*4882a593Smuzhiyun 		return ret;
221*4882a593Smuzhiyun 	if (!pch)
222*4882a593Smuzhiyun 		return -ENODEV;
223*4882a593Smuzhiyun 	debug("%s: start\n", __func__);
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	/* Only init once, before relocation */
226*4882a593Smuzhiyun 	if (gd->flags & GD_FLG_RELOC)
227*4882a593Smuzhiyun 		return 0;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	/*
230*4882a593Smuzhiyun 	 * Get the memory/io base address to configure every pins.
231*4882a593Smuzhiyun 	 * IOBASE is used to configure the mode/pads
232*4882a593Smuzhiyun 	 * GPIOBASE is used to configure the direction and default value
233*4882a593Smuzhiyun 	 */
234*4882a593Smuzhiyun 	ret = pch_get_gpio_base(pch, &gpiobase);
235*4882a593Smuzhiyun 	if (ret) {
236*4882a593Smuzhiyun 		debug("%s: invalid GPIOBASE address (%08x)\n", __func__,
237*4882a593Smuzhiyun 		      gpiobase);
238*4882a593Smuzhiyun 		return -EINVAL;
239*4882a593Smuzhiyun 	}
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	conf_count = broadwell_pinctrl_read_configs(dev, conf,
242*4882a593Smuzhiyun 						    ARRAY_SIZE(conf));
243*4882a593Smuzhiyun 	if (conf_count < 0) {
244*4882a593Smuzhiyun 		debug("%s: Cannot read configs: err=%d\n", __func__, ret);
245*4882a593Smuzhiyun 		return conf_count;
246*4882a593Smuzhiyun 	}
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	/*
249*4882a593Smuzhiyun 	 * Assume that pin settings are provided for every pin. Pins not
250*4882a593Smuzhiyun 	 * mentioned will get the first config mentioned in the list.
251*4882a593Smuzhiyun 	 */
252*4882a593Smuzhiyun 	ret = broadwell_pinctrl_read_pins(dev, conf, conf_count, gpio_conf,
253*4882a593Smuzhiyun 					  MAX_GPIOS);
254*4882a593Smuzhiyun 	if (ret) {
255*4882a593Smuzhiyun 		debug("%s: Cannot read pin settings: err=%d\n", __func__, ret);
256*4882a593Smuzhiyun 		return ret;
257*4882a593Smuzhiyun 	}
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	regs = (struct pch_lp_gpio_regs *)gpiobase;
260*4882a593Smuzhiyun 	broadwell_pinctrl_commit(regs, conf, gpio_conf, ARRAY_SIZE(conf));
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	debug("%s: done\n", __func__);
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	return 0;
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun static const struct udevice_id broadwell_pinctrl_match[] = {
268*4882a593Smuzhiyun 	{ .compatible = "intel,x86-broadwell-pinctrl",
269*4882a593Smuzhiyun 		.data = X86_SYSCON_PINCONF },
270*4882a593Smuzhiyun 	{ /* sentinel */ }
271*4882a593Smuzhiyun };
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun U_BOOT_DRIVER(broadwell_pinctrl) = {
274*4882a593Smuzhiyun 	.name = "broadwell_pinctrl",
275*4882a593Smuzhiyun 	.id = UCLASS_SYSCON,
276*4882a593Smuzhiyun 	.of_match = broadwell_pinctrl_match,
277*4882a593Smuzhiyun 	.probe = broadwell_pinctrl_probe,
278*4882a593Smuzhiyun };
279