1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2016 Google, Inc
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <dm.h>
9*4882a593Smuzhiyun #include <pch.h>
10*4882a593Smuzhiyun #include <asm/cpu.h>
11*4882a593Smuzhiyun #include <asm/gpio.h>
12*4882a593Smuzhiyun #include <asm/i8259.h>
13*4882a593Smuzhiyun #include <asm/intel_regs.h>
14*4882a593Smuzhiyun #include <asm/io.h>
15*4882a593Smuzhiyun #include <asm/ioapic.h>
16*4882a593Smuzhiyun #include <asm/lpc_common.h>
17*4882a593Smuzhiyun #include <asm/pch_common.h>
18*4882a593Smuzhiyun #include <asm/arch/cpu.h>
19*4882a593Smuzhiyun #include <asm/arch/gpio.h>
20*4882a593Smuzhiyun #include <asm/arch/iomap.h>
21*4882a593Smuzhiyun #include <asm/arch/pch.h>
22*4882a593Smuzhiyun #include <asm/arch/pm.h>
23*4882a593Smuzhiyun #include <asm/arch/rcb.h>
24*4882a593Smuzhiyun #include <asm/arch/spi.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define BIOS_CTRL 0xdc
27*4882a593Smuzhiyun
cpu_is_ult(void)28*4882a593Smuzhiyun bool cpu_is_ult(void)
29*4882a593Smuzhiyun {
30*4882a593Smuzhiyun u32 fm = cpu_get_family_model();
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun return fm == BROADWELL_FAMILY_ULT || fm == HASWELL_FAMILY_ULT;
33*4882a593Smuzhiyun }
34*4882a593Smuzhiyun
broadwell_pch_early_init(struct udevice * dev)35*4882a593Smuzhiyun static int broadwell_pch_early_init(struct udevice *dev)
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun struct gpio_desc desc;
38*4882a593Smuzhiyun struct udevice *bus;
39*4882a593Smuzhiyun pci_dev_t bdf;
40*4882a593Smuzhiyun int ret;
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun dm_pci_write_config32(dev, PCH_RCBA, RCB_BASE_ADDRESS | 1);
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun dm_pci_write_config32(dev, PMBASE, ACPI_BASE_ADDRESS | 1);
45*4882a593Smuzhiyun dm_pci_write_config8(dev, ACPI_CNTL, ACPI_EN);
46*4882a593Smuzhiyun dm_pci_write_config32(dev, GPIO_BASE, GPIO_BASE_ADDRESS | 1);
47*4882a593Smuzhiyun dm_pci_write_config8(dev, GPIO_CNTL, GPIO_EN);
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun /* Enable IOAPIC */
50*4882a593Smuzhiyun writew(0x1000, RCB_REG(OIC));
51*4882a593Smuzhiyun /* Read back for posted write */
52*4882a593Smuzhiyun readw(RCB_REG(OIC));
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /* Set HPET address and enable it */
55*4882a593Smuzhiyun clrsetbits_le32(RCB_REG(HPTC), 3, 1 << 7);
56*4882a593Smuzhiyun /* Read back for posted write */
57*4882a593Smuzhiyun readl(RCB_REG(HPTC));
58*4882a593Smuzhiyun /* Enable HPET to start counter */
59*4882a593Smuzhiyun setbits_le32(HPET_BASE_ADDRESS + 0x10, 1 << 0);
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun setbits_le32(RCB_REG(GCS), 1 << 5);
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun /*
64*4882a593Smuzhiyun * Enable PP3300_AUTOBAHN_EN after initial GPIO setup
65*4882a593Smuzhiyun * to prevent possible brownout. This will cause the GPIOs to be set
66*4882a593Smuzhiyun * up if it has not been done already.
67*4882a593Smuzhiyun */
68*4882a593Smuzhiyun ret = gpio_request_by_name(dev, "power-enable-gpio", 0, &desc,
69*4882a593Smuzhiyun GPIOD_IS_OUT | GPIOD_IS_OUT_ACTIVE);
70*4882a593Smuzhiyun if (ret)
71*4882a593Smuzhiyun return ret;
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun /* 8.14 Additional PCI Express Programming Steps, step #1 */
74*4882a593Smuzhiyun bdf = PCI_BDF(0, 0x1c, 0);
75*4882a593Smuzhiyun bus = pci_get_controller(dev);
76*4882a593Smuzhiyun pci_bus_clrset_config32(bus, bdf, 0xf4, 0x60, 0);
77*4882a593Smuzhiyun pci_bus_clrset_config32(bus, bdf, 0xf4, 0x80, 0x80);
78*4882a593Smuzhiyun pci_bus_clrset_config32(bus, bdf, 0xe2, 0x30, 0x30);
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun return 0;
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
pch_misc_init(struct udevice * dev)83*4882a593Smuzhiyun static void pch_misc_init(struct udevice *dev)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun /* Setup SLP signal assertion, SLP_S4=4s, SLP_S3=50ms */
86*4882a593Smuzhiyun dm_pci_clrset_config8(dev, GEN_PMCON_3, 3 << 4 | 1 << 10,
87*4882a593Smuzhiyun 1 << 3 | 1 << 11 | 1 << 12);
88*4882a593Smuzhiyun /* Prepare sleep mode */
89*4882a593Smuzhiyun clrsetio_32(ACPI_BASE_ADDRESS + PM1_CNT, SLP_TYP, SCI_EN);
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun /* Setup NMI on errors, disable SERR */
92*4882a593Smuzhiyun clrsetio_8(0x61, 0xf0, 1 << 2);
93*4882a593Smuzhiyun /* Disable NMI sources */
94*4882a593Smuzhiyun setio_8(0x70, 1 << 7);
95*4882a593Smuzhiyun /* Indicate DRAM init done for MRC */
96*4882a593Smuzhiyun dm_pci_clrset_config8(dev, GEN_PMCON_2, 0, 1 << 7);
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /* Clear status bits to prevent unexpected wake */
99*4882a593Smuzhiyun setbits_le32(RCB_REG(0x3310), 0x0000002f);
100*4882a593Smuzhiyun clrsetbits_le32(RCB_REG(0x3f02), 0x0000000f, 0);
101*4882a593Smuzhiyun /* Enable PCIe Relaxed Order */
102*4882a593Smuzhiyun setbits_le32(RCB_REG(0x2314), 1 << 31 | 1 << 7);
103*4882a593Smuzhiyun setbits_le32(RCB_REG(0x1114), 1 << 15 | 1 << 14);
104*4882a593Smuzhiyun /* Setup SERIRQ, enable continuous mode */
105*4882a593Smuzhiyun dm_pci_clrset_config8(dev, SERIRQ_CNTL, 0, 1 << 7 | 1 << 6);
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun
pch_enable_ioapic(void)108*4882a593Smuzhiyun static void pch_enable_ioapic(void)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun u32 reg32;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /* Make sure this is a unique ID within system */
113*4882a593Smuzhiyun io_apic_set_id(0x04);
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun /* affirm full set of redirection table entries ("write once") */
116*4882a593Smuzhiyun reg32 = io_apic_read(0x01);
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun /* PCH-LP has 39 redirection entries */
119*4882a593Smuzhiyun reg32 &= ~0x00ff0000;
120*4882a593Smuzhiyun reg32 |= 0x00270000;
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun io_apic_write(0x01, reg32);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun /*
125*4882a593Smuzhiyun * Select Boot Configuration register (0x03) and
126*4882a593Smuzhiyun * use Processor System Bus (0x01) to deliver interrupts.
127*4882a593Smuzhiyun */
128*4882a593Smuzhiyun io_apic_write(0x03, 0x01);
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun /* Enable all requested GPE */
enable_all_gpe(u32 set1,u32 set2,u32 set3,u32 set4)132*4882a593Smuzhiyun void enable_all_gpe(u32 set1, u32 set2, u32 set3, u32 set4)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun outl(set1, ACPI_BASE_ADDRESS + GPE0_EN(GPE_31_0));
135*4882a593Smuzhiyun outl(set2, ACPI_BASE_ADDRESS + GPE0_EN(GPE_63_32));
136*4882a593Smuzhiyun outl(set3, ACPI_BASE_ADDRESS + GPE0_EN(GPE_94_64));
137*4882a593Smuzhiyun outl(set4, ACPI_BASE_ADDRESS + GPE0_EN(GPE_STD));
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun /*
141*4882a593Smuzhiyun * Enable GPIO SMI events - it would be good to put this in the GPIO driver
142*4882a593Smuzhiyun * but it would need a new driver operation.
143*4882a593Smuzhiyun */
enable_alt_smi(struct udevice * pch,u32 mask)144*4882a593Smuzhiyun int enable_alt_smi(struct udevice *pch, u32 mask)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun struct pch_lp_gpio_regs *regs;
147*4882a593Smuzhiyun u32 gpiobase;
148*4882a593Smuzhiyun int ret;
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun ret = pch_get_gpio_base(pch, &gpiobase);
151*4882a593Smuzhiyun if (ret) {
152*4882a593Smuzhiyun debug("%s: invalid GPIOBASE address (%08x)\n", __func__,
153*4882a593Smuzhiyun gpiobase);
154*4882a593Smuzhiyun return -EINVAL;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun regs = (struct pch_lp_gpio_regs *)gpiobase;
158*4882a593Smuzhiyun setio_32(regs->alt_gpi_smi_en, mask);
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun return 0;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
pch_power_options(struct udevice * dev)163*4882a593Smuzhiyun static int pch_power_options(struct udevice *dev)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun int pwr_on_after_power_fail = MAINBOARD_POWER_OFF;
166*4882a593Smuzhiyun const char *state;
167*4882a593Smuzhiyun u32 enable[4];
168*4882a593Smuzhiyun u16 reg16;
169*4882a593Smuzhiyun int ret;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun dm_pci_read_config16(dev, GEN_PMCON_3, ®16);
172*4882a593Smuzhiyun reg16 &= 0xfffe;
173*4882a593Smuzhiyun switch (pwr_on_after_power_fail) {
174*4882a593Smuzhiyun case MAINBOARD_POWER_OFF:
175*4882a593Smuzhiyun reg16 |= 1;
176*4882a593Smuzhiyun state = "off";
177*4882a593Smuzhiyun break;
178*4882a593Smuzhiyun case MAINBOARD_POWER_ON:
179*4882a593Smuzhiyun reg16 &= ~1;
180*4882a593Smuzhiyun state = "on";
181*4882a593Smuzhiyun break;
182*4882a593Smuzhiyun case MAINBOARD_POWER_KEEP:
183*4882a593Smuzhiyun reg16 &= ~1;
184*4882a593Smuzhiyun state = "state keep";
185*4882a593Smuzhiyun break;
186*4882a593Smuzhiyun default:
187*4882a593Smuzhiyun state = "undefined";
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun dm_pci_write_config16(dev, GEN_PMCON_3, reg16);
190*4882a593Smuzhiyun debug("Set power %s after power failure.\n", state);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun /* GPE setup based on device tree configuration */
193*4882a593Smuzhiyun ret = fdtdec_get_int_array(gd->fdt_blob, dev_of_offset(dev),
194*4882a593Smuzhiyun "intel,gpe0-en", enable, ARRAY_SIZE(enable));
195*4882a593Smuzhiyun if (ret)
196*4882a593Smuzhiyun return -EINVAL;
197*4882a593Smuzhiyun enable_all_gpe(enable[0], enable[1], enable[2], enable[3]);
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun /* SMI setup based on device tree configuration */
200*4882a593Smuzhiyun enable_alt_smi(dev, fdtdec_get_int(gd->fdt_blob, dev_of_offset(dev),
201*4882a593Smuzhiyun "intel,alt-gp-smi-enable", 0));
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun return 0;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun /* Magic register settings for power management */
pch_pm_init_magic(struct udevice * dev)207*4882a593Smuzhiyun static void pch_pm_init_magic(struct udevice *dev)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun dm_pci_write_config8(dev, 0xa9, 0x46);
210*4882a593Smuzhiyun clrbits_le32(RCB_REG(0x232c), 1),
211*4882a593Smuzhiyun setbits_le32(RCB_REG(0x1100), 0x0000c13f);
212*4882a593Smuzhiyun clrsetbits_le32(RCB_REG(0x2320), 0x60, 0x10);
213*4882a593Smuzhiyun writel(0x00012fff, RCB_REG(0x3314));
214*4882a593Smuzhiyun clrsetbits_le32(RCB_REG(0x3318), 0x000f0330, 0x0dcf0400);
215*4882a593Smuzhiyun writel(0x04000000, RCB_REG(0x3324));
216*4882a593Smuzhiyun writel(0x00041400, RCB_REG(0x3368));
217*4882a593Smuzhiyun writel(0x3f8ddbff, RCB_REG(0x3388));
218*4882a593Smuzhiyun writel(0x00007001, RCB_REG(0x33ac));
219*4882a593Smuzhiyun writel(0x00181900, RCB_REG(0x33b0));
220*4882a593Smuzhiyun writel(0x00060A00, RCB_REG(0x33c0));
221*4882a593Smuzhiyun writel(0x06200840, RCB_REG(0x33d0));
222*4882a593Smuzhiyun writel(0x01010101, RCB_REG(0x3a28));
223*4882a593Smuzhiyun writel(0x040c0404, RCB_REG(0x3a2c));
224*4882a593Smuzhiyun writel(0x9000000a, RCB_REG(0x3a9c));
225*4882a593Smuzhiyun writel(0x03808033, RCB_REG(0x2b1c));
226*4882a593Smuzhiyun writel(0x80000009, RCB_REG(0x2b34));
227*4882a593Smuzhiyun writel(0x022ddfff, RCB_REG(0x3348));
228*4882a593Smuzhiyun writel(0x00000001, RCB_REG(0x334c));
229*4882a593Smuzhiyun writel(0x0001c000, RCB_REG(0x3358));
230*4882a593Smuzhiyun writel(0x3f8ddbff, RCB_REG(0x3380));
231*4882a593Smuzhiyun writel(0x0001c7e1, RCB_REG(0x3384));
232*4882a593Smuzhiyun writel(0x0001c7e1, RCB_REG(0x338c));
233*4882a593Smuzhiyun writel(0x0001c000, RCB_REG(0x3398));
234*4882a593Smuzhiyun writel(0x00181900, RCB_REG(0x33a8));
235*4882a593Smuzhiyun writel(0x00080000, RCB_REG(0x33dc));
236*4882a593Smuzhiyun writel(0x00000001, RCB_REG(0x33e0));
237*4882a593Smuzhiyun writel(0x0000040c, RCB_REG(0x3a20));
238*4882a593Smuzhiyun writel(0x01010101, RCB_REG(0x3a24));
239*4882a593Smuzhiyun writel(0x01010101, RCB_REG(0x3a30));
240*4882a593Smuzhiyun dm_pci_clrset_config32(dev, 0xac, 0x00200000, 0);
241*4882a593Smuzhiyun setbits_le32(RCB_REG(0x0410), 0x00000003);
242*4882a593Smuzhiyun setbits_le32(RCB_REG(0x2618), 0x08000000);
243*4882a593Smuzhiyun setbits_le32(RCB_REG(0x2300), 0x00000002);
244*4882a593Smuzhiyun setbits_le32(RCB_REG(0x2600), 0x00000008);
245*4882a593Smuzhiyun writel(0x00007001, RCB_REG(0x33b4));
246*4882a593Smuzhiyun writel(0x022ddfff, RCB_REG(0x3350));
247*4882a593Smuzhiyun writel(0x00000001, RCB_REG(0x3354));
248*4882a593Smuzhiyun /* Power Optimizer */
249*4882a593Smuzhiyun setbits_le32(RCB_REG(0x33d4), 0x08000000);
250*4882a593Smuzhiyun /*
251*4882a593Smuzhiyun * This stops the LCD from turning on:
252*4882a593Smuzhiyun * setbits_le32(RCB_REG(0x33c8), 0x08000080);
253*4882a593Smuzhiyun */
254*4882a593Smuzhiyun writel(0x0000883c, RCB_REG(0x2b10));
255*4882a593Smuzhiyun writel(0x1e0a4616, RCB_REG(0x2b14));
256*4882a593Smuzhiyun writel(0x40000005, RCB_REG(0x2b24));
257*4882a593Smuzhiyun writel(0x0005db01, RCB_REG(0x2b20));
258*4882a593Smuzhiyun writel(0x05145005, RCB_REG(0x3a80));
259*4882a593Smuzhiyun writel(0x00001005, RCB_REG(0x3a84));
260*4882a593Smuzhiyun setbits_le32(RCB_REG(0x33d4), 0x2fff2fb1);
261*4882a593Smuzhiyun setbits_le32(RCB_REG(0x33c8), 0x00008000);
262*4882a593Smuzhiyun };
263*4882a593Smuzhiyun
pch_type(struct udevice * dev)264*4882a593Smuzhiyun static int pch_type(struct udevice *dev)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun u16 type;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun dm_pci_read_config16(dev, PCI_DEVICE_ID, &type);
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun return type;
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun /* Return 1 if PCH type is WildcatPoint */
pch_is_wpt(struct udevice * dev)274*4882a593Smuzhiyun static int pch_is_wpt(struct udevice *dev)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun return ((pch_type(dev) & 0xfff0) == 0x9cc0) ? 1 : 0;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun /* Return 1 if PCH type is WildcatPoint ULX */
pch_is_wpt_ulx(struct udevice * dev)280*4882a593Smuzhiyun static int pch_is_wpt_ulx(struct udevice *dev)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun u16 lpcid = pch_type(dev);
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun switch (lpcid) {
285*4882a593Smuzhiyun case PCH_WPT_BDW_Y_SAMPLE:
286*4882a593Smuzhiyun case PCH_WPT_BDW_Y_PREMIUM:
287*4882a593Smuzhiyun case PCH_WPT_BDW_Y_BASE:
288*4882a593Smuzhiyun return 1;
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun return 0;
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun
pch_read_soft_strap(int id)294*4882a593Smuzhiyun static u32 pch_read_soft_strap(int id)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun clrbits_le32(SPI_REG(SPIBAR_FDOC), 0x00007ffc);
297*4882a593Smuzhiyun setbits_le32(SPI_REG(SPIBAR_FDOC), 0x00004000 | id * 4);
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun return readl(SPI_REG(SPIBAR_FDOD));
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun
pch_enable_mphy(struct udevice * dev)302*4882a593Smuzhiyun static void pch_enable_mphy(struct udevice *dev)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun u32 data_and = 0xffffffff;
305*4882a593Smuzhiyun u32 data_or = (1 << 14) | (1 << 13) | (1 << 12);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun data_or |= (1 << 0);
308*4882a593Smuzhiyun if (pch_is_wpt(dev)) {
309*4882a593Smuzhiyun data_and &= ~((1 << 7) | (1 << 6) | (1 << 3));
310*4882a593Smuzhiyun data_or |= (1 << 5) | (1 << 4);
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun if (pch_is_wpt_ulx(dev)) {
313*4882a593Smuzhiyun /* Check if SATA and USB3 MPHY are enabled */
314*4882a593Smuzhiyun u32 strap19 = pch_read_soft_strap(19);
315*4882a593Smuzhiyun strap19 &= ((1 << 31) | (1 << 30));
316*4882a593Smuzhiyun strap19 >>= 30;
317*4882a593Smuzhiyun if (strap19 == 3) {
318*4882a593Smuzhiyun data_or |= (1 << 3);
319*4882a593Smuzhiyun debug("Enable ULX MPHY PG control in single domain\n");
320*4882a593Smuzhiyun } else if (strap19 == 0) {
321*4882a593Smuzhiyun debug("Enable ULX MPHY PG control in split domains\n");
322*4882a593Smuzhiyun } else {
323*4882a593Smuzhiyun debug("Invalid PCH Soft Strap 19 configuration\n");
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun } else {
326*4882a593Smuzhiyun data_or |= (1 << 3);
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun pch_iobp_update(0xCF000000, data_and, data_or);
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun
pch_init_deep_sx(bool deep_sx_enable_ac,bool deep_sx_enable_dc)333*4882a593Smuzhiyun static void pch_init_deep_sx(bool deep_sx_enable_ac, bool deep_sx_enable_dc)
334*4882a593Smuzhiyun {
335*4882a593Smuzhiyun if (deep_sx_enable_ac) {
336*4882a593Smuzhiyun setbits_le32(RCB_REG(DEEP_S3_POL), DEEP_S3_EN_AC);
337*4882a593Smuzhiyun setbits_le32(RCB_REG(DEEP_S5_POL), DEEP_S5_EN_AC);
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun if (deep_sx_enable_dc) {
341*4882a593Smuzhiyun setbits_le32(RCB_REG(DEEP_S3_POL), DEEP_S3_EN_DC);
342*4882a593Smuzhiyun setbits_le32(RCB_REG(DEEP_S5_POL), DEEP_S5_EN_DC);
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun if (deep_sx_enable_ac || deep_sx_enable_dc) {
346*4882a593Smuzhiyun setbits_le32(RCB_REG(DEEP_SX_CONFIG),
347*4882a593Smuzhiyun DEEP_SX_WAKE_PIN_EN | DEEP_SX_GP27_PIN_EN);
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun /* Power Management init */
pch_pm_init(struct udevice * dev)352*4882a593Smuzhiyun static void pch_pm_init(struct udevice *dev)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun debug("PCH PM init\n");
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun pch_init_deep_sx(false, false);
357*4882a593Smuzhiyun pch_enable_mphy(dev);
358*4882a593Smuzhiyun pch_pm_init_magic(dev);
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun if (pch_is_wpt(dev)) {
361*4882a593Smuzhiyun setbits_le32(RCB_REG(0x33e0), 1 << 4 | 1 << 1);
362*4882a593Smuzhiyun setbits_le32(RCB_REG(0x2b1c), 1 << 22 | 1 << 14 | 1 << 13);
363*4882a593Smuzhiyun writel(0x16bf0002, RCB_REG(0x33e4));
364*4882a593Smuzhiyun setbits_le32(RCB_REG(0x33e4), 0x1);
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun pch_iobp_update(0xCA000000, ~0UL, 0x00000009);
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun /* Set RCBA 0x2b1c[29]=1 if DSP disabled */
370*4882a593Smuzhiyun if (readl(RCB_REG(FD)) & PCH_DISABLE_ADSPD)
371*4882a593Smuzhiyun setbits_le32(RCB_REG(0x2b1c), 1 << 29);
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun
pch_cg_init(struct udevice * dev)374*4882a593Smuzhiyun static void pch_cg_init(struct udevice *dev)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun struct udevice *bus = pci_get_controller(dev);
377*4882a593Smuzhiyun u32 reg32;
378*4882a593Smuzhiyun u16 reg16;
379*4882a593Smuzhiyun ulong val;
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun /* DMI */
382*4882a593Smuzhiyun setbits_le32(RCB_REG(0x2234), 0xf);
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun dm_pci_read_config16(dev, GEN_PMCON_1, ®16);
385*4882a593Smuzhiyun reg16 &= ~(1 << 10); /* Disable BIOS_PCI_EXP_EN for native PME */
386*4882a593Smuzhiyun if (pch_is_wpt(dev))
387*4882a593Smuzhiyun reg16 &= ~(1 << 11);
388*4882a593Smuzhiyun else
389*4882a593Smuzhiyun reg16 |= 1 << 11;
390*4882a593Smuzhiyun reg16 |= 1 << 5 | 1 << 6 | 1 << 7 | 1 << 12;
391*4882a593Smuzhiyun reg16 |= 1 << 2; /* PCI CLKRUN# Enable */
392*4882a593Smuzhiyun dm_pci_write_config16(dev, GEN_PMCON_1, reg16);
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun /*
395*4882a593Smuzhiyun * RCBA + 0x2614[27:25,14:13,10,8] = 101,11,1,1
396*4882a593Smuzhiyun * RCBA + 0x2614[23:16] = 0x20
397*4882a593Smuzhiyun * RCBA + 0x2614[30:28] = 0x0
398*4882a593Smuzhiyun * RCBA + 0x2614[26] = 1 (IF 0:2.0@0x08 >= 0x0b)
399*4882a593Smuzhiyun */
400*4882a593Smuzhiyun clrsetbits_le32(RCB_REG(0x2614), 0x64ff0000, 0x0a206500);
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun /* Check for 0:2.0@0x08 >= 0x0b */
403*4882a593Smuzhiyun pci_bus_read_config(bus, PCI_BDF(0, 0x2, 0), 0x8, &val, PCI_SIZE_8);
404*4882a593Smuzhiyun if (pch_is_wpt(dev) || val >= 0x0b)
405*4882a593Smuzhiyun setbits_le32(RCB_REG(0x2614), 1 << 26);
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun setbits_le32(RCB_REG(0x900), 0x0000031f);
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun reg32 = readl(RCB_REG(CG));
410*4882a593Smuzhiyun if (readl(RCB_REG(0x3454)) & (1 << 4))
411*4882a593Smuzhiyun reg32 &= ~(1 << 29); /* LPC Dynamic */
412*4882a593Smuzhiyun else
413*4882a593Smuzhiyun reg32 |= (1 << 29); /* LPC Dynamic */
414*4882a593Smuzhiyun reg32 |= 1 << 31; /* LP LPC */
415*4882a593Smuzhiyun reg32 |= 1 << 30; /* LP BLA */
416*4882a593Smuzhiyun if (readl(RCB_REG(0x3454)) & (1 << 4))
417*4882a593Smuzhiyun reg32 &= ~(1 << 29);
418*4882a593Smuzhiyun else
419*4882a593Smuzhiyun reg32 |= 1 << 29;
420*4882a593Smuzhiyun reg32 |= 1 << 28; /* GPIO Dynamic */
421*4882a593Smuzhiyun reg32 |= 1 << 27; /* HPET Dynamic */
422*4882a593Smuzhiyun reg32 |= 1 << 26; /* Generic Platform Event Clock */
423*4882a593Smuzhiyun if (readl(RCB_REG(BUC)) & PCH_DISABLE_GBE)
424*4882a593Smuzhiyun reg32 |= 1 << 23; /* GbE Static */
425*4882a593Smuzhiyun if (readl(RCB_REG(FD)) & PCH_DISABLE_HD_AUDIO)
426*4882a593Smuzhiyun reg32 |= 1 << 21; /* HDA Static */
427*4882a593Smuzhiyun reg32 |= 1 << 22; /* HDA Dynamic */
428*4882a593Smuzhiyun writel(reg32, RCB_REG(CG));
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun /* PCH-LP LPC */
431*4882a593Smuzhiyun if (pch_is_wpt(dev))
432*4882a593Smuzhiyun clrsetbits_le32(RCB_REG(0x3434), 0x1f, 0x17);
433*4882a593Smuzhiyun else
434*4882a593Smuzhiyun setbits_le32(RCB_REG(0x3434), 0x7);
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun /* SPI */
437*4882a593Smuzhiyun setbits_le32(RCB_REG(0x38c0), 0x3c07);
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun pch_iobp_update(0xCE00C000, ~1UL, 0x00000000);
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun
systemagent_init(void)442*4882a593Smuzhiyun static void systemagent_init(void)
443*4882a593Smuzhiyun {
444*4882a593Smuzhiyun /* Enable Power Aware Interrupt Routing */
445*4882a593Smuzhiyun clrsetbits_8(MCHBAR_REG(MCH_PAIR), 0x7, 0x4); /* Fixed Priority */
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun /*
448*4882a593Smuzhiyun * Set bits 0+1 of BIOS_RESET_CPL to indicate to the CPU
449*4882a593Smuzhiyun * that BIOS has initialized memory and power management
450*4882a593Smuzhiyun */
451*4882a593Smuzhiyun setbits_8(MCHBAR_REG(BIOS_RESET_CPL), 3);
452*4882a593Smuzhiyun debug("Set BIOS_RESET_CPL\n");
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun /* Configure turbo power limits 1ms after reset complete bit */
455*4882a593Smuzhiyun mdelay(1);
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun cpu_set_power_limits(28);
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun
broadwell_pch_init(struct udevice * dev)460*4882a593Smuzhiyun static int broadwell_pch_init(struct udevice *dev)
461*4882a593Smuzhiyun {
462*4882a593Smuzhiyun int ret;
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun /* Enable upper 128 bytes of CMOS */
465*4882a593Smuzhiyun setbits_le32(RCB_REG(RC), 1 << 2);
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun /*
468*4882a593Smuzhiyun * TODO: TCO timer halt - this hangs
469*4882a593Smuzhiyun * setio_16(ACPI_BASE_ADDRESS + TCO1_CNT, TCO_TMR_HLT);
470*4882a593Smuzhiyun */
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun /* Disable unused device (always) */
473*4882a593Smuzhiyun setbits_le32(RCB_REG(FD), PCH_DISABLE_ALWAYS);
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun pch_misc_init(dev);
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun /* Interrupt configuration */
478*4882a593Smuzhiyun pch_enable_ioapic();
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun /* Initialize power management */
481*4882a593Smuzhiyun ret = pch_power_options(dev);
482*4882a593Smuzhiyun if (ret)
483*4882a593Smuzhiyun return ret;
484*4882a593Smuzhiyun pch_pm_init(dev);
485*4882a593Smuzhiyun pch_cg_init(dev);
486*4882a593Smuzhiyun systemagent_init();
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun return 0;
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun
broadwell_pch_probe(struct udevice * dev)491*4882a593Smuzhiyun static int broadwell_pch_probe(struct udevice *dev)
492*4882a593Smuzhiyun {
493*4882a593Smuzhiyun if (!(gd->flags & GD_FLG_RELOC))
494*4882a593Smuzhiyun return broadwell_pch_early_init(dev);
495*4882a593Smuzhiyun else
496*4882a593Smuzhiyun return broadwell_pch_init(dev);
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun
broadwell_pch_get_spi_base(struct udevice * dev,ulong * sbasep)499*4882a593Smuzhiyun static int broadwell_pch_get_spi_base(struct udevice *dev, ulong *sbasep)
500*4882a593Smuzhiyun {
501*4882a593Smuzhiyun u32 rcba;
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun dm_pci_read_config32(dev, PCH_RCBA, &rcba);
504*4882a593Smuzhiyun /* Bits 31-14 are the base address, 13-1 are reserved, 0 is enable */
505*4882a593Smuzhiyun rcba = rcba & 0xffffc000;
506*4882a593Smuzhiyun *sbasep = rcba + 0x3800;
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun return 0;
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun
broadwell_set_spi_protect(struct udevice * dev,bool protect)511*4882a593Smuzhiyun static int broadwell_set_spi_protect(struct udevice *dev, bool protect)
512*4882a593Smuzhiyun {
513*4882a593Smuzhiyun return lpc_set_spi_protect(dev, BIOS_CTRL, protect);
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun
broadwell_get_gpio_base(struct udevice * dev,u32 * gbasep)516*4882a593Smuzhiyun static int broadwell_get_gpio_base(struct udevice *dev, u32 *gbasep)
517*4882a593Smuzhiyun {
518*4882a593Smuzhiyun dm_pci_read_config32(dev, GPIO_BASE, gbasep);
519*4882a593Smuzhiyun *gbasep &= PCI_BASE_ADDRESS_IO_MASK;
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun return 0;
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun static const struct pch_ops broadwell_pch_ops = {
525*4882a593Smuzhiyun .get_spi_base = broadwell_pch_get_spi_base,
526*4882a593Smuzhiyun .set_spi_protect = broadwell_set_spi_protect,
527*4882a593Smuzhiyun .get_gpio_base = broadwell_get_gpio_base,
528*4882a593Smuzhiyun };
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun static const struct udevice_id broadwell_pch_ids[] = {
531*4882a593Smuzhiyun { .compatible = "intel,broadwell-pch" },
532*4882a593Smuzhiyun { }
533*4882a593Smuzhiyun };
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun U_BOOT_DRIVER(broadwell_pch) = {
536*4882a593Smuzhiyun .name = "broadwell_pch",
537*4882a593Smuzhiyun .id = UCLASS_PCH,
538*4882a593Smuzhiyun .of_match = broadwell_pch_ids,
539*4882a593Smuzhiyun .probe = broadwell_pch_probe,
540*4882a593Smuzhiyun .ops = &broadwell_pch_ops,
541*4882a593Smuzhiyun };
542