xref: /OK3568_Linux_fs/u-boot/arch/x86/cpu/broadwell/cpu.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (c) 2016 Google, Inc
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Based on code from coreboot src/soc/intel/broadwell/cpu.c
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <dm.h>
11*4882a593Smuzhiyun #include <cpu.h>
12*4882a593Smuzhiyun #include <asm/cpu.h>
13*4882a593Smuzhiyun #include <asm/cpu_x86.h>
14*4882a593Smuzhiyun #include <asm/cpu_common.h>
15*4882a593Smuzhiyun #include <asm/intel_regs.h>
16*4882a593Smuzhiyun #include <asm/msr.h>
17*4882a593Smuzhiyun #include <asm/post.h>
18*4882a593Smuzhiyun #include <asm/turbo.h>
19*4882a593Smuzhiyun #include <asm/arch/cpu.h>
20*4882a593Smuzhiyun #include <asm/arch/pch.h>
21*4882a593Smuzhiyun #include <asm/arch/rcb.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun struct cpu_broadwell_priv {
24*4882a593Smuzhiyun 	bool ht_disabled;
25*4882a593Smuzhiyun };
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun /* Convert time in seconds to POWER_LIMIT_1_TIME MSR value */
28*4882a593Smuzhiyun static const u8 power_limit_time_sec_to_msr[] = {
29*4882a593Smuzhiyun 	[0]   = 0x00,
30*4882a593Smuzhiyun 	[1]   = 0x0a,
31*4882a593Smuzhiyun 	[2]   = 0x0b,
32*4882a593Smuzhiyun 	[3]   = 0x4b,
33*4882a593Smuzhiyun 	[4]   = 0x0c,
34*4882a593Smuzhiyun 	[5]   = 0x2c,
35*4882a593Smuzhiyun 	[6]   = 0x4c,
36*4882a593Smuzhiyun 	[7]   = 0x6c,
37*4882a593Smuzhiyun 	[8]   = 0x0d,
38*4882a593Smuzhiyun 	[10]  = 0x2d,
39*4882a593Smuzhiyun 	[12]  = 0x4d,
40*4882a593Smuzhiyun 	[14]  = 0x6d,
41*4882a593Smuzhiyun 	[16]  = 0x0e,
42*4882a593Smuzhiyun 	[20]  = 0x2e,
43*4882a593Smuzhiyun 	[24]  = 0x4e,
44*4882a593Smuzhiyun 	[28]  = 0x6e,
45*4882a593Smuzhiyun 	[32]  = 0x0f,
46*4882a593Smuzhiyun 	[40]  = 0x2f,
47*4882a593Smuzhiyun 	[48]  = 0x4f,
48*4882a593Smuzhiyun 	[56]  = 0x6f,
49*4882a593Smuzhiyun 	[64]  = 0x10,
50*4882a593Smuzhiyun 	[80]  = 0x30,
51*4882a593Smuzhiyun 	[96]  = 0x50,
52*4882a593Smuzhiyun 	[112] = 0x70,
53*4882a593Smuzhiyun 	[128] = 0x11,
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun /* Convert POWER_LIMIT_1_TIME MSR value to seconds */
57*4882a593Smuzhiyun static const u8 power_limit_time_msr_to_sec[] = {
58*4882a593Smuzhiyun 	[0x00] = 0,
59*4882a593Smuzhiyun 	[0x0a] = 1,
60*4882a593Smuzhiyun 	[0x0b] = 2,
61*4882a593Smuzhiyun 	[0x4b] = 3,
62*4882a593Smuzhiyun 	[0x0c] = 4,
63*4882a593Smuzhiyun 	[0x2c] = 5,
64*4882a593Smuzhiyun 	[0x4c] = 6,
65*4882a593Smuzhiyun 	[0x6c] = 7,
66*4882a593Smuzhiyun 	[0x0d] = 8,
67*4882a593Smuzhiyun 	[0x2d] = 10,
68*4882a593Smuzhiyun 	[0x4d] = 12,
69*4882a593Smuzhiyun 	[0x6d] = 14,
70*4882a593Smuzhiyun 	[0x0e] = 16,
71*4882a593Smuzhiyun 	[0x2e] = 20,
72*4882a593Smuzhiyun 	[0x4e] = 24,
73*4882a593Smuzhiyun 	[0x6e] = 28,
74*4882a593Smuzhiyun 	[0x0f] = 32,
75*4882a593Smuzhiyun 	[0x2f] = 40,
76*4882a593Smuzhiyun 	[0x4f] = 48,
77*4882a593Smuzhiyun 	[0x6f] = 56,
78*4882a593Smuzhiyun 	[0x10] = 64,
79*4882a593Smuzhiyun 	[0x30] = 80,
80*4882a593Smuzhiyun 	[0x50] = 96,
81*4882a593Smuzhiyun 	[0x70] = 112,
82*4882a593Smuzhiyun 	[0x11] = 128,
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun 
arch_cpu_init_dm(void)85*4882a593Smuzhiyun int arch_cpu_init_dm(void)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun 	struct udevice *dev;
88*4882a593Smuzhiyun 	int ret;
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	/* Start up the LPC so we have serial */
91*4882a593Smuzhiyun 	ret = uclass_first_device(UCLASS_LPC, &dev);
92*4882a593Smuzhiyun 	if (ret)
93*4882a593Smuzhiyun 		return ret;
94*4882a593Smuzhiyun 	if (!dev)
95*4882a593Smuzhiyun 		return -ENODEV;
96*4882a593Smuzhiyun 	ret = cpu_set_flex_ratio_to_tdp_nominal();
97*4882a593Smuzhiyun 	if (ret)
98*4882a593Smuzhiyun 		return ret;
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	return 0;
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun 
set_max_freq(void)103*4882a593Smuzhiyun void set_max_freq(void)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun 	msr_t msr, perf_ctl, platform_info;
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	/* Check for configurable TDP option */
108*4882a593Smuzhiyun 	platform_info = msr_read(MSR_PLATFORM_INFO);
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	if ((platform_info.hi >> 1) & 3) {
111*4882a593Smuzhiyun 		/* Set to nominal TDP ratio */
112*4882a593Smuzhiyun 		msr = msr_read(MSR_CONFIG_TDP_NOMINAL);
113*4882a593Smuzhiyun 		perf_ctl.lo = (msr.lo & 0xff) << 8;
114*4882a593Smuzhiyun 	} else {
115*4882a593Smuzhiyun 		/* Platform Info bits 15:8 give max ratio */
116*4882a593Smuzhiyun 		msr = msr_read(MSR_PLATFORM_INFO);
117*4882a593Smuzhiyun 		perf_ctl.lo = msr.lo & 0xff00;
118*4882a593Smuzhiyun 	}
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	perf_ctl.hi = 0;
121*4882a593Smuzhiyun 	msr_write(IA32_PERF_CTL, perf_ctl);
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	debug("CPU: frequency set to %d MHz\n",
124*4882a593Smuzhiyun 	      ((perf_ctl.lo >> 8) & 0xff) * CPU_BCLK);
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun 
arch_cpu_init(void)127*4882a593Smuzhiyun int arch_cpu_init(void)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun 	post_code(POST_CPU_INIT);
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	return x86_cpu_init_f();
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun 
checkcpu(void)134*4882a593Smuzhiyun int checkcpu(void)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun 	int ret;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	set_max_freq();
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	ret = cpu_common_init();
141*4882a593Smuzhiyun 	if (ret)
142*4882a593Smuzhiyun 		return ret;
143*4882a593Smuzhiyun 	gd->arch.pei_boot_mode = PEI_BOOT_NONE;
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	return 0;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun 
print_cpuinfo(void)148*4882a593Smuzhiyun int print_cpuinfo(void)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun 	char processor_name[CPU_MAX_NAME_LEN];
151*4882a593Smuzhiyun 	const char *name;
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	/* Print processor name */
154*4882a593Smuzhiyun 	name = cpu_get_name(processor_name);
155*4882a593Smuzhiyun 	printf("CPU:   %s\n", name);
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	return 0;
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun /*
161*4882a593Smuzhiyun  * The core 100MHz BLCK is disabled in deeper c-states. One needs to calibrate
162*4882a593Smuzhiyun  * the 100MHz BCLCK against the 24MHz BLCK to restore the clocks properly
163*4882a593Smuzhiyun  * when a core is woken up
164*4882a593Smuzhiyun  */
pcode_ready(void)165*4882a593Smuzhiyun static int pcode_ready(void)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun 	int wait_count;
168*4882a593Smuzhiyun 	const int delay_step = 10;
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	wait_count = 0;
171*4882a593Smuzhiyun 	do {
172*4882a593Smuzhiyun 		if (!(readl(MCHBAR_REG(BIOS_MAILBOX_INTERFACE)) &
173*4882a593Smuzhiyun 				MAILBOX_RUN_BUSY))
174*4882a593Smuzhiyun 			return 0;
175*4882a593Smuzhiyun 		wait_count += delay_step;
176*4882a593Smuzhiyun 		udelay(delay_step);
177*4882a593Smuzhiyun 	} while (wait_count < 1000);
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	return -ETIMEDOUT;
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun 
pcode_mailbox_read(u32 command)182*4882a593Smuzhiyun static u32 pcode_mailbox_read(u32 command)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun 	int ret;
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	ret = pcode_ready();
187*4882a593Smuzhiyun 	if (ret) {
188*4882a593Smuzhiyun 		debug("PCODE: mailbox timeout on wait ready\n");
189*4882a593Smuzhiyun 		return ret;
190*4882a593Smuzhiyun 	}
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	/* Send command and start transaction */
193*4882a593Smuzhiyun 	writel(command | MAILBOX_RUN_BUSY, MCHBAR_REG(BIOS_MAILBOX_INTERFACE));
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	ret = pcode_ready();
196*4882a593Smuzhiyun 	if (ret) {
197*4882a593Smuzhiyun 		debug("PCODE: mailbox timeout on completion\n");
198*4882a593Smuzhiyun 		return ret;
199*4882a593Smuzhiyun 	}
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	/* Read mailbox */
202*4882a593Smuzhiyun 	return readl(MCHBAR_REG(BIOS_MAILBOX_DATA));
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun 
pcode_mailbox_write(u32 command,u32 data)205*4882a593Smuzhiyun static int pcode_mailbox_write(u32 command, u32 data)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun 	int ret;
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	ret = pcode_ready();
210*4882a593Smuzhiyun 	if (ret) {
211*4882a593Smuzhiyun 		debug("PCODE: mailbox timeout on wait ready\n");
212*4882a593Smuzhiyun 		return ret;
213*4882a593Smuzhiyun 	}
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	writel(data, MCHBAR_REG(BIOS_MAILBOX_DATA));
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	/* Send command and start transaction */
218*4882a593Smuzhiyun 	writel(command | MAILBOX_RUN_BUSY, MCHBAR_REG(BIOS_MAILBOX_INTERFACE));
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	ret = pcode_ready();
221*4882a593Smuzhiyun 	if (ret) {
222*4882a593Smuzhiyun 		debug("PCODE: mailbox timeout on completion\n");
223*4882a593Smuzhiyun 		return ret;
224*4882a593Smuzhiyun 	}
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	return 0;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun /* @dev is the CPU device */
initialize_vr_config(struct udevice * dev)230*4882a593Smuzhiyun static void initialize_vr_config(struct udevice *dev)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun 	int ramp, min_vid;
233*4882a593Smuzhiyun 	msr_t msr;
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	debug("Initializing VR config\n");
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	/* Configure VR_CURRENT_CONFIG */
238*4882a593Smuzhiyun 	msr = msr_read(MSR_VR_CURRENT_CONFIG);
239*4882a593Smuzhiyun 	/*
240*4882a593Smuzhiyun 	 * Preserve bits 63 and 62. Bit 62 is PSI4 enable, but it is only valid
241*4882a593Smuzhiyun 	 * on ULT systems
242*4882a593Smuzhiyun 	 */
243*4882a593Smuzhiyun 	msr.hi &= 0xc0000000;
244*4882a593Smuzhiyun 	msr.hi |= (0x01 << (52 - 32)); /* PSI3 threshold -  1A */
245*4882a593Smuzhiyun 	msr.hi |= (0x05 << (42 - 32)); /* PSI2 threshold -  5A */
246*4882a593Smuzhiyun 	msr.hi |= (0x14 << (32 - 32)); /* PSI1 threshold - 20A */
247*4882a593Smuzhiyun 	msr.hi |= (1 <<  (62 - 32)); /* Enable PSI4 */
248*4882a593Smuzhiyun 	/* Leave the max instantaneous current limit (12:0) to default */
249*4882a593Smuzhiyun 	msr_write(MSR_VR_CURRENT_CONFIG, msr);
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	/* Configure VR_MISC_CONFIG MSR */
252*4882a593Smuzhiyun 	msr = msr_read(MSR_VR_MISC_CONFIG);
253*4882a593Smuzhiyun 	/* Set the IOUT_SLOPE scalar applied to dIout in U10.1.9 format */
254*4882a593Smuzhiyun 	msr.hi &= ~(0x3ff << (40 - 32));
255*4882a593Smuzhiyun 	msr.hi |= (0x200 << (40 - 32)); /* 1.0 */
256*4882a593Smuzhiyun 	/* Set IOUT_OFFSET to 0 */
257*4882a593Smuzhiyun 	msr.hi &= ~0xff;
258*4882a593Smuzhiyun 	/* Set entry ramp rate to slow */
259*4882a593Smuzhiyun 	msr.hi &= ~(1 << (51 - 32));
260*4882a593Smuzhiyun 	/* Enable decay mode on C-state entry */
261*4882a593Smuzhiyun 	msr.hi |= (1 << (52 - 32));
262*4882a593Smuzhiyun 	/* Set the slow ramp rate */
263*4882a593Smuzhiyun 	msr.hi &= ~(0x3 << (53 - 32));
264*4882a593Smuzhiyun 	/* Configure the C-state exit ramp rate */
265*4882a593Smuzhiyun 	ramp = fdtdec_get_int(gd->fdt_blob, dev_of_offset(dev),
266*4882a593Smuzhiyun 			      "intel,slow-ramp", -1);
267*4882a593Smuzhiyun 	if (ramp != -1) {
268*4882a593Smuzhiyun 		/* Configured slow ramp rate */
269*4882a593Smuzhiyun 		msr.hi |= ((ramp & 0x3) << (53 - 32));
270*4882a593Smuzhiyun 		/* Set exit ramp rate to slow */
271*4882a593Smuzhiyun 		msr.hi &= ~(1 << (50 - 32));
272*4882a593Smuzhiyun 	} else {
273*4882a593Smuzhiyun 		/* Fast ramp rate / 4 */
274*4882a593Smuzhiyun 		msr.hi |= (0x01 << (53 - 32));
275*4882a593Smuzhiyun 		/* Set exit ramp rate to fast */
276*4882a593Smuzhiyun 		msr.hi |= (1 << (50 - 32));
277*4882a593Smuzhiyun 	}
278*4882a593Smuzhiyun 	/* Set MIN_VID (31:24) to allow CPU to have full control */
279*4882a593Smuzhiyun 	msr.lo &= ~0xff000000;
280*4882a593Smuzhiyun 	min_vid = fdtdec_get_int(gd->fdt_blob, dev_of_offset(dev),
281*4882a593Smuzhiyun 				 "intel,min-vid", 0);
282*4882a593Smuzhiyun 	msr.lo |= (min_vid & 0xff) << 24;
283*4882a593Smuzhiyun 	msr_write(MSR_VR_MISC_CONFIG, msr);
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	/*  Configure VR_MISC_CONFIG2 MSR */
286*4882a593Smuzhiyun 	msr = msr_read(MSR_VR_MISC_CONFIG2);
287*4882a593Smuzhiyun 	msr.lo &= ~0xffff;
288*4882a593Smuzhiyun 	/*
289*4882a593Smuzhiyun 	 * Allow CPU to control minimum voltage completely (15:8) and
290*4882a593Smuzhiyun 	 * set the fast ramp voltage in 10mV steps
291*4882a593Smuzhiyun 	 */
292*4882a593Smuzhiyun 	if (cpu_get_family_model() == BROADWELL_FAMILY_ULT)
293*4882a593Smuzhiyun 		msr.lo |= 0x006a; /* 1.56V */
294*4882a593Smuzhiyun 	else
295*4882a593Smuzhiyun 		msr.lo |= 0x006f; /* 1.60V */
296*4882a593Smuzhiyun 	msr_write(MSR_VR_MISC_CONFIG2, msr);
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	/* Set C9/C10 VCC Min */
299*4882a593Smuzhiyun 	pcode_mailbox_write(MAILBOX_BIOS_CMD_WRITE_C9C10_VOLTAGE, 0x1f1f);
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun 
calibrate_24mhz_bclk(void)302*4882a593Smuzhiyun static int calibrate_24mhz_bclk(void)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun 	int err_code;
305*4882a593Smuzhiyun 	int ret;
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	ret = pcode_ready();
308*4882a593Smuzhiyun 	if (ret)
309*4882a593Smuzhiyun 		return ret;
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	/* A non-zero value initiates the PCODE calibration */
312*4882a593Smuzhiyun 	writel(~0, MCHBAR_REG(BIOS_MAILBOX_DATA));
313*4882a593Smuzhiyun 	writel(MAILBOX_RUN_BUSY | MAILBOX_BIOS_CMD_FSM_MEASURE_INTVL,
314*4882a593Smuzhiyun 	       MCHBAR_REG(BIOS_MAILBOX_INTERFACE));
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	ret = pcode_ready();
317*4882a593Smuzhiyun 	if (ret)
318*4882a593Smuzhiyun 		return ret;
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	err_code = readl(MCHBAR_REG(BIOS_MAILBOX_INTERFACE)) & 0xff;
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	debug("PCODE: 24MHz BLCK calibration response: %d\n", err_code);
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	/* Read the calibrated value */
325*4882a593Smuzhiyun 	writel(MAILBOX_RUN_BUSY | MAILBOX_BIOS_CMD_READ_CALIBRATION,
326*4882a593Smuzhiyun 	       MCHBAR_REG(BIOS_MAILBOX_INTERFACE));
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	ret = pcode_ready();
329*4882a593Smuzhiyun 	if (ret)
330*4882a593Smuzhiyun 		return ret;
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	debug("PCODE: 24MHz BLCK calibration value: 0x%08x\n",
333*4882a593Smuzhiyun 	      readl(MCHBAR_REG(BIOS_MAILBOX_DATA)));
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	return 0;
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun 
configure_pch_power_sharing(void)338*4882a593Smuzhiyun static void configure_pch_power_sharing(void)
339*4882a593Smuzhiyun {
340*4882a593Smuzhiyun 	u32 pch_power, pch_power_ext, pmsync, pmsync2;
341*4882a593Smuzhiyun 	int i;
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	/* Read PCH Power levels from PCODE */
344*4882a593Smuzhiyun 	pch_power = pcode_mailbox_read(MAILBOX_BIOS_CMD_READ_PCH_POWER);
345*4882a593Smuzhiyun 	pch_power_ext = pcode_mailbox_read(MAILBOX_BIOS_CMD_READ_PCH_POWER_EXT);
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	debug("PCH Power: PCODE Levels 0x%08x 0x%08x\n", pch_power,
348*4882a593Smuzhiyun 	      pch_power_ext);
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	pmsync = readl(RCB_REG(PMSYNC_CONFIG));
351*4882a593Smuzhiyun 	pmsync2 = readl(RCB_REG(PMSYNC_CONFIG2));
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	/*
354*4882a593Smuzhiyun 	 * Program PMSYNC_TPR_CONFIG PCH power limit values
355*4882a593Smuzhiyun 	 *  pmsync[0:4]   = mailbox[0:5]
356*4882a593Smuzhiyun 	 *  pmsync[8:12]  = mailbox[6:11]
357*4882a593Smuzhiyun 	 *  pmsync[16:20] = mailbox[12:17]
358*4882a593Smuzhiyun 	 */
359*4882a593Smuzhiyun 	for (i = 0; i < 3; i++) {
360*4882a593Smuzhiyun 		u32 level = pch_power & 0x3f;
361*4882a593Smuzhiyun 		pch_power >>= 6;
362*4882a593Smuzhiyun 		pmsync &= ~(0x1f << (i * 8));
363*4882a593Smuzhiyun 		pmsync |= (level & 0x1f) << (i * 8);
364*4882a593Smuzhiyun 	}
365*4882a593Smuzhiyun 	writel(pmsync, RCB_REG(PMSYNC_CONFIG));
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	/*
368*4882a593Smuzhiyun 	 * Program PMSYNC_TPR_CONFIG2 Extended PCH power limit values
369*4882a593Smuzhiyun 	 *  pmsync2[0:4]   = mailbox[23:18]
370*4882a593Smuzhiyun 	 *  pmsync2[8:12]  = mailbox_ext[6:11]
371*4882a593Smuzhiyun 	 *  pmsync2[16:20] = mailbox_ext[12:17]
372*4882a593Smuzhiyun 	 *  pmsync2[24:28] = mailbox_ext[18:22]
373*4882a593Smuzhiyun 	 */
374*4882a593Smuzhiyun 	pmsync2 &= ~0x1f;
375*4882a593Smuzhiyun 	pmsync2 |= pch_power & 0x1f;
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	for (i = 1; i < 4; i++) {
378*4882a593Smuzhiyun 		u32 level = pch_power_ext & 0x3f;
379*4882a593Smuzhiyun 		pch_power_ext >>= 6;
380*4882a593Smuzhiyun 		pmsync2 &= ~(0x1f << (i * 8));
381*4882a593Smuzhiyun 		pmsync2 |= (level & 0x1f) << (i * 8);
382*4882a593Smuzhiyun 	}
383*4882a593Smuzhiyun 	writel(pmsync2, RCB_REG(PMSYNC_CONFIG2));
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun 
bsp_init_before_ap_bringup(struct udevice * dev)386*4882a593Smuzhiyun static int bsp_init_before_ap_bringup(struct udevice *dev)
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun 	int ret;
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	initialize_vr_config(dev);
391*4882a593Smuzhiyun 	ret = calibrate_24mhz_bclk();
392*4882a593Smuzhiyun 	if (ret)
393*4882a593Smuzhiyun 		return ret;
394*4882a593Smuzhiyun 	configure_pch_power_sharing();
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	return 0;
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun 
cpu_config_tdp_levels(void)399*4882a593Smuzhiyun int cpu_config_tdp_levels(void)
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun 	msr_t platform_info;
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	/* Bits 34:33 indicate how many levels supported */
404*4882a593Smuzhiyun 	platform_info = msr_read(MSR_PLATFORM_INFO);
405*4882a593Smuzhiyun 	return (platform_info.hi >> 1) & 3;
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun 
set_max_ratio(void)408*4882a593Smuzhiyun static void set_max_ratio(void)
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun 	msr_t msr, perf_ctl;
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	perf_ctl.hi = 0;
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	/* Check for configurable TDP option */
415*4882a593Smuzhiyun 	if (turbo_get_state() == TURBO_ENABLED) {
416*4882a593Smuzhiyun 		msr = msr_read(MSR_NHM_TURBO_RATIO_LIMIT);
417*4882a593Smuzhiyun 		perf_ctl.lo = (msr.lo & 0xff) << 8;
418*4882a593Smuzhiyun 	} else if (cpu_config_tdp_levels()) {
419*4882a593Smuzhiyun 		/* Set to nominal TDP ratio */
420*4882a593Smuzhiyun 		msr = msr_read(MSR_CONFIG_TDP_NOMINAL);
421*4882a593Smuzhiyun 		perf_ctl.lo = (msr.lo & 0xff) << 8;
422*4882a593Smuzhiyun 	} else {
423*4882a593Smuzhiyun 		/* Platform Info bits 15:8 give max ratio */
424*4882a593Smuzhiyun 		msr = msr_read(MSR_PLATFORM_INFO);
425*4882a593Smuzhiyun 		perf_ctl.lo = msr.lo & 0xff00;
426*4882a593Smuzhiyun 	}
427*4882a593Smuzhiyun 	msr_write(IA32_PERF_CTL, perf_ctl);
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	debug("cpu: frequency set to %d\n",
430*4882a593Smuzhiyun 	      ((perf_ctl.lo >> 8) & 0xff) * CPU_BCLK);
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun 
broadwell_init(struct udevice * dev)433*4882a593Smuzhiyun int broadwell_init(struct udevice *dev)
434*4882a593Smuzhiyun {
435*4882a593Smuzhiyun 	struct cpu_broadwell_priv *priv = dev_get_priv(dev);
436*4882a593Smuzhiyun 	int num_threads;
437*4882a593Smuzhiyun 	int num_cores;
438*4882a593Smuzhiyun 	msr_t msr;
439*4882a593Smuzhiyun 	int ret;
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	msr = msr_read(CORE_THREAD_COUNT_MSR);
442*4882a593Smuzhiyun 	num_threads = (msr.lo >> 0) & 0xffff;
443*4882a593Smuzhiyun 	num_cores = (msr.lo >> 16) & 0xffff;
444*4882a593Smuzhiyun 	debug("CPU has %u cores, %u threads enabled\n", num_cores,
445*4882a593Smuzhiyun 	      num_threads);
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	priv->ht_disabled = num_threads == num_cores;
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	ret = bsp_init_before_ap_bringup(dev);
450*4882a593Smuzhiyun 	if (ret)
451*4882a593Smuzhiyun 		return ret;
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	set_max_ratio();
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	return ret;
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun 
configure_mca(void)458*4882a593Smuzhiyun static void configure_mca(void)
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun 	msr_t msr;
461*4882a593Smuzhiyun 	const unsigned int mcg_cap_msr = 0x179;
462*4882a593Smuzhiyun 	int i;
463*4882a593Smuzhiyun 	int num_banks;
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	msr = msr_read(mcg_cap_msr);
466*4882a593Smuzhiyun 	num_banks = msr.lo & 0xff;
467*4882a593Smuzhiyun 	msr.lo = 0;
468*4882a593Smuzhiyun 	msr.hi = 0;
469*4882a593Smuzhiyun 	/*
470*4882a593Smuzhiyun 	 * TODO(adurbin): This should only be done on a cold boot. Also, some
471*4882a593Smuzhiyun 	 * of these banks are core vs package scope. For now every CPU clears
472*4882a593Smuzhiyun 	 * every bank
473*4882a593Smuzhiyun 	 */
474*4882a593Smuzhiyun 	for (i = 0; i < num_banks; i++)
475*4882a593Smuzhiyun 		msr_write(MSR_IA32_MC0_STATUS + (i * 4), msr);
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun 
enable_lapic_tpr(void)478*4882a593Smuzhiyun static void enable_lapic_tpr(void)
479*4882a593Smuzhiyun {
480*4882a593Smuzhiyun 	msr_t msr;
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	msr = msr_read(MSR_PIC_MSG_CONTROL);
483*4882a593Smuzhiyun 	msr.lo &= ~(1 << 10);	/* Enable APIC TPR updates */
484*4882a593Smuzhiyun 	msr_write(MSR_PIC_MSG_CONTROL, msr);
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 
configure_c_states(void)488*4882a593Smuzhiyun static void configure_c_states(void)
489*4882a593Smuzhiyun {
490*4882a593Smuzhiyun 	msr_t msr;
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	msr = msr_read(MSR_PMG_CST_CONFIG_CONTROL);
493*4882a593Smuzhiyun 	msr.lo |= (1 << 31);	/* Timed MWAIT Enable */
494*4882a593Smuzhiyun 	msr.lo |= (1 << 30);	/* Package c-state Undemotion Enable */
495*4882a593Smuzhiyun 	msr.lo |= (1 << 29);	/* Package c-state Demotion Enable */
496*4882a593Smuzhiyun 	msr.lo |= (1 << 28);	/* C1 Auto Undemotion Enable */
497*4882a593Smuzhiyun 	msr.lo |= (1 << 27);	/* C3 Auto Undemotion Enable */
498*4882a593Smuzhiyun 	msr.lo |= (1 << 26);	/* C1 Auto Demotion Enable */
499*4882a593Smuzhiyun 	msr.lo |= (1 << 25);	/* C3 Auto Demotion Enable */
500*4882a593Smuzhiyun 	msr.lo &= ~(1 << 10);	/* Disable IO MWAIT redirection */
501*4882a593Smuzhiyun 	/* The deepest package c-state defaults to factory-configured value */
502*4882a593Smuzhiyun 	msr_write(MSR_PMG_CST_CONFIG_CONTROL, msr);
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	msr = msr_read(MSR_MISC_PWR_MGMT);
505*4882a593Smuzhiyun 	msr.lo &= ~(1 << 0);	/* Enable P-state HW_ALL coordination */
506*4882a593Smuzhiyun 	msr_write(MSR_MISC_PWR_MGMT, msr);
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	msr = msr_read(MSR_POWER_CTL);
509*4882a593Smuzhiyun 	msr.lo |= (1 << 18);	/* Enable Energy Perf Bias MSR 0x1b0 */
510*4882a593Smuzhiyun 	msr.lo |= (1 << 1);	/* C1E Enable */
511*4882a593Smuzhiyun 	msr.lo |= (1 << 0);	/* Bi-directional PROCHOT# */
512*4882a593Smuzhiyun 	msr_write(MSR_POWER_CTL, msr);
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	/* C-state Interrupt Response Latency Control 0 - package C3 latency */
515*4882a593Smuzhiyun 	msr.hi = 0;
516*4882a593Smuzhiyun 	msr.lo = IRTL_VALID | IRTL_1024_NS | C_STATE_LATENCY_CONTROL_0_LIMIT;
517*4882a593Smuzhiyun 	msr_write(MSR_C_STATE_LATENCY_CONTROL_0, msr);
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	/* C-state Interrupt Response Latency Control 1 */
520*4882a593Smuzhiyun 	msr.hi = 0;
521*4882a593Smuzhiyun 	msr.lo = IRTL_VALID | IRTL_1024_NS | C_STATE_LATENCY_CONTROL_1_LIMIT;
522*4882a593Smuzhiyun 	msr_write(MSR_C_STATE_LATENCY_CONTROL_1, msr);
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	/* C-state Interrupt Response Latency Control 2 - package C6/C7 short */
525*4882a593Smuzhiyun 	msr.hi = 0;
526*4882a593Smuzhiyun 	msr.lo = IRTL_VALID | IRTL_1024_NS | C_STATE_LATENCY_CONTROL_2_LIMIT;
527*4882a593Smuzhiyun 	msr_write(MSR_C_STATE_LATENCY_CONTROL_2, msr);
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	/* C-state Interrupt Response Latency Control 3 - package C8 */
530*4882a593Smuzhiyun 	msr.hi = 0;
531*4882a593Smuzhiyun 	msr.lo = IRTL_VALID | IRTL_1024_NS | C_STATE_LATENCY_CONTROL_3_LIMIT;
532*4882a593Smuzhiyun 	msr_write(MSR_C_STATE_LATENCY_CONTROL_3, msr);
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	/* C-state Interrupt Response Latency Control 4 - package C9 */
535*4882a593Smuzhiyun 	msr.hi = 0;
536*4882a593Smuzhiyun 	msr.lo = IRTL_VALID | IRTL_1024_NS | C_STATE_LATENCY_CONTROL_4_LIMIT;
537*4882a593Smuzhiyun 	msr_write(MSR_C_STATE_LATENCY_CONTROL_4, msr);
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	/* C-state Interrupt Response Latency Control 5 - package C10 */
540*4882a593Smuzhiyun 	msr.hi = 0;
541*4882a593Smuzhiyun 	msr.lo = IRTL_VALID | IRTL_1024_NS | C_STATE_LATENCY_CONTROL_5_LIMIT;
542*4882a593Smuzhiyun 	msr_write(MSR_C_STATE_LATENCY_CONTROL_5, msr);
543*4882a593Smuzhiyun }
544*4882a593Smuzhiyun 
configure_misc(void)545*4882a593Smuzhiyun static void configure_misc(void)
546*4882a593Smuzhiyun {
547*4882a593Smuzhiyun 	msr_t msr;
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	msr = msr_read(MSR_IA32_MISC_ENABLE);
550*4882a593Smuzhiyun 	msr.lo |= (1 << 0);	  /* Fast String enable */
551*4882a593Smuzhiyun 	msr.lo |= (1 << 3);	  /* TM1/TM2/EMTTM enable */
552*4882a593Smuzhiyun 	msr.lo |= (1 << 16);	  /* Enhanced SpeedStep Enable */
553*4882a593Smuzhiyun 	msr_write(MSR_IA32_MISC_ENABLE, msr);
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 	/* Disable thermal interrupts */
556*4882a593Smuzhiyun 	msr.lo = 0;
557*4882a593Smuzhiyun 	msr.hi = 0;
558*4882a593Smuzhiyun 	msr_write(MSR_IA32_THERM_INTERRUPT, msr);
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	/* Enable package critical interrupt only */
561*4882a593Smuzhiyun 	msr.lo = 1 << 4;
562*4882a593Smuzhiyun 	msr.hi = 0;
563*4882a593Smuzhiyun 	msr_write(MSR_IA32_PACKAGE_THERM_INTERRUPT, msr);
564*4882a593Smuzhiyun }
565*4882a593Smuzhiyun 
configure_thermal_target(struct udevice * dev)566*4882a593Smuzhiyun static void configure_thermal_target(struct udevice *dev)
567*4882a593Smuzhiyun {
568*4882a593Smuzhiyun 	int tcc_offset;
569*4882a593Smuzhiyun 	msr_t msr;
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	tcc_offset = fdtdec_get_int(gd->fdt_blob, dev_of_offset(dev),
572*4882a593Smuzhiyun 				    "intel,tcc-offset", 0);
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	/* Set TCC activaiton offset if supported */
575*4882a593Smuzhiyun 	msr = msr_read(MSR_PLATFORM_INFO);
576*4882a593Smuzhiyun 	if ((msr.lo & (1 << 30)) && tcc_offset) {
577*4882a593Smuzhiyun 		msr = msr_read(MSR_TEMPERATURE_TARGET);
578*4882a593Smuzhiyun 		msr.lo &= ~(0xf << 24); /* Bits 27:24 */
579*4882a593Smuzhiyun 		msr.lo |= (tcc_offset & 0xf) << 24;
580*4882a593Smuzhiyun 		msr_write(MSR_TEMPERATURE_TARGET, msr);
581*4882a593Smuzhiyun 	}
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun 
configure_dca_cap(void)584*4882a593Smuzhiyun static void configure_dca_cap(void)
585*4882a593Smuzhiyun {
586*4882a593Smuzhiyun 	struct cpuid_result cpuid_regs;
587*4882a593Smuzhiyun 	msr_t msr;
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 	/* Check feature flag in CPUID.(EAX=1):ECX[18]==1 */
590*4882a593Smuzhiyun 	cpuid_regs = cpuid(1);
591*4882a593Smuzhiyun 	if (cpuid_regs.ecx & (1 << 18)) {
592*4882a593Smuzhiyun 		msr = msr_read(MSR_IA32_PLATFORM_DCA_CAP);
593*4882a593Smuzhiyun 		msr.lo |= 1;
594*4882a593Smuzhiyun 		msr_write(MSR_IA32_PLATFORM_DCA_CAP, msr);
595*4882a593Smuzhiyun 	}
596*4882a593Smuzhiyun }
597*4882a593Smuzhiyun 
set_energy_perf_bias(u8 policy)598*4882a593Smuzhiyun static void set_energy_perf_bias(u8 policy)
599*4882a593Smuzhiyun {
600*4882a593Smuzhiyun 	msr_t msr;
601*4882a593Smuzhiyun 	int ecx;
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	/* Determine if energy efficient policy is supported */
604*4882a593Smuzhiyun 	ecx = cpuid_ecx(0x6);
605*4882a593Smuzhiyun 	if (!(ecx & (1 << 3)))
606*4882a593Smuzhiyun 		return;
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	/* Energy Policy is bits 3:0 */
609*4882a593Smuzhiyun 	msr = msr_read(MSR_IA32_ENERGY_PERFORMANCE_BIAS);
610*4882a593Smuzhiyun 	msr.lo &= ~0xf;
611*4882a593Smuzhiyun 	msr.lo |= policy & 0xf;
612*4882a593Smuzhiyun 	msr_write(MSR_IA32_ENERGY_PERFORMANCE_BIAS, msr);
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	debug("cpu: energy policy set to %u\n", policy);
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun /* All CPUs including BSP will run the following function */
cpu_core_init(struct udevice * dev)618*4882a593Smuzhiyun static void cpu_core_init(struct udevice *dev)
619*4882a593Smuzhiyun {
620*4882a593Smuzhiyun 	/* Clear out pending MCEs */
621*4882a593Smuzhiyun 	configure_mca();
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	/* Enable the local cpu apics */
624*4882a593Smuzhiyun 	enable_lapic_tpr();
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	/* Configure C States */
627*4882a593Smuzhiyun 	configure_c_states();
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	/* Configure Enhanced SpeedStep and Thermal Sensors */
630*4882a593Smuzhiyun 	configure_misc();
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 	/* Thermal throttle activation offset */
633*4882a593Smuzhiyun 	configure_thermal_target(dev);
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 	/* Enable Direct Cache Access */
636*4882a593Smuzhiyun 	configure_dca_cap();
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 	/* Set energy policy */
639*4882a593Smuzhiyun 	set_energy_perf_bias(ENERGY_POLICY_NORMAL);
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 	/* Enable Turbo */
642*4882a593Smuzhiyun 	turbo_enable();
643*4882a593Smuzhiyun }
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun /*
646*4882a593Smuzhiyun  * Configure processor power limits if possible
647*4882a593Smuzhiyun  * This must be done AFTER set of BIOS_RESET_CPL
648*4882a593Smuzhiyun  */
cpu_set_power_limits(int power_limit_1_time)649*4882a593Smuzhiyun void cpu_set_power_limits(int power_limit_1_time)
650*4882a593Smuzhiyun {
651*4882a593Smuzhiyun 	msr_t msr;
652*4882a593Smuzhiyun 	msr_t limit;
653*4882a593Smuzhiyun 	unsigned power_unit;
654*4882a593Smuzhiyun 	unsigned tdp, min_power, max_power, max_time;
655*4882a593Smuzhiyun 	u8 power_limit_1_val;
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 	msr = msr_read(MSR_PLATFORM_INFO);
658*4882a593Smuzhiyun 	if (power_limit_1_time > ARRAY_SIZE(power_limit_time_sec_to_msr))
659*4882a593Smuzhiyun 		power_limit_1_time = 28;
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 	if (!(msr.lo & PLATFORM_INFO_SET_TDP))
662*4882a593Smuzhiyun 		return;
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 	/* Get units */
665*4882a593Smuzhiyun 	msr = msr_read(MSR_PKG_POWER_SKU_UNIT);
666*4882a593Smuzhiyun 	power_unit = 2 << ((msr.lo & 0xf) - 1);
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	/* Get power defaults for this SKU */
669*4882a593Smuzhiyun 	msr = msr_read(MSR_PKG_POWER_SKU);
670*4882a593Smuzhiyun 	tdp = msr.lo & 0x7fff;
671*4882a593Smuzhiyun 	min_power = (msr.lo >> 16) & 0x7fff;
672*4882a593Smuzhiyun 	max_power = msr.hi & 0x7fff;
673*4882a593Smuzhiyun 	max_time = (msr.hi >> 16) & 0x7f;
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 	debug("CPU TDP: %u Watts\n", tdp / power_unit);
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun 	if (power_limit_time_msr_to_sec[max_time] > power_limit_1_time)
678*4882a593Smuzhiyun 		power_limit_1_time = power_limit_time_msr_to_sec[max_time];
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 	if (min_power > 0 && tdp < min_power)
681*4882a593Smuzhiyun 		tdp = min_power;
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	if (max_power > 0 && tdp > max_power)
684*4882a593Smuzhiyun 		tdp = max_power;
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 	power_limit_1_val = power_limit_time_sec_to_msr[power_limit_1_time];
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 	/* Set long term power limit to TDP */
689*4882a593Smuzhiyun 	limit.lo = 0;
690*4882a593Smuzhiyun 	limit.lo |= tdp & PKG_POWER_LIMIT_MASK;
691*4882a593Smuzhiyun 	limit.lo |= PKG_POWER_LIMIT_EN;
692*4882a593Smuzhiyun 	limit.lo |= (power_limit_1_val & PKG_POWER_LIMIT_TIME_MASK) <<
693*4882a593Smuzhiyun 		PKG_POWER_LIMIT_TIME_SHIFT;
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 	/* Set short term power limit to 1.25 * TDP */
696*4882a593Smuzhiyun 	limit.hi = 0;
697*4882a593Smuzhiyun 	limit.hi |= ((tdp * 125) / 100) & PKG_POWER_LIMIT_MASK;
698*4882a593Smuzhiyun 	limit.hi |= PKG_POWER_LIMIT_EN;
699*4882a593Smuzhiyun 	/* Power limit 2 time is only programmable on server SKU */
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 	msr_write(MSR_PKG_POWER_LIMIT, limit);
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	/* Set power limit values in MCHBAR as well */
704*4882a593Smuzhiyun 	writel(limit.lo, MCHBAR_REG(MCH_PKG_POWER_LIMIT_LO));
705*4882a593Smuzhiyun 	writel(limit.hi, MCHBAR_REG(MCH_PKG_POWER_LIMIT_HI));
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 	/* Set DDR RAPL power limit by copying from MMIO to MSR */
708*4882a593Smuzhiyun 	msr.lo = readl(MCHBAR_REG(MCH_DDR_POWER_LIMIT_LO));
709*4882a593Smuzhiyun 	msr.hi = readl(MCHBAR_REG(MCH_DDR_POWER_LIMIT_HI));
710*4882a593Smuzhiyun 	msr_write(MSR_DDR_RAPL_LIMIT, msr);
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun 	/* Use nominal TDP values for CPUs with configurable TDP */
713*4882a593Smuzhiyun 	if (cpu_config_tdp_levels()) {
714*4882a593Smuzhiyun 		msr = msr_read(MSR_CONFIG_TDP_NOMINAL);
715*4882a593Smuzhiyun 		limit.hi = 0;
716*4882a593Smuzhiyun 		limit.lo = msr.lo & 0xff;
717*4882a593Smuzhiyun 		msr_write(MSR_TURBO_ACTIVATION_RATIO, limit);
718*4882a593Smuzhiyun 	}
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun 
broadwell_get_info(struct udevice * dev,struct cpu_info * info)721*4882a593Smuzhiyun static int broadwell_get_info(struct udevice *dev, struct cpu_info *info)
722*4882a593Smuzhiyun {
723*4882a593Smuzhiyun 	msr_t msr;
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 	msr = msr_read(IA32_PERF_CTL);
726*4882a593Smuzhiyun 	info->cpu_freq = ((msr.lo >> 8) & 0xff) * BROADWELL_BCLK * 1000000;
727*4882a593Smuzhiyun 	info->features = 1 << CPU_FEAT_L1_CACHE | 1 << CPU_FEAT_MMU |
728*4882a593Smuzhiyun 		1 << CPU_FEAT_UCODE | 1 << CPU_FEAT_DEVICE_ID;
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 	return 0;
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun 
broadwell_get_count(struct udevice * dev)733*4882a593Smuzhiyun static int broadwell_get_count(struct udevice *dev)
734*4882a593Smuzhiyun {
735*4882a593Smuzhiyun 	return 4;
736*4882a593Smuzhiyun }
737*4882a593Smuzhiyun 
cpu_x86_broadwell_probe(struct udevice * dev)738*4882a593Smuzhiyun static int cpu_x86_broadwell_probe(struct udevice *dev)
739*4882a593Smuzhiyun {
740*4882a593Smuzhiyun 	if (dev->seq == 0) {
741*4882a593Smuzhiyun 		cpu_core_init(dev);
742*4882a593Smuzhiyun 		return broadwell_init(dev);
743*4882a593Smuzhiyun 	}
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	return 0;
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun static const struct cpu_ops cpu_x86_broadwell_ops = {
749*4882a593Smuzhiyun 	.get_desc	= cpu_x86_get_desc,
750*4882a593Smuzhiyun 	.get_info	= broadwell_get_info,
751*4882a593Smuzhiyun 	.get_count	= broadwell_get_count,
752*4882a593Smuzhiyun 	.get_vendor	= cpu_x86_get_vendor,
753*4882a593Smuzhiyun };
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun static const struct udevice_id cpu_x86_broadwell_ids[] = {
756*4882a593Smuzhiyun 	{ .compatible = "intel,core-i3-gen5" },
757*4882a593Smuzhiyun 	{ }
758*4882a593Smuzhiyun };
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun U_BOOT_DRIVER(cpu_x86_broadwell_drv) = {
761*4882a593Smuzhiyun 	.name		= "cpu_x86_broadwell",
762*4882a593Smuzhiyun 	.id		= UCLASS_CPU,
763*4882a593Smuzhiyun 	.of_match	= cpu_x86_broadwell_ids,
764*4882a593Smuzhiyun 	.bind		= cpu_x86_bind,
765*4882a593Smuzhiyun 	.probe		= cpu_x86_broadwell_probe,
766*4882a593Smuzhiyun 	.ops		= &cpu_x86_broadwell_ops,
767*4882a593Smuzhiyun 	.priv_auto_alloc_size	= sizeof(struct cpu_broadwell_priv),
768*4882a593Smuzhiyun };
769