1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2015 Google, Inc
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Based on code from coreboot
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <cpu.h>
11*4882a593Smuzhiyun #include <dm.h>
12*4882a593Smuzhiyun #include <pci.h>
13*4882a593Smuzhiyun #include <asm/cpu.h>
14*4882a593Smuzhiyun #include <asm/cpu_x86.h>
15*4882a593Smuzhiyun #include <asm/io.h>
16*4882a593Smuzhiyun #include <asm/lapic.h>
17*4882a593Smuzhiyun #include <asm/msr.h>
18*4882a593Smuzhiyun #include <asm/turbo.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define BYT_PRV_CLK 0x800
21*4882a593Smuzhiyun #define BYT_PRV_CLK_EN (1 << 0)
22*4882a593Smuzhiyun #define BYT_PRV_CLK_M_VAL_SHIFT 1
23*4882a593Smuzhiyun #define BYT_PRV_CLK_N_VAL_SHIFT 16
24*4882a593Smuzhiyun #define BYT_PRV_CLK_UPDATE (1 << 31)
25*4882a593Smuzhiyun
hsuart_clock_set(void * base)26*4882a593Smuzhiyun static void hsuart_clock_set(void *base)
27*4882a593Smuzhiyun {
28*4882a593Smuzhiyun u32 m, n, reg;
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun /*
31*4882a593Smuzhiyun * Configure the BayTrail UART clock for the internal HS UARTs
32*4882a593Smuzhiyun * (PCI devices) to 58982400 Hz
33*4882a593Smuzhiyun */
34*4882a593Smuzhiyun m = 0x2400;
35*4882a593Smuzhiyun n = 0x3d09;
36*4882a593Smuzhiyun reg = (m << BYT_PRV_CLK_M_VAL_SHIFT) | (n << BYT_PRV_CLK_N_VAL_SHIFT);
37*4882a593Smuzhiyun writel(reg, base + BYT_PRV_CLK);
38*4882a593Smuzhiyun reg |= BYT_PRV_CLK_EN | BYT_PRV_CLK_UPDATE;
39*4882a593Smuzhiyun writel(reg, base + BYT_PRV_CLK);
40*4882a593Smuzhiyun }
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /*
43*4882a593Smuzhiyun * Configure the internal clock of both SIO HS-UARTs, if they are enabled
44*4882a593Smuzhiyun * via FSP
45*4882a593Smuzhiyun */
arch_cpu_init_dm(void)46*4882a593Smuzhiyun int arch_cpu_init_dm(void)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun struct udevice *dev;
49*4882a593Smuzhiyun void *base;
50*4882a593Smuzhiyun int ret;
51*4882a593Smuzhiyun int i;
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun /* Loop over the 2 HS-UARTs */
54*4882a593Smuzhiyun for (i = 0; i < 2; i++) {
55*4882a593Smuzhiyun ret = dm_pci_bus_find_bdf(PCI_BDF(0, 0x1e, 3 + i), &dev);
56*4882a593Smuzhiyun if (!ret) {
57*4882a593Smuzhiyun base = dm_pci_map_bar(dev, PCI_BASE_ADDRESS_0,
58*4882a593Smuzhiyun PCI_REGION_MEM);
59*4882a593Smuzhiyun hsuart_clock_set(base);
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun return 0;
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun
set_max_freq(void)66*4882a593Smuzhiyun static void set_max_freq(void)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun msr_t perf_ctl;
69*4882a593Smuzhiyun msr_t msr;
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun /* Enable speed step */
72*4882a593Smuzhiyun msr = msr_read(MSR_IA32_MISC_ENABLES);
73*4882a593Smuzhiyun msr.lo |= (1 << 16);
74*4882a593Smuzhiyun msr_write(MSR_IA32_MISC_ENABLES, msr);
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun /*
77*4882a593Smuzhiyun * Set guaranteed ratio [21:16] from IACORE_RATIOS to bits [15:8] of
78*4882a593Smuzhiyun * the PERF_CTL
79*4882a593Smuzhiyun */
80*4882a593Smuzhiyun msr = msr_read(MSR_IACORE_RATIOS);
81*4882a593Smuzhiyun perf_ctl.lo = (msr.lo & 0x3f0000) >> 8;
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /*
84*4882a593Smuzhiyun * Set guaranteed vid [21:16] from IACORE_VIDS to bits [7:0] of
85*4882a593Smuzhiyun * the PERF_CTL
86*4882a593Smuzhiyun */
87*4882a593Smuzhiyun msr = msr_read(MSR_IACORE_VIDS);
88*4882a593Smuzhiyun perf_ctl.lo |= (msr.lo & 0x7f0000) >> 16;
89*4882a593Smuzhiyun perf_ctl.hi = 0;
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun msr_write(MSR_IA32_PERF_CTL, perf_ctl);
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun
cpu_x86_baytrail_probe(struct udevice * dev)94*4882a593Smuzhiyun static int cpu_x86_baytrail_probe(struct udevice *dev)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun if (!ll_boot_init())
97*4882a593Smuzhiyun return 0;
98*4882a593Smuzhiyun debug("Init BayTrail core\n");
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun /*
101*4882a593Smuzhiyun * On BayTrail the turbo disable bit is actually scoped at the
102*4882a593Smuzhiyun * building-block level, not package. For non-BSP cores that are
103*4882a593Smuzhiyun * within a building block, enable turbo. The cores within the BSP's
104*4882a593Smuzhiyun * building block will just see it already enabled and move on.
105*4882a593Smuzhiyun */
106*4882a593Smuzhiyun if (lapicid())
107*4882a593Smuzhiyun turbo_enable();
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun /* Dynamic L2 shrink enable and threshold */
110*4882a593Smuzhiyun msr_clrsetbits_64(MSR_PMG_CST_CONFIG_CONTROL, 0x3f000f, 0xe0008),
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /* Disable C1E */
113*4882a593Smuzhiyun msr_clrsetbits_64(MSR_POWER_CTL, 2, 0);
114*4882a593Smuzhiyun msr_setbits_64(MSR_POWER_MISC, 0x44);
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun /* Set this core to max frequency ratio */
117*4882a593Smuzhiyun set_max_freq();
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun return 0;
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
bus_freq(void)122*4882a593Smuzhiyun static unsigned bus_freq(void)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun msr_t clk_info = msr_read(MSR_BSEL_CR_OVERCLOCK_CONTROL);
125*4882a593Smuzhiyun switch (clk_info.lo & 0x3) {
126*4882a593Smuzhiyun case 0:
127*4882a593Smuzhiyun return 83333333;
128*4882a593Smuzhiyun case 1:
129*4882a593Smuzhiyun return 100000000;
130*4882a593Smuzhiyun case 2:
131*4882a593Smuzhiyun return 133333333;
132*4882a593Smuzhiyun case 3:
133*4882a593Smuzhiyun return 116666666;
134*4882a593Smuzhiyun default:
135*4882a593Smuzhiyun return 0;
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun
tsc_freq(void)139*4882a593Smuzhiyun static unsigned long tsc_freq(void)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun msr_t platform_info;
142*4882a593Smuzhiyun ulong bclk = bus_freq();
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun if (!bclk)
145*4882a593Smuzhiyun return 0;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun platform_info = msr_read(MSR_PLATFORM_INFO);
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun return bclk * ((platform_info.lo >> 8) & 0xff);
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
baytrail_get_info(struct udevice * dev,struct cpu_info * info)152*4882a593Smuzhiyun static int baytrail_get_info(struct udevice *dev, struct cpu_info *info)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun info->cpu_freq = tsc_freq();
155*4882a593Smuzhiyun info->features = 1 << CPU_FEAT_L1_CACHE | 1 << CPU_FEAT_MMU;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun return 0;
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
baytrail_get_count(struct udevice * dev)160*4882a593Smuzhiyun static int baytrail_get_count(struct udevice *dev)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun int ecx = 0;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun /*
165*4882a593Smuzhiyun * Use the algorithm described in Intel 64 and IA-32 Architectures
166*4882a593Smuzhiyun * Software Developer's Manual Volume 3 (3A, 3B & 3C): System
167*4882a593Smuzhiyun * Programming Guide, Jan-2015. Section 8.9.2: Hierarchical Mapping
168*4882a593Smuzhiyun * of CPUID Extended Topology Leaf.
169*4882a593Smuzhiyun */
170*4882a593Smuzhiyun while (1) {
171*4882a593Smuzhiyun struct cpuid_result leaf_b;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun leaf_b = cpuid_ext(0xb, ecx);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun /*
176*4882a593Smuzhiyun * Bay Trail doesn't have hyperthreading so just determine the
177*4882a593Smuzhiyun * number of cores by from level type (ecx[15:8] == * 2)
178*4882a593Smuzhiyun */
179*4882a593Smuzhiyun if ((leaf_b.ecx & 0xff00) == 0x0200)
180*4882a593Smuzhiyun return leaf_b.ebx & 0xffff;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun ecx++;
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun return 0;
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun static const struct cpu_ops cpu_x86_baytrail_ops = {
189*4882a593Smuzhiyun .get_desc = cpu_x86_get_desc,
190*4882a593Smuzhiyun .get_info = baytrail_get_info,
191*4882a593Smuzhiyun .get_count = baytrail_get_count,
192*4882a593Smuzhiyun .get_vendor = cpu_x86_get_vendor,
193*4882a593Smuzhiyun };
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun static const struct udevice_id cpu_x86_baytrail_ids[] = {
196*4882a593Smuzhiyun { .compatible = "intel,baytrail-cpu" },
197*4882a593Smuzhiyun { }
198*4882a593Smuzhiyun };
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun U_BOOT_DRIVER(cpu_x86_baytrail_drv) = {
201*4882a593Smuzhiyun .name = "cpu_x86_baytrail",
202*4882a593Smuzhiyun .id = UCLASS_CPU,
203*4882a593Smuzhiyun .of_match = cpu_x86_baytrail_ids,
204*4882a593Smuzhiyun .bind = cpu_x86_bind,
205*4882a593Smuzhiyun .probe = cpu_x86_baytrail_probe,
206*4882a593Smuzhiyun .ops = &cpu_x86_baytrail_ops,
207*4882a593Smuzhiyun };
208