xref: /OK3568_Linux_fs/u-boot/arch/x86/cpu/baytrail/acpi.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2016, Bin Meng <bmeng.cn@gmail.com>
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <cpu.h>
9*4882a593Smuzhiyun #include <dm.h>
10*4882a593Smuzhiyun #include <dm/uclass-internal.h>
11*4882a593Smuzhiyun #include <asm/acpi_s3.h>
12*4882a593Smuzhiyun #include <asm/acpi_table.h>
13*4882a593Smuzhiyun #include <asm/io.h>
14*4882a593Smuzhiyun #include <asm/tables.h>
15*4882a593Smuzhiyun #include <asm/arch/global_nvs.h>
16*4882a593Smuzhiyun #include <asm/arch/iomap.h>
17*4882a593Smuzhiyun 
acpi_create_fadt(struct acpi_fadt * fadt,struct acpi_facs * facs,void * dsdt)18*4882a593Smuzhiyun void acpi_create_fadt(struct acpi_fadt *fadt, struct acpi_facs *facs,
19*4882a593Smuzhiyun 		      void *dsdt)
20*4882a593Smuzhiyun {
21*4882a593Smuzhiyun 	struct acpi_table_header *header = &(fadt->header);
22*4882a593Smuzhiyun 	u16 pmbase = ACPI_BASE_ADDRESS;
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun 	memset((void *)fadt, 0, sizeof(struct acpi_fadt));
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun 	acpi_fill_header(header, "FACP");
27*4882a593Smuzhiyun 	header->length = sizeof(struct acpi_fadt);
28*4882a593Smuzhiyun 	header->revision = 4;
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun 	fadt->firmware_ctrl = (u32)facs;
31*4882a593Smuzhiyun 	fadt->dsdt = (u32)dsdt;
32*4882a593Smuzhiyun 	fadt->preferred_pm_profile = ACPI_PM_MOBILE;
33*4882a593Smuzhiyun 	fadt->sci_int = 9;
34*4882a593Smuzhiyun 	fadt->smi_cmd = 0;
35*4882a593Smuzhiyun 	fadt->acpi_enable = 0;
36*4882a593Smuzhiyun 	fadt->acpi_disable = 0;
37*4882a593Smuzhiyun 	fadt->s4bios_req = 0;
38*4882a593Smuzhiyun 	fadt->pstate_cnt = 0;
39*4882a593Smuzhiyun 	fadt->pm1a_evt_blk = pmbase;
40*4882a593Smuzhiyun 	fadt->pm1b_evt_blk = 0x0;
41*4882a593Smuzhiyun 	fadt->pm1a_cnt_blk = pmbase + 0x4;
42*4882a593Smuzhiyun 	fadt->pm1b_cnt_blk = 0x0;
43*4882a593Smuzhiyun 	fadt->pm2_cnt_blk = pmbase + 0x50;
44*4882a593Smuzhiyun 	fadt->pm_tmr_blk = pmbase + 0x8;
45*4882a593Smuzhiyun 	fadt->gpe0_blk = pmbase + 0x20;
46*4882a593Smuzhiyun 	fadt->gpe1_blk = 0;
47*4882a593Smuzhiyun 	fadt->pm1_evt_len = 4;
48*4882a593Smuzhiyun 	fadt->pm1_cnt_len = 2;
49*4882a593Smuzhiyun 	fadt->pm2_cnt_len = 1;
50*4882a593Smuzhiyun 	fadt->pm_tmr_len = 4;
51*4882a593Smuzhiyun 	fadt->gpe0_blk_len = 8;
52*4882a593Smuzhiyun 	fadt->gpe1_blk_len = 0;
53*4882a593Smuzhiyun 	fadt->gpe1_base = 0;
54*4882a593Smuzhiyun 	fadt->cst_cnt = 0;
55*4882a593Smuzhiyun 	fadt->p_lvl2_lat = ACPI_FADT_C2_NOT_SUPPORTED;
56*4882a593Smuzhiyun 	fadt->p_lvl3_lat = ACPI_FADT_C3_NOT_SUPPORTED;
57*4882a593Smuzhiyun 	fadt->flush_size = 0;
58*4882a593Smuzhiyun 	fadt->flush_stride = 0;
59*4882a593Smuzhiyun 	fadt->duty_offset = 1;
60*4882a593Smuzhiyun 	fadt->duty_width = 0;
61*4882a593Smuzhiyun 	fadt->day_alrm = 0x0d;
62*4882a593Smuzhiyun 	fadt->mon_alrm = 0x00;
63*4882a593Smuzhiyun 	fadt->century = 0x00;
64*4882a593Smuzhiyun 	fadt->iapc_boot_arch = ACPI_FADT_LEGACY_DEVICES | ACPI_FADT_8042;
65*4882a593Smuzhiyun 	fadt->flags = ACPI_FADT_WBINVD | ACPI_FADT_C1_SUPPORTED |
66*4882a593Smuzhiyun 		ACPI_FADT_C2_MP_SUPPORTED | ACPI_FADT_SLEEP_BUTTON |
67*4882a593Smuzhiyun 		ACPI_FADT_S4_RTC_WAKE | ACPI_FADT_RESET_REGISTER |
68*4882a593Smuzhiyun 		ACPI_FADT_PLATFORM_CLOCK;
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	fadt->reset_reg.space_id = ACPI_ADDRESS_SPACE_IO;
71*4882a593Smuzhiyun 	fadt->reset_reg.bit_width = 8;
72*4882a593Smuzhiyun 	fadt->reset_reg.bit_offset = 0;
73*4882a593Smuzhiyun 	fadt->reset_reg.access_size = ACPI_ACCESS_SIZE_BYTE_ACCESS;
74*4882a593Smuzhiyun 	fadt->reset_reg.addrl = IO_PORT_RESET;
75*4882a593Smuzhiyun 	fadt->reset_reg.addrh = 0;
76*4882a593Smuzhiyun 	fadt->reset_value = SYS_RST | RST_CPU | FULL_RST;
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	fadt->x_firmware_ctl_l = (u32)facs;
79*4882a593Smuzhiyun 	fadt->x_firmware_ctl_h = 0;
80*4882a593Smuzhiyun 	fadt->x_dsdt_l = (u32)dsdt;
81*4882a593Smuzhiyun 	fadt->x_dsdt_h = 0;
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	fadt->x_pm1a_evt_blk.space_id = ACPI_ADDRESS_SPACE_IO;
84*4882a593Smuzhiyun 	fadt->x_pm1a_evt_blk.bit_width = fadt->pm1_evt_len * 8;
85*4882a593Smuzhiyun 	fadt->x_pm1a_evt_blk.bit_offset = 0;
86*4882a593Smuzhiyun 	fadt->x_pm1a_evt_blk.access_size = ACPI_ACCESS_SIZE_DWORD_ACCESS;
87*4882a593Smuzhiyun 	fadt->x_pm1a_evt_blk.addrl = fadt->pm1a_evt_blk;
88*4882a593Smuzhiyun 	fadt->x_pm1a_evt_blk.addrh = 0x0;
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	fadt->x_pm1b_evt_blk.space_id = ACPI_ADDRESS_SPACE_IO;
91*4882a593Smuzhiyun 	fadt->x_pm1b_evt_blk.bit_width = 0;
92*4882a593Smuzhiyun 	fadt->x_pm1b_evt_blk.bit_offset = 0;
93*4882a593Smuzhiyun 	fadt->x_pm1b_evt_blk.access_size = 0;
94*4882a593Smuzhiyun 	fadt->x_pm1b_evt_blk.addrl = 0x0;
95*4882a593Smuzhiyun 	fadt->x_pm1b_evt_blk.addrh = 0x0;
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	fadt->x_pm1a_cnt_blk.space_id = ACPI_ADDRESS_SPACE_IO;
98*4882a593Smuzhiyun 	fadt->x_pm1a_cnt_blk.bit_width = fadt->pm1_cnt_len * 8;
99*4882a593Smuzhiyun 	fadt->x_pm1a_cnt_blk.bit_offset = 0;
100*4882a593Smuzhiyun 	fadt->x_pm1a_cnt_blk.access_size = ACPI_ACCESS_SIZE_WORD_ACCESS;
101*4882a593Smuzhiyun 	fadt->x_pm1a_cnt_blk.addrl = fadt->pm1a_cnt_blk;
102*4882a593Smuzhiyun 	fadt->x_pm1a_cnt_blk.addrh = 0x0;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	fadt->x_pm1b_cnt_blk.space_id = ACPI_ADDRESS_SPACE_IO;
105*4882a593Smuzhiyun 	fadt->x_pm1b_cnt_blk.bit_width = 0;
106*4882a593Smuzhiyun 	fadt->x_pm1b_cnt_blk.bit_offset = 0;
107*4882a593Smuzhiyun 	fadt->x_pm1b_cnt_blk.access_size = 0;
108*4882a593Smuzhiyun 	fadt->x_pm1b_cnt_blk.addrl = 0x0;
109*4882a593Smuzhiyun 	fadt->x_pm1b_cnt_blk.addrh = 0x0;
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	fadt->x_pm2_cnt_blk.space_id = ACPI_ADDRESS_SPACE_IO;
112*4882a593Smuzhiyun 	fadt->x_pm2_cnt_blk.bit_width = fadt->pm2_cnt_len * 8;
113*4882a593Smuzhiyun 	fadt->x_pm2_cnt_blk.bit_offset = 0;
114*4882a593Smuzhiyun 	fadt->x_pm2_cnt_blk.access_size = ACPI_ACCESS_SIZE_BYTE_ACCESS;
115*4882a593Smuzhiyun 	fadt->x_pm2_cnt_blk.addrl = fadt->pm2_cnt_blk;
116*4882a593Smuzhiyun 	fadt->x_pm2_cnt_blk.addrh = 0x0;
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	fadt->x_pm_tmr_blk.space_id = ACPI_ADDRESS_SPACE_IO;
119*4882a593Smuzhiyun 	fadt->x_pm_tmr_blk.bit_width = fadt->pm_tmr_len * 8;
120*4882a593Smuzhiyun 	fadt->x_pm_tmr_blk.bit_offset = 0;
121*4882a593Smuzhiyun 	fadt->x_pm_tmr_blk.access_size = ACPI_ACCESS_SIZE_DWORD_ACCESS;
122*4882a593Smuzhiyun 	fadt->x_pm_tmr_blk.addrl = fadt->pm_tmr_blk;
123*4882a593Smuzhiyun 	fadt->x_pm_tmr_blk.addrh = 0x0;
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	fadt->x_gpe0_blk.space_id = ACPI_ADDRESS_SPACE_IO;
126*4882a593Smuzhiyun 	fadt->x_gpe0_blk.bit_width = fadt->gpe0_blk_len * 8;
127*4882a593Smuzhiyun 	fadt->x_gpe0_blk.bit_offset = 0;
128*4882a593Smuzhiyun 	fadt->x_gpe0_blk.access_size = ACPI_ACCESS_SIZE_DWORD_ACCESS;
129*4882a593Smuzhiyun 	fadt->x_gpe0_blk.addrl = fadt->gpe0_blk;
130*4882a593Smuzhiyun 	fadt->x_gpe0_blk.addrh = 0x0;
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	fadt->x_gpe1_blk.space_id = ACPI_ADDRESS_SPACE_IO;
133*4882a593Smuzhiyun 	fadt->x_gpe1_blk.bit_width = 0;
134*4882a593Smuzhiyun 	fadt->x_gpe1_blk.bit_offset = 0;
135*4882a593Smuzhiyun 	fadt->x_gpe1_blk.access_size = 0;
136*4882a593Smuzhiyun 	fadt->x_gpe1_blk.addrl = 0x0;
137*4882a593Smuzhiyun 	fadt->x_gpe1_blk.addrh = 0x0;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	header->checksum = table_compute_checksum(fadt, header->length);
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun 
acpi_create_gnvs(struct acpi_global_nvs * gnvs)142*4882a593Smuzhiyun void acpi_create_gnvs(struct acpi_global_nvs *gnvs)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun 	struct udevice *dev;
145*4882a593Smuzhiyun 	int ret;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	/* at least we have one processor */
148*4882a593Smuzhiyun 	gnvs->pcnt = 1;
149*4882a593Smuzhiyun 	/* override the processor count with actual number */
150*4882a593Smuzhiyun 	ret = uclass_find_first_device(UCLASS_CPU, &dev);
151*4882a593Smuzhiyun 	if (ret == 0 && dev != NULL) {
152*4882a593Smuzhiyun 		ret = cpu_get_count(dev);
153*4882a593Smuzhiyun 		if (ret > 0)
154*4882a593Smuzhiyun 			gnvs->pcnt = ret;
155*4882a593Smuzhiyun 	}
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	/* determine whether internal uart is on */
158*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_INTERNAL_UART))
159*4882a593Smuzhiyun 		gnvs->iuart_en = 1;
160*4882a593Smuzhiyun 	else
161*4882a593Smuzhiyun 		gnvs->iuart_en = 0;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun #ifdef CONFIG_HAVE_ACPI_RESUME
165*4882a593Smuzhiyun /*
166*4882a593Smuzhiyun  * The following two routines are called at a very early stage, even before
167*4882a593Smuzhiyun  * FSP 2nd phase API fsp_init() is called. Registers off ACPI_BASE_ADDRESS
168*4882a593Smuzhiyun  * and PMC_BASE_ADDRESS are accessed, so we need make sure the base addresses
169*4882a593Smuzhiyun  * of these two blocks are programmed by either U-Boot or FSP.
170*4882a593Smuzhiyun  *
171*4882a593Smuzhiyun  * It has been verified that 1st phase API (see arch/x86/lib/fsp/fsp_car.S)
172*4882a593Smuzhiyun  * on Intel BayTrail SoC already initializes these two base addresses so
173*4882a593Smuzhiyun  * we are safe to access these registers here.
174*4882a593Smuzhiyun  */
175*4882a593Smuzhiyun 
chipset_prev_sleep_state(void)176*4882a593Smuzhiyun enum acpi_sleep_state chipset_prev_sleep_state(void)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun 	u32 pm1_sts;
179*4882a593Smuzhiyun 	u32 pm1_cnt;
180*4882a593Smuzhiyun 	u32 gen_pmcon1;
181*4882a593Smuzhiyun 	enum acpi_sleep_state prev_sleep_state = ACPI_S0;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	/* Read Power State */
184*4882a593Smuzhiyun 	pm1_sts = inw(ACPI_BASE_ADDRESS + PM1_STS);
185*4882a593Smuzhiyun 	pm1_cnt = inl(ACPI_BASE_ADDRESS + PM1_CNT);
186*4882a593Smuzhiyun 	gen_pmcon1 = readl(PMC_BASE_ADDRESS + GEN_PMCON1);
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	debug("PM1_STS = 0x%x PM1_CNT = 0x%x GEN_PMCON1 = 0x%x\n",
189*4882a593Smuzhiyun 	      pm1_sts, pm1_cnt, gen_pmcon1);
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	if (pm1_sts & WAK_STS)
192*4882a593Smuzhiyun 		prev_sleep_state = acpi_sleep_from_pm1(pm1_cnt);
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	if (gen_pmcon1 & (PWR_FLR | SUS_PWR_FLR))
195*4882a593Smuzhiyun 		prev_sleep_state = ACPI_S5;
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	return prev_sleep_state;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun 
chipset_clear_sleep_state(void)200*4882a593Smuzhiyun void chipset_clear_sleep_state(void)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun 	u32 pm1_cnt;
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	pm1_cnt = inl(ACPI_BASE_ADDRESS + PM1_CNT);
205*4882a593Smuzhiyun 	outl(pm1_cnt & ~(SLP_TYP), ACPI_BASE_ADDRESS + PM1_CNT);
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun #endif
208