xref: /OK3568_Linux_fs/u-boot/arch/sh/include/asm/system.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun #ifndef __ASM_SH_SYSTEM_H
2*4882a593Smuzhiyun #define __ASM_SH_SYSTEM_H
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun /*
5*4882a593Smuzhiyun  * Copyright (C) 1999, 2000  Niibe Yutaka  &  Kaz Kojima
6*4882a593Smuzhiyun  * Copyright (C) 2002 Paul Mundt
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * from linux kernel code.
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <asm/irqflags.h>
12*4882a593Smuzhiyun #include <asm/types.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun /*
15*4882a593Smuzhiyun  *	switch_to() should switch tasks to task nr n, first
16*4882a593Smuzhiyun  */
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define switch_to(prev, next, last) do {				\
19*4882a593Smuzhiyun  struct task_struct *__last;						\
20*4882a593Smuzhiyun  register unsigned long *__ts1 __asm__ ("r1") = &prev->thread.sp;	\
21*4882a593Smuzhiyun  register unsigned long *__ts2 __asm__ ("r2") = &prev->thread.pc;	\
22*4882a593Smuzhiyun  register unsigned long *__ts4 __asm__ ("r4") = (unsigned long *)prev;	\
23*4882a593Smuzhiyun  register unsigned long *__ts5 __asm__ ("r5") = (unsigned long *)next;	\
24*4882a593Smuzhiyun  register unsigned long *__ts6 __asm__ ("r6") = &next->thread.sp;	\
25*4882a593Smuzhiyun  register unsigned long __ts7 __asm__ ("r7") = next->thread.pc;		\
26*4882a593Smuzhiyun  __asm__ __volatile__ (".balign 4\n\t"					\
27*4882a593Smuzhiyun 		       "stc.l	gbr, @-r15\n\t"				\
28*4882a593Smuzhiyun 		       "sts.l	pr, @-r15\n\t"				\
29*4882a593Smuzhiyun 		       "mov.l	r8, @-r15\n\t"				\
30*4882a593Smuzhiyun 		       "mov.l	r9, @-r15\n\t"				\
31*4882a593Smuzhiyun 		       "mov.l	r10, @-r15\n\t"				\
32*4882a593Smuzhiyun 		       "mov.l	r11, @-r15\n\t"				\
33*4882a593Smuzhiyun 		       "mov.l	r12, @-r15\n\t"				\
34*4882a593Smuzhiyun 		       "mov.l	r13, @-r15\n\t"				\
35*4882a593Smuzhiyun 		       "mov.l	r14, @-r15\n\t"				\
36*4882a593Smuzhiyun 		       "mov.l	r15, @r1	! save SP\n\t"		\
37*4882a593Smuzhiyun 		       "mov.l	@r6, r15	! change to new stack\n\t" \
38*4882a593Smuzhiyun 		       "mova	1f, %0\n\t"				\
39*4882a593Smuzhiyun 		       "mov.l	%0, @r2		! save PC\n\t"		\
40*4882a593Smuzhiyun 		       "mov.l	2f, %0\n\t"				\
41*4882a593Smuzhiyun 		       "jmp	@%0		! call __switch_to\n\t" \
42*4882a593Smuzhiyun 		       " lds	r7, pr		!  with return to new PC\n\t" \
43*4882a593Smuzhiyun 		       ".balign	4\n"					\
44*4882a593Smuzhiyun 		       "2:\n\t"						\
45*4882a593Smuzhiyun 		       ".long	__switch_to\n"				\
46*4882a593Smuzhiyun 		       "1:\n\t"						\
47*4882a593Smuzhiyun 		       "mov.l	@r15+, r14\n\t"				\
48*4882a593Smuzhiyun 		       "mov.l	@r15+, r13\n\t"				\
49*4882a593Smuzhiyun 		       "mov.l	@r15+, r12\n\t"				\
50*4882a593Smuzhiyun 		       "mov.l	@r15+, r11\n\t"				\
51*4882a593Smuzhiyun 		       "mov.l	@r15+, r10\n\t"				\
52*4882a593Smuzhiyun 		       "mov.l	@r15+, r9\n\t"				\
53*4882a593Smuzhiyun 		       "mov.l	@r15+, r8\n\t"				\
54*4882a593Smuzhiyun 		       "lds.l	@r15+, pr\n\t"				\
55*4882a593Smuzhiyun 		       "ldc.l	@r15+, gbr\n\t"				\
56*4882a593Smuzhiyun 		       : "=z" (__last)					\
57*4882a593Smuzhiyun 		       : "r" (__ts1), "r" (__ts2), "r" (__ts4),		\
58*4882a593Smuzhiyun 			 "r" (__ts5), "r" (__ts6), "r" (__ts7)		\
59*4882a593Smuzhiyun 		       : "r3", "t");					\
60*4882a593Smuzhiyun 	last = __last;							\
61*4882a593Smuzhiyun } while (0)
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun /*
64*4882a593Smuzhiyun  * On SMP systems, when the scheduler does migration-cost autodetection,
65*4882a593Smuzhiyun  * it needs a way to flush as much of the CPU's caches as possible.
66*4882a593Smuzhiyun  *
67*4882a593Smuzhiyun  * TODO: fill this in!
68*4882a593Smuzhiyun  */
sched_cacheflush(void)69*4882a593Smuzhiyun static inline void sched_cacheflush(void)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #ifdef CONFIG_CPU_SH4A
74*4882a593Smuzhiyun #define __icbi()			\
75*4882a593Smuzhiyun {					\
76*4882a593Smuzhiyun 	unsigned long __addr;		\
77*4882a593Smuzhiyun 	__addr = 0xa8000000;		\
78*4882a593Smuzhiyun 	__asm__ __volatile__(		\
79*4882a593Smuzhiyun 		"icbi   %0\n\t"		\
80*4882a593Smuzhiyun 		: /* no output */	\
81*4882a593Smuzhiyun 		: "m" (__m(__addr)));	\
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun #endif
84*4882a593Smuzhiyun 
tas(volatile int * m)85*4882a593Smuzhiyun static inline unsigned long tas(volatile int *m)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun 	unsigned long retval;
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	__asm__ __volatile__ ("tas.b	@%1\n\t"
90*4882a593Smuzhiyun 			      "movt	%0"
91*4882a593Smuzhiyun 			      : "=r" (retval): "r" (m): "t", "memory");
92*4882a593Smuzhiyun 	return retval;
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun /*
96*4882a593Smuzhiyun  * A brief note on ctrl_barrier(), the control register write barrier.
97*4882a593Smuzhiyun  *
98*4882a593Smuzhiyun  * Legacy SH cores typically require a sequence of 8 nops after
99*4882a593Smuzhiyun  * modification of a control register in order for the changes to take
100*4882a593Smuzhiyun  * effect. On newer cores (like the sh4a and sh5) this is accomplished
101*4882a593Smuzhiyun  * with icbi.
102*4882a593Smuzhiyun  *
103*4882a593Smuzhiyun  * Also note that on sh4a in the icbi case we can forego a synco for the
104*4882a593Smuzhiyun  * write barrier, as it's not necessary for control registers.
105*4882a593Smuzhiyun  *
106*4882a593Smuzhiyun  * Historically we have only done this type of barrier for the MMUCR, but
107*4882a593Smuzhiyun  * it's also necessary for the CCR, so we make it generic here instead.
108*4882a593Smuzhiyun  */
109*4882a593Smuzhiyun #ifdef CONFIG_CPU_SH4A
110*4882a593Smuzhiyun #define mb()		__asm__ __volatile__ ("synco": : :"memory")
111*4882a593Smuzhiyun #define rmb()		mb()
112*4882a593Smuzhiyun #define wmb()		__asm__ __volatile__ ("synco": : :"memory")
113*4882a593Smuzhiyun #define ctrl_barrier()	__icbi()
114*4882a593Smuzhiyun #define read_barrier_depends()	do { } while(0)
115*4882a593Smuzhiyun #else
116*4882a593Smuzhiyun #define mb()		__asm__ __volatile__ ("": : :"memory")
117*4882a593Smuzhiyun #define rmb()		mb()
118*4882a593Smuzhiyun #define wmb()		__asm__ __volatile__ ("": : :"memory")
119*4882a593Smuzhiyun #define ctrl_barrier()	__asm__ __volatile__ ("nop;nop;nop;nop;nop;nop;nop;nop")
120*4882a593Smuzhiyun #define read_barrier_depends()	do { } while(0)
121*4882a593Smuzhiyun #endif
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun #ifdef CONFIG_SMP
124*4882a593Smuzhiyun #define smp_mb()	mb()
125*4882a593Smuzhiyun #define smp_rmb()	rmb()
126*4882a593Smuzhiyun #define smp_wmb()	wmb()
127*4882a593Smuzhiyun #define smp_read_barrier_depends()	read_barrier_depends()
128*4882a593Smuzhiyun #else
129*4882a593Smuzhiyun #define smp_mb()	barrier()
130*4882a593Smuzhiyun #define smp_rmb()	barrier()
131*4882a593Smuzhiyun #define smp_wmb()	barrier()
132*4882a593Smuzhiyun #define smp_read_barrier_depends()	do { } while(0)
133*4882a593Smuzhiyun #endif
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun #define set_mb(var, value) do { xchg(&var, value); } while (0)
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun /*
138*4882a593Smuzhiyun  * Jump to P2 area.
139*4882a593Smuzhiyun  * When handling TLB or caches, we need to do it from P2 area.
140*4882a593Smuzhiyun  */
141*4882a593Smuzhiyun #define jump_to_P2()			\
142*4882a593Smuzhiyun do {					\
143*4882a593Smuzhiyun 	unsigned long __dummy;		\
144*4882a593Smuzhiyun 	__asm__ __volatile__(		\
145*4882a593Smuzhiyun 		"mov.l	1f, %0\n\t"	\
146*4882a593Smuzhiyun 		"or	%1, %0\n\t"	\
147*4882a593Smuzhiyun 		"jmp	@%0\n\t"	\
148*4882a593Smuzhiyun 		" nop\n\t"		\
149*4882a593Smuzhiyun 		".balign 4\n"		\
150*4882a593Smuzhiyun 		"1:	.long 2f\n"	\
151*4882a593Smuzhiyun 		"2:"			\
152*4882a593Smuzhiyun 		: "=&r" (__dummy)	\
153*4882a593Smuzhiyun 		: "r" (0x20000000));	\
154*4882a593Smuzhiyun } while (0)
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun /*
157*4882a593Smuzhiyun  * Back to P1 area.
158*4882a593Smuzhiyun  */
159*4882a593Smuzhiyun #define back_to_P1()					\
160*4882a593Smuzhiyun do {							\
161*4882a593Smuzhiyun 	unsigned long __dummy;				\
162*4882a593Smuzhiyun 	ctrl_barrier();					\
163*4882a593Smuzhiyun 	__asm__ __volatile__(				\
164*4882a593Smuzhiyun 		"mov.l	1f, %0\n\t"			\
165*4882a593Smuzhiyun 		"jmp	@%0\n\t"			\
166*4882a593Smuzhiyun 		" nop\n\t"				\
167*4882a593Smuzhiyun 		".balign 4\n"				\
168*4882a593Smuzhiyun 		"1:	.long 2f\n"			\
169*4882a593Smuzhiyun 		"2:"					\
170*4882a593Smuzhiyun 		: "=&r" (__dummy));			\
171*4882a593Smuzhiyun } while (0)
172*4882a593Smuzhiyun 
xchg_u32(volatile u32 * m,unsigned long val)173*4882a593Smuzhiyun static inline unsigned long xchg_u32(volatile u32 *m, unsigned long val)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun 	unsigned long flags, retval;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	local_irq_save(flags);
178*4882a593Smuzhiyun 	retval = *m;
179*4882a593Smuzhiyun 	*m = val;
180*4882a593Smuzhiyun 	local_irq_restore(flags);
181*4882a593Smuzhiyun 	return retval;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun 
xchg_u8(volatile u8 * m,unsigned long val)184*4882a593Smuzhiyun static inline unsigned long xchg_u8(volatile u8 *m, unsigned long val)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun 	unsigned long flags, retval;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	local_irq_save(flags);
189*4882a593Smuzhiyun 	retval = *m;
190*4882a593Smuzhiyun 	*m = val & 0xff;
191*4882a593Smuzhiyun 	local_irq_restore(flags);
192*4882a593Smuzhiyun 	return retval;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun extern void __xchg_called_with_bad_pointer(void);
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun #define __xchg(ptr, x, size)				\
198*4882a593Smuzhiyun ({							\
199*4882a593Smuzhiyun 	unsigned long __xchg__res;			\
200*4882a593Smuzhiyun 	volatile void *__xchg_ptr = (ptr);		\
201*4882a593Smuzhiyun 	switch (size) {					\
202*4882a593Smuzhiyun 	case 4:						\
203*4882a593Smuzhiyun 		__xchg__res = xchg_u32(__xchg_ptr, x);	\
204*4882a593Smuzhiyun 		break;					\
205*4882a593Smuzhiyun 	case 1:						\
206*4882a593Smuzhiyun 		__xchg__res = xchg_u8(__xchg_ptr, x);	\
207*4882a593Smuzhiyun 		break;					\
208*4882a593Smuzhiyun 	default:					\
209*4882a593Smuzhiyun 		__xchg_called_with_bad_pointer();	\
210*4882a593Smuzhiyun 		__xchg__res = x;			\
211*4882a593Smuzhiyun 		break;					\
212*4882a593Smuzhiyun 	}						\
213*4882a593Smuzhiyun 							\
214*4882a593Smuzhiyun 	__xchg__res;					\
215*4882a593Smuzhiyun })
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun #define xchg(ptr,x)	\
218*4882a593Smuzhiyun 	((__typeof__(*(ptr)))__xchg((ptr),(unsigned long)(x), sizeof(*(ptr))))
219*4882a593Smuzhiyun 
__cmpxchg_u32(volatile int * m,unsigned long old,unsigned long new)220*4882a593Smuzhiyun static inline unsigned long __cmpxchg_u32(volatile int * m, unsigned long old,
221*4882a593Smuzhiyun 	unsigned long new)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun 	__u32 retval;
224*4882a593Smuzhiyun 	unsigned long flags;
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	local_irq_save(flags);
227*4882a593Smuzhiyun 	retval = *m;
228*4882a593Smuzhiyun 	if (retval == old)
229*4882a593Smuzhiyun 		*m = new;
230*4882a593Smuzhiyun 	local_irq_restore(flags);       /* implies memory barrier  */
231*4882a593Smuzhiyun 	return retval;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun /* This function doesn't exist, so you'll get a linker error
235*4882a593Smuzhiyun  * if something tries to do an invalid cmpxchg(). */
236*4882a593Smuzhiyun extern void __cmpxchg_called_with_bad_pointer(void);
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun #define __HAVE_ARCH_CMPXCHG 1
239*4882a593Smuzhiyun 
__cmpxchg(volatile void * ptr,unsigned long old,unsigned long new,int size)240*4882a593Smuzhiyun static inline unsigned long __cmpxchg(volatile void * ptr, unsigned long old,
241*4882a593Smuzhiyun 		unsigned long new, int size)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun 	switch (size) {
244*4882a593Smuzhiyun 	case 4:
245*4882a593Smuzhiyun 		return __cmpxchg_u32(ptr, old, new);
246*4882a593Smuzhiyun 	}
247*4882a593Smuzhiyun 	__cmpxchg_called_with_bad_pointer();
248*4882a593Smuzhiyun 	return old;
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun #define cmpxchg(ptr,o,n)						 \
252*4882a593Smuzhiyun   ({									 \
253*4882a593Smuzhiyun      __typeof__(*(ptr)) _o_ = (o);					 \
254*4882a593Smuzhiyun      __typeof__(*(ptr)) _n_ = (n);					 \
255*4882a593Smuzhiyun      (__typeof__(*(ptr))) __cmpxchg((ptr), (unsigned long)_o_,		 \
256*4882a593Smuzhiyun 				    (unsigned long)_n_, sizeof(*(ptr))); \
257*4882a593Smuzhiyun   })
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun extern void *set_exception_table_vec(unsigned int vec, void *handler);
260*4882a593Smuzhiyun 
set_exception_table_evt(unsigned int evt,void * handler)261*4882a593Smuzhiyun static inline void *set_exception_table_evt(unsigned int evt, void *handler)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun 	return set_exception_table_vec(evt >> 5, handler);
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun /* XXX
267*4882a593Smuzhiyun  * disable hlt during certain critical i/o operations
268*4882a593Smuzhiyun  */
269*4882a593Smuzhiyun #define HAVE_DISABLE_HLT
270*4882a593Smuzhiyun void disable_hlt(void);
271*4882a593Smuzhiyun void enable_hlt(void);
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun #define arch_align_stack(x) (x)
274*4882a593Smuzhiyun 
trigger_address_error(void)275*4882a593Smuzhiyun static inline void trigger_address_error(void)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun 	set_bl_bit();
278*4882a593Smuzhiyun 	__asm__ __volatile__ (
279*4882a593Smuzhiyun 		"mov.l @%1, %0"
280*4882a593Smuzhiyun 		:
281*4882a593Smuzhiyun 		: "r" (0x10000000), "r" (0x80000001)
282*4882a593Smuzhiyun 	);
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun #endif
286