xref: /OK3568_Linux_fs/u-boot/arch/sh/cpu/sh4/cache.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2016 Vladimir Zapolskiy <vz@mleia.com>
3*4882a593Smuzhiyun  * (C) Copyright 2007 Nobuhiro Iwamatsu <iwamatsu@nigauri.org>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <command.h>
10*4882a593Smuzhiyun #include <asm/io.h>
11*4882a593Smuzhiyun #include <asm/processor.h>
12*4882a593Smuzhiyun #include <asm/system.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #define CACHE_VALID       1
15*4882a593Smuzhiyun #define CACHE_UPDATED     2
16*4882a593Smuzhiyun 
cache_wback_all(void)17*4882a593Smuzhiyun static inline void cache_wback_all(void)
18*4882a593Smuzhiyun {
19*4882a593Smuzhiyun 	unsigned long addr, data, i, j;
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun 	for (i = 0; i < CACHE_OC_NUM_ENTRIES; i++) {
22*4882a593Smuzhiyun 		for (j = 0; j < CACHE_OC_NUM_WAYS; j++) {
23*4882a593Smuzhiyun 			addr = CACHE_OC_ADDRESS_ARRAY
24*4882a593Smuzhiyun 				| (j << CACHE_OC_WAY_SHIFT)
25*4882a593Smuzhiyun 				| (i << CACHE_OC_ENTRY_SHIFT);
26*4882a593Smuzhiyun 			data = inl(addr);
27*4882a593Smuzhiyun 			if (data & CACHE_UPDATED) {
28*4882a593Smuzhiyun 				data &= ~CACHE_UPDATED;
29*4882a593Smuzhiyun 				outl(data, addr);
30*4882a593Smuzhiyun 			}
31*4882a593Smuzhiyun 		}
32*4882a593Smuzhiyun 	}
33*4882a593Smuzhiyun }
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define CACHE_ENABLE      0
36*4882a593Smuzhiyun #define CACHE_DISABLE     1
37*4882a593Smuzhiyun 
cache_control(unsigned int cmd)38*4882a593Smuzhiyun static int cache_control(unsigned int cmd)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun 	unsigned long ccr;
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun 	jump_to_P2();
43*4882a593Smuzhiyun 	ccr = inl(CCR);
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun 	if (ccr & CCR_CACHE_ENABLE)
46*4882a593Smuzhiyun 		cache_wback_all();
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 	if (cmd == CACHE_DISABLE)
49*4882a593Smuzhiyun 		outl(CCR_CACHE_STOP, CCR);
50*4882a593Smuzhiyun 	else
51*4882a593Smuzhiyun 		outl(CCR_CACHE_INIT, CCR);
52*4882a593Smuzhiyun 	back_to_P1();
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	return 0;
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun 
flush_dcache_range(unsigned long start,unsigned long end)57*4882a593Smuzhiyun void flush_dcache_range(unsigned long start, unsigned long end)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun 	u32 v;
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	start &= ~(L1_CACHE_BYTES - 1);
62*4882a593Smuzhiyun 	for (v = start; v < end; v += L1_CACHE_BYTES) {
63*4882a593Smuzhiyun 		asm volatile ("ocbp     %0" :	/* no output */
64*4882a593Smuzhiyun 			      : "m" (__m(v)));
65*4882a593Smuzhiyun 	}
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun 
invalidate_dcache_range(unsigned long start,unsigned long end)68*4882a593Smuzhiyun void invalidate_dcache_range(unsigned long start, unsigned long end)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun 	u32 v;
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	start &= ~(L1_CACHE_BYTES - 1);
73*4882a593Smuzhiyun 	for (v = start; v < end; v += L1_CACHE_BYTES) {
74*4882a593Smuzhiyun 		asm volatile ("ocbi     %0" :	/* no output */
75*4882a593Smuzhiyun 			      : "m" (__m(v)));
76*4882a593Smuzhiyun 	}
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun 
flush_cache(unsigned long addr,unsigned long size)79*4882a593Smuzhiyun void flush_cache(unsigned long addr, unsigned long size)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun 	flush_dcache_range(addr , addr + size);
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun 
icache_enable(void)84*4882a593Smuzhiyun void icache_enable(void)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun 	cache_control(CACHE_ENABLE);
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun 
icache_disable(void)89*4882a593Smuzhiyun void icache_disable(void)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun 	cache_control(CACHE_DISABLE);
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun 
icache_status(void)94*4882a593Smuzhiyun int icache_status(void)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun 	return 0;
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun 
dcache_enable(void)99*4882a593Smuzhiyun void dcache_enable(void)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun 
dcache_disable(void)103*4882a593Smuzhiyun void dcache_disable(void)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun 
dcache_status(void)107*4882a593Smuzhiyun int dcache_status(void)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun 	return 0;
110*4882a593Smuzhiyun }
111