1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2007,2008 Nobuhiro Iwamatsu <iwamatsu@nigauri.org>
3*4882a593Smuzhiyun * Copyright (C) 2008 Renesas Solutions Corp.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <command.h>
10*4882a593Smuzhiyun #include <asm/processor.h>
11*4882a593Smuzhiyun #include <asm/io.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #define STBCR4 0xFFFE040C
14*4882a593Smuzhiyun #define cmt_clock_enable() do {\
15*4882a593Smuzhiyun writeb(readb(STBCR4) & ~0x04, STBCR4);\
16*4882a593Smuzhiyun } while (0)
17*4882a593Smuzhiyun #define scif0_enable() do {\
18*4882a593Smuzhiyun writeb(readb(STBCR4) & ~0x80, STBCR4);\
19*4882a593Smuzhiyun } while (0)
20*4882a593Smuzhiyun #define scif3_enable() do {\
21*4882a593Smuzhiyun writeb(readb(STBCR4) & ~0x10, STBCR4);\
22*4882a593Smuzhiyun } while (0)
23*4882a593Smuzhiyun
checkcpu(void)24*4882a593Smuzhiyun int checkcpu(void)
25*4882a593Smuzhiyun {
26*4882a593Smuzhiyun puts("CPU: SH2\n");
27*4882a593Smuzhiyun return 0;
28*4882a593Smuzhiyun }
29*4882a593Smuzhiyun
cpu_init(void)30*4882a593Smuzhiyun int cpu_init(void)
31*4882a593Smuzhiyun {
32*4882a593Smuzhiyun /* SCIF enable */
33*4882a593Smuzhiyun #if defined(CONFIG_CONS_SCIF3)
34*4882a593Smuzhiyun scif3_enable();
35*4882a593Smuzhiyun #else
36*4882a593Smuzhiyun scif0_enable();
37*4882a593Smuzhiyun #endif
38*4882a593Smuzhiyun /* CMT clock enable */
39*4882a593Smuzhiyun cmt_clock_enable() ;
40*4882a593Smuzhiyun return 0;
41*4882a593Smuzhiyun }
42*4882a593Smuzhiyun
cleanup_before_linux(void)43*4882a593Smuzhiyun int cleanup_before_linux(void)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun disable_interrupts();
46*4882a593Smuzhiyun return 0;
47*4882a593Smuzhiyun }
48*4882a593Smuzhiyun
do_reset(cmd_tbl_t * cmdtp,int flag,int argc,char * const argv[])49*4882a593Smuzhiyun int do_reset(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
50*4882a593Smuzhiyun {
51*4882a593Smuzhiyun disable_interrupts();
52*4882a593Smuzhiyun reset_cpu(0);
53*4882a593Smuzhiyun return 0;
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun
flush_cache(unsigned long addr,unsigned long size)56*4882a593Smuzhiyun void flush_cache(unsigned long addr, unsigned long size)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun
icache_enable(void)61*4882a593Smuzhiyun void icache_enable(void)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun
icache_disable(void)65*4882a593Smuzhiyun void icache_disable(void)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun
icache_status(void)69*4882a593Smuzhiyun int icache_status(void)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun return 0;
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun
dcache_enable(void)74*4882a593Smuzhiyun void dcache_enable(void)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun
dcache_disable(void)78*4882a593Smuzhiyun void dcache_disable(void)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun
dcache_status(void)82*4882a593Smuzhiyun int dcache_status(void)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun return 0;
85*4882a593Smuzhiyun }
86