1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright 2013 Lucas Stach, Pengutronix <l.stach@pengutronix.de> 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify 5*4882a593Smuzhiyun * it under the terms of the GNU General Public License version 2 as 6*4882a593Smuzhiyun * published by the Free Software Foundation. 7*4882a593Smuzhiyun * 8*4882a593Smuzhiyun */ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #ifndef __DT_BINDINGS_CLOCK_IMX5_H 11*4882a593Smuzhiyun #define __DT_BINDINGS_CLOCK_IMX5_H 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun #define IMX5_CLK_DUMMY 0 14*4882a593Smuzhiyun #define IMX5_CLK_CKIL 1 15*4882a593Smuzhiyun #define IMX5_CLK_OSC 2 16*4882a593Smuzhiyun #define IMX5_CLK_CKIH1 3 17*4882a593Smuzhiyun #define IMX5_CLK_CKIH2 4 18*4882a593Smuzhiyun #define IMX5_CLK_AHB 5 19*4882a593Smuzhiyun #define IMX5_CLK_IPG 6 20*4882a593Smuzhiyun #define IMX5_CLK_AXI_A 7 21*4882a593Smuzhiyun #define IMX5_CLK_AXI_B 8 22*4882a593Smuzhiyun #define IMX5_CLK_UART_PRED 9 23*4882a593Smuzhiyun #define IMX5_CLK_UART_ROOT 10 24*4882a593Smuzhiyun #define IMX5_CLK_ESDHC_A_PRED 11 25*4882a593Smuzhiyun #define IMX5_CLK_ESDHC_B_PRED 12 26*4882a593Smuzhiyun #define IMX5_CLK_ESDHC_C_SEL 13 27*4882a593Smuzhiyun #define IMX5_CLK_ESDHC_D_SEL 14 28*4882a593Smuzhiyun #define IMX5_CLK_EMI_SEL 15 29*4882a593Smuzhiyun #define IMX5_CLK_EMI_SLOW_PODF 16 30*4882a593Smuzhiyun #define IMX5_CLK_NFC_PODF 17 31*4882a593Smuzhiyun #define IMX5_CLK_ECSPI_PRED 18 32*4882a593Smuzhiyun #define IMX5_CLK_ECSPI_PODF 19 33*4882a593Smuzhiyun #define IMX5_CLK_USBOH3_PRED 20 34*4882a593Smuzhiyun #define IMX5_CLK_USBOH3_PODF 21 35*4882a593Smuzhiyun #define IMX5_CLK_USB_PHY_PRED 22 36*4882a593Smuzhiyun #define IMX5_CLK_USB_PHY_PODF 23 37*4882a593Smuzhiyun #define IMX5_CLK_CPU_PODF 24 38*4882a593Smuzhiyun #define IMX5_CLK_DI_PRED 25 39*4882a593Smuzhiyun #define IMX5_CLK_TVE_SEL 27 40*4882a593Smuzhiyun #define IMX5_CLK_UART1_IPG_GATE 28 41*4882a593Smuzhiyun #define IMX5_CLK_UART1_PER_GATE 29 42*4882a593Smuzhiyun #define IMX5_CLK_UART2_IPG_GATE 30 43*4882a593Smuzhiyun #define IMX5_CLK_UART2_PER_GATE 31 44*4882a593Smuzhiyun #define IMX5_CLK_UART3_IPG_GATE 32 45*4882a593Smuzhiyun #define IMX5_CLK_UART3_PER_GATE 33 46*4882a593Smuzhiyun #define IMX5_CLK_I2C1_GATE 34 47*4882a593Smuzhiyun #define IMX5_CLK_I2C2_GATE 35 48*4882a593Smuzhiyun #define IMX5_CLK_GPT_IPG_GATE 36 49*4882a593Smuzhiyun #define IMX5_CLK_PWM1_IPG_GATE 37 50*4882a593Smuzhiyun #define IMX5_CLK_PWM1_HF_GATE 38 51*4882a593Smuzhiyun #define IMX5_CLK_PWM2_IPG_GATE 39 52*4882a593Smuzhiyun #define IMX5_CLK_PWM2_HF_GATE 40 53*4882a593Smuzhiyun #define IMX5_CLK_GPT_HF_GATE 41 54*4882a593Smuzhiyun #define IMX5_CLK_FEC_GATE 42 55*4882a593Smuzhiyun #define IMX5_CLK_USBOH3_PER_GATE 43 56*4882a593Smuzhiyun #define IMX5_CLK_ESDHC1_IPG_GATE 44 57*4882a593Smuzhiyun #define IMX5_CLK_ESDHC2_IPG_GATE 45 58*4882a593Smuzhiyun #define IMX5_CLK_ESDHC3_IPG_GATE 46 59*4882a593Smuzhiyun #define IMX5_CLK_ESDHC4_IPG_GATE 47 60*4882a593Smuzhiyun #define IMX5_CLK_SSI1_IPG_GATE 48 61*4882a593Smuzhiyun #define IMX5_CLK_SSI2_IPG_GATE 49 62*4882a593Smuzhiyun #define IMX5_CLK_SSI3_IPG_GATE 50 63*4882a593Smuzhiyun #define IMX5_CLK_ECSPI1_IPG_GATE 51 64*4882a593Smuzhiyun #define IMX5_CLK_ECSPI1_PER_GATE 52 65*4882a593Smuzhiyun #define IMX5_CLK_ECSPI2_IPG_GATE 53 66*4882a593Smuzhiyun #define IMX5_CLK_ECSPI2_PER_GATE 54 67*4882a593Smuzhiyun #define IMX5_CLK_CSPI_IPG_GATE 55 68*4882a593Smuzhiyun #define IMX5_CLK_SDMA_GATE 56 69*4882a593Smuzhiyun #define IMX5_CLK_EMI_SLOW_GATE 57 70*4882a593Smuzhiyun #define IMX5_CLK_IPU_SEL 58 71*4882a593Smuzhiyun #define IMX5_CLK_IPU_GATE 59 72*4882a593Smuzhiyun #define IMX5_CLK_NFC_GATE 60 73*4882a593Smuzhiyun #define IMX5_CLK_IPU_DI1_GATE 61 74*4882a593Smuzhiyun #define IMX5_CLK_VPU_SEL 62 75*4882a593Smuzhiyun #define IMX5_CLK_VPU_GATE 63 76*4882a593Smuzhiyun #define IMX5_CLK_VPU_REFERENCE_GATE 64 77*4882a593Smuzhiyun #define IMX5_CLK_UART4_IPG_GATE 65 78*4882a593Smuzhiyun #define IMX5_CLK_UART4_PER_GATE 66 79*4882a593Smuzhiyun #define IMX5_CLK_UART5_IPG_GATE 67 80*4882a593Smuzhiyun #define IMX5_CLK_UART5_PER_GATE 68 81*4882a593Smuzhiyun #define IMX5_CLK_TVE_GATE 69 82*4882a593Smuzhiyun #define IMX5_CLK_TVE_PRED 70 83*4882a593Smuzhiyun #define IMX5_CLK_ESDHC1_PER_GATE 71 84*4882a593Smuzhiyun #define IMX5_CLK_ESDHC2_PER_GATE 72 85*4882a593Smuzhiyun #define IMX5_CLK_ESDHC3_PER_GATE 73 86*4882a593Smuzhiyun #define IMX5_CLK_ESDHC4_PER_GATE 74 87*4882a593Smuzhiyun #define IMX5_CLK_USB_PHY_GATE 75 88*4882a593Smuzhiyun #define IMX5_CLK_HSI2C_GATE 76 89*4882a593Smuzhiyun #define IMX5_CLK_MIPI_HSC1_GATE 77 90*4882a593Smuzhiyun #define IMX5_CLK_MIPI_HSC2_GATE 78 91*4882a593Smuzhiyun #define IMX5_CLK_MIPI_ESC_GATE 79 92*4882a593Smuzhiyun #define IMX5_CLK_MIPI_HSP_GATE 80 93*4882a593Smuzhiyun #define IMX5_CLK_LDB_DI1_DIV_3_5 81 94*4882a593Smuzhiyun #define IMX5_CLK_LDB_DI1_DIV 82 95*4882a593Smuzhiyun #define IMX5_CLK_LDB_DI0_DIV_3_5 83 96*4882a593Smuzhiyun #define IMX5_CLK_LDB_DI0_DIV 84 97*4882a593Smuzhiyun #define IMX5_CLK_LDB_DI1_GATE 85 98*4882a593Smuzhiyun #define IMX5_CLK_CAN2_SERIAL_GATE 86 99*4882a593Smuzhiyun #define IMX5_CLK_CAN2_IPG_GATE 87 100*4882a593Smuzhiyun #define IMX5_CLK_I2C3_GATE 88 101*4882a593Smuzhiyun #define IMX5_CLK_LP_APM 89 102*4882a593Smuzhiyun #define IMX5_CLK_PERIPH_APM 90 103*4882a593Smuzhiyun #define IMX5_CLK_MAIN_BUS 91 104*4882a593Smuzhiyun #define IMX5_CLK_AHB_MAX 92 105*4882a593Smuzhiyun #define IMX5_CLK_AIPS_TZ1 93 106*4882a593Smuzhiyun #define IMX5_CLK_AIPS_TZ2 94 107*4882a593Smuzhiyun #define IMX5_CLK_TMAX1 95 108*4882a593Smuzhiyun #define IMX5_CLK_TMAX2 96 109*4882a593Smuzhiyun #define IMX5_CLK_TMAX3 97 110*4882a593Smuzhiyun #define IMX5_CLK_SPBA 98 111*4882a593Smuzhiyun #define IMX5_CLK_UART_SEL 99 112*4882a593Smuzhiyun #define IMX5_CLK_ESDHC_A_SEL 100 113*4882a593Smuzhiyun #define IMX5_CLK_ESDHC_B_SEL 101 114*4882a593Smuzhiyun #define IMX5_CLK_ESDHC_A_PODF 102 115*4882a593Smuzhiyun #define IMX5_CLK_ESDHC_B_PODF 103 116*4882a593Smuzhiyun #define IMX5_CLK_ECSPI_SEL 104 117*4882a593Smuzhiyun #define IMX5_CLK_USBOH3_SEL 105 118*4882a593Smuzhiyun #define IMX5_CLK_USB_PHY_SEL 106 119*4882a593Smuzhiyun #define IMX5_CLK_IIM_GATE 107 120*4882a593Smuzhiyun #define IMX5_CLK_USBOH3_GATE 108 121*4882a593Smuzhiyun #define IMX5_CLK_EMI_FAST_GATE 109 122*4882a593Smuzhiyun #define IMX5_CLK_IPU_DI0_GATE 110 123*4882a593Smuzhiyun #define IMX5_CLK_GPC_DVFS 111 124*4882a593Smuzhiyun #define IMX5_CLK_PLL1_SW 112 125*4882a593Smuzhiyun #define IMX5_CLK_PLL2_SW 113 126*4882a593Smuzhiyun #define IMX5_CLK_PLL3_SW 114 127*4882a593Smuzhiyun #define IMX5_CLK_IPU_DI0_SEL 115 128*4882a593Smuzhiyun #define IMX5_CLK_IPU_DI1_SEL 116 129*4882a593Smuzhiyun #define IMX5_CLK_TVE_EXT_SEL 117 130*4882a593Smuzhiyun #define IMX5_CLK_MX51_MIPI 118 131*4882a593Smuzhiyun #define IMX5_CLK_PLL4_SW 119 132*4882a593Smuzhiyun #define IMX5_CLK_LDB_DI1_SEL 120 133*4882a593Smuzhiyun #define IMX5_CLK_DI_PLL4_PODF 121 134*4882a593Smuzhiyun #define IMX5_CLK_LDB_DI0_SEL 122 135*4882a593Smuzhiyun #define IMX5_CLK_LDB_DI0_GATE 123 136*4882a593Smuzhiyun #define IMX5_CLK_USB_PHY1_GATE 124 137*4882a593Smuzhiyun #define IMX5_CLK_USB_PHY2_GATE 125 138*4882a593Smuzhiyun #define IMX5_CLK_PER_LP_APM 126 139*4882a593Smuzhiyun #define IMX5_CLK_PER_PRED1 127 140*4882a593Smuzhiyun #define IMX5_CLK_PER_PRED2 128 141*4882a593Smuzhiyun #define IMX5_CLK_PER_PODF 129 142*4882a593Smuzhiyun #define IMX5_CLK_PER_ROOT 130 143*4882a593Smuzhiyun #define IMX5_CLK_SSI_APM 131 144*4882a593Smuzhiyun #define IMX5_CLK_SSI1_ROOT_SEL 132 145*4882a593Smuzhiyun #define IMX5_CLK_SSI2_ROOT_SEL 133 146*4882a593Smuzhiyun #define IMX5_CLK_SSI3_ROOT_SEL 134 147*4882a593Smuzhiyun #define IMX5_CLK_SSI_EXT1_SEL 135 148*4882a593Smuzhiyun #define IMX5_CLK_SSI_EXT2_SEL 136 149*4882a593Smuzhiyun #define IMX5_CLK_SSI_EXT1_COM_SEL 137 150*4882a593Smuzhiyun #define IMX5_CLK_SSI_EXT2_COM_SEL 138 151*4882a593Smuzhiyun #define IMX5_CLK_SSI1_ROOT_PRED 139 152*4882a593Smuzhiyun #define IMX5_CLK_SSI1_ROOT_PODF 140 153*4882a593Smuzhiyun #define IMX5_CLK_SSI2_ROOT_PRED 141 154*4882a593Smuzhiyun #define IMX5_CLK_SSI2_ROOT_PODF 142 155*4882a593Smuzhiyun #define IMX5_CLK_SSI_EXT1_PRED 143 156*4882a593Smuzhiyun #define IMX5_CLK_SSI_EXT1_PODF 144 157*4882a593Smuzhiyun #define IMX5_CLK_SSI_EXT2_PRED 145 158*4882a593Smuzhiyun #define IMX5_CLK_SSI_EXT2_PODF 146 159*4882a593Smuzhiyun #define IMX5_CLK_SSI1_ROOT_GATE 147 160*4882a593Smuzhiyun #define IMX5_CLK_SSI2_ROOT_GATE 148 161*4882a593Smuzhiyun #define IMX5_CLK_SSI3_ROOT_GATE 149 162*4882a593Smuzhiyun #define IMX5_CLK_SSI_EXT1_GATE 150 163*4882a593Smuzhiyun #define IMX5_CLK_SSI_EXT2_GATE 151 164*4882a593Smuzhiyun #define IMX5_CLK_EPIT1_IPG_GATE 152 165*4882a593Smuzhiyun #define IMX5_CLK_EPIT1_HF_GATE 153 166*4882a593Smuzhiyun #define IMX5_CLK_EPIT2_IPG_GATE 154 167*4882a593Smuzhiyun #define IMX5_CLK_EPIT2_HF_GATE 155 168*4882a593Smuzhiyun #define IMX5_CLK_CAN_SEL 156 169*4882a593Smuzhiyun #define IMX5_CLK_CAN1_SERIAL_GATE 157 170*4882a593Smuzhiyun #define IMX5_CLK_CAN1_IPG_GATE 158 171*4882a593Smuzhiyun #define IMX5_CLK_OWIRE_GATE 159 172*4882a593Smuzhiyun #define IMX5_CLK_GPU3D_SEL 160 173*4882a593Smuzhiyun #define IMX5_CLK_GPU2D_SEL 161 174*4882a593Smuzhiyun #define IMX5_CLK_GPU3D_GATE 162 175*4882a593Smuzhiyun #define IMX5_CLK_GPU2D_GATE 163 176*4882a593Smuzhiyun #define IMX5_CLK_GARB_GATE 164 177*4882a593Smuzhiyun #define IMX5_CLK_CKO1_SEL 165 178*4882a593Smuzhiyun #define IMX5_CLK_CKO1_PODF 166 179*4882a593Smuzhiyun #define IMX5_CLK_CKO1 167 180*4882a593Smuzhiyun #define IMX5_CLK_CKO2_SEL 168 181*4882a593Smuzhiyun #define IMX5_CLK_CKO2_PODF 169 182*4882a593Smuzhiyun #define IMX5_CLK_CKO2 170 183*4882a593Smuzhiyun #define IMX5_CLK_SRTC_GATE 171 184*4882a593Smuzhiyun #define IMX5_CLK_PATA_GATE 172 185*4882a593Smuzhiyun #define IMX5_CLK_SATA_GATE 173 186*4882a593Smuzhiyun #define IMX5_CLK_SPDIF_XTAL_SEL 174 187*4882a593Smuzhiyun #define IMX5_CLK_SPDIF0_SEL 175 188*4882a593Smuzhiyun #define IMX5_CLK_SPDIF1_SEL 176 189*4882a593Smuzhiyun #define IMX5_CLK_SPDIF0_PRED 177 190*4882a593Smuzhiyun #define IMX5_CLK_SPDIF0_PODF 178 191*4882a593Smuzhiyun #define IMX5_CLK_SPDIF1_PRED 179 192*4882a593Smuzhiyun #define IMX5_CLK_SPDIF1_PODF 180 193*4882a593Smuzhiyun #define IMX5_CLK_SPDIF0_COM_SEL 181 194*4882a593Smuzhiyun #define IMX5_CLK_SPDIF1_COM_SEL 182 195*4882a593Smuzhiyun #define IMX5_CLK_SPDIF0_GATE 183 196*4882a593Smuzhiyun #define IMX5_CLK_SPDIF1_GATE 184 197*4882a593Smuzhiyun #define IMX5_CLK_SPDIF_IPG_GATE 185 198*4882a593Smuzhiyun #define IMX5_CLK_OCRAM 186 199*4882a593Smuzhiyun #define IMX5_CLK_SAHARA_IPG_GATE 187 200*4882a593Smuzhiyun #define IMX5_CLK_SATA_REF 188 201*4882a593Smuzhiyun #define IMX5_CLK_STEP_SEL 189 202*4882a593Smuzhiyun #define IMX5_CLK_CPU_PODF_SEL 190 203*4882a593Smuzhiyun #define IMX5_CLK_ARM 191 204*4882a593Smuzhiyun #define IMX5_CLK_FIRI_PRED 192 205*4882a593Smuzhiyun #define IMX5_CLK_FIRI_SEL 193 206*4882a593Smuzhiyun #define IMX5_CLK_FIRI_PODF 194 207*4882a593Smuzhiyun #define IMX5_CLK_FIRI_SERIAL_GATE 195 208*4882a593Smuzhiyun #define IMX5_CLK_FIRI_IPG_GATE 196 209*4882a593Smuzhiyun #define IMX5_CLK_CSI0_MCLK1_PRED 197 210*4882a593Smuzhiyun #define IMX5_CLK_CSI0_MCLK1_SEL 198 211*4882a593Smuzhiyun #define IMX5_CLK_CSI0_MCLK1_PODF 199 212*4882a593Smuzhiyun #define IMX5_CLK_CSI0_MCLK1_GATE 200 213*4882a593Smuzhiyun #define IMX5_CLK_IEEE1588_PRED 201 214*4882a593Smuzhiyun #define IMX5_CLK_IEEE1588_SEL 202 215*4882a593Smuzhiyun #define IMX5_CLK_IEEE1588_PODF 203 216*4882a593Smuzhiyun #define IMX5_CLK_IEEE1588_GATE 204 217*4882a593Smuzhiyun #define IMX5_CLK_END 205 218*4882a593Smuzhiyun 219*4882a593Smuzhiyun #endif /* __DT_BINDINGS_CLOCK_IMX5_H */ 220