1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2002
3*4882a593Smuzhiyun * Rich Ireland, Enterasys Networks, rireland@enterasys.com.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <asm/processor.h>
10*4882a593Smuzhiyun #include <asm/mmu.h>
11*4882a593Smuzhiyun #include <asm/io.h>
12*4882a593Smuzhiyun #include <linux/compiler.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #ifdef CONFIG_ADDR_MAP
15*4882a593Smuzhiyun #include <addr_map.h>
16*4882a593Smuzhiyun #endif
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
19*4882a593Smuzhiyun
write_bat(ppc_bat_t bat,unsigned long upper,unsigned long lower)20*4882a593Smuzhiyun int write_bat (ppc_bat_t bat, unsigned long upper, unsigned long lower)
21*4882a593Smuzhiyun {
22*4882a593Smuzhiyun __maybe_unused int batn = -1;
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun sync();
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun switch (bat) {
27*4882a593Smuzhiyun case DBAT0:
28*4882a593Smuzhiyun mtspr (DBAT0L, lower);
29*4882a593Smuzhiyun mtspr (DBAT0U, upper);
30*4882a593Smuzhiyun batn = 0;
31*4882a593Smuzhiyun break;
32*4882a593Smuzhiyun case IBAT0:
33*4882a593Smuzhiyun mtspr (IBAT0L, lower);
34*4882a593Smuzhiyun mtspr (IBAT0U, upper);
35*4882a593Smuzhiyun break;
36*4882a593Smuzhiyun case DBAT1:
37*4882a593Smuzhiyun mtspr (DBAT1L, lower);
38*4882a593Smuzhiyun mtspr (DBAT1U, upper);
39*4882a593Smuzhiyun batn = 1;
40*4882a593Smuzhiyun break;
41*4882a593Smuzhiyun case IBAT1:
42*4882a593Smuzhiyun mtspr (IBAT1L, lower);
43*4882a593Smuzhiyun mtspr (IBAT1U, upper);
44*4882a593Smuzhiyun break;
45*4882a593Smuzhiyun case DBAT2:
46*4882a593Smuzhiyun mtspr (DBAT2L, lower);
47*4882a593Smuzhiyun mtspr (DBAT2U, upper);
48*4882a593Smuzhiyun batn = 2;
49*4882a593Smuzhiyun break;
50*4882a593Smuzhiyun case IBAT2:
51*4882a593Smuzhiyun mtspr (IBAT2L, lower);
52*4882a593Smuzhiyun mtspr (IBAT2U, upper);
53*4882a593Smuzhiyun break;
54*4882a593Smuzhiyun case DBAT3:
55*4882a593Smuzhiyun mtspr (DBAT3L, lower);
56*4882a593Smuzhiyun mtspr (DBAT3U, upper);
57*4882a593Smuzhiyun batn = 3;
58*4882a593Smuzhiyun break;
59*4882a593Smuzhiyun case IBAT3:
60*4882a593Smuzhiyun mtspr (IBAT3L, lower);
61*4882a593Smuzhiyun mtspr (IBAT3U, upper);
62*4882a593Smuzhiyun break;
63*4882a593Smuzhiyun #ifdef CONFIG_HIGH_BATS
64*4882a593Smuzhiyun case DBAT4:
65*4882a593Smuzhiyun mtspr (DBAT4L, lower);
66*4882a593Smuzhiyun mtspr (DBAT4U, upper);
67*4882a593Smuzhiyun batn = 4;
68*4882a593Smuzhiyun break;
69*4882a593Smuzhiyun case IBAT4:
70*4882a593Smuzhiyun mtspr (IBAT4L, lower);
71*4882a593Smuzhiyun mtspr (IBAT4U, upper);
72*4882a593Smuzhiyun break;
73*4882a593Smuzhiyun case DBAT5:
74*4882a593Smuzhiyun mtspr (DBAT5L, lower);
75*4882a593Smuzhiyun mtspr (DBAT5U, upper);
76*4882a593Smuzhiyun batn = 5;
77*4882a593Smuzhiyun break;
78*4882a593Smuzhiyun case IBAT5:
79*4882a593Smuzhiyun mtspr (IBAT5L, lower);
80*4882a593Smuzhiyun mtspr (IBAT5U, upper);
81*4882a593Smuzhiyun break;
82*4882a593Smuzhiyun case DBAT6:
83*4882a593Smuzhiyun mtspr (DBAT6L, lower);
84*4882a593Smuzhiyun mtspr (DBAT6U, upper);
85*4882a593Smuzhiyun batn = 6;
86*4882a593Smuzhiyun break;
87*4882a593Smuzhiyun case IBAT6:
88*4882a593Smuzhiyun mtspr (IBAT6L, lower);
89*4882a593Smuzhiyun mtspr (IBAT6U, upper);
90*4882a593Smuzhiyun break;
91*4882a593Smuzhiyun case DBAT7:
92*4882a593Smuzhiyun mtspr (DBAT7L, lower);
93*4882a593Smuzhiyun mtspr (DBAT7U, upper);
94*4882a593Smuzhiyun batn = 7;
95*4882a593Smuzhiyun break;
96*4882a593Smuzhiyun case IBAT7:
97*4882a593Smuzhiyun mtspr (IBAT7L, lower);
98*4882a593Smuzhiyun mtspr (IBAT7U, upper);
99*4882a593Smuzhiyun break;
100*4882a593Smuzhiyun #endif
101*4882a593Smuzhiyun default:
102*4882a593Smuzhiyun return (-1);
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun #ifdef CONFIG_ADDR_MAP
106*4882a593Smuzhiyun if ((gd->flags & GD_FLG_RELOC) && (batn >= 0)) {
107*4882a593Smuzhiyun phys_size_t size;
108*4882a593Smuzhiyun if (!BATU_VALID(upper))
109*4882a593Smuzhiyun size = 0;
110*4882a593Smuzhiyun else
111*4882a593Smuzhiyun size = BATU_SIZE(upper);
112*4882a593Smuzhiyun addrmap_set_entry(BATU_VADDR(upper), BATL_PADDR(lower),
113*4882a593Smuzhiyun size, batn);
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun #endif
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun sync();
118*4882a593Smuzhiyun isync();
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun return (0);
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
read_bat(ppc_bat_t bat,unsigned long * upper,unsigned long * lower)123*4882a593Smuzhiyun int read_bat (ppc_bat_t bat, unsigned long *upper, unsigned long *lower)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun unsigned long register u;
126*4882a593Smuzhiyun unsigned long register l;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun switch (bat) {
129*4882a593Smuzhiyun case DBAT0:
130*4882a593Smuzhiyun l = mfspr (DBAT0L);
131*4882a593Smuzhiyun u = mfspr (DBAT0U);
132*4882a593Smuzhiyun break;
133*4882a593Smuzhiyun case IBAT0:
134*4882a593Smuzhiyun l = mfspr (IBAT0L);
135*4882a593Smuzhiyun u = mfspr (IBAT0U);
136*4882a593Smuzhiyun break;
137*4882a593Smuzhiyun case DBAT1:
138*4882a593Smuzhiyun l = mfspr (DBAT1L);
139*4882a593Smuzhiyun u = mfspr (DBAT1U);
140*4882a593Smuzhiyun break;
141*4882a593Smuzhiyun case IBAT1:
142*4882a593Smuzhiyun l = mfspr (IBAT1L);
143*4882a593Smuzhiyun u = mfspr (IBAT1U);
144*4882a593Smuzhiyun break;
145*4882a593Smuzhiyun case DBAT2:
146*4882a593Smuzhiyun l = mfspr (DBAT2L);
147*4882a593Smuzhiyun u = mfspr (DBAT2U);
148*4882a593Smuzhiyun break;
149*4882a593Smuzhiyun case IBAT2:
150*4882a593Smuzhiyun l = mfspr (IBAT2L);
151*4882a593Smuzhiyun u = mfspr (IBAT2U);
152*4882a593Smuzhiyun break;
153*4882a593Smuzhiyun case DBAT3:
154*4882a593Smuzhiyun l = mfspr (DBAT3L);
155*4882a593Smuzhiyun u = mfspr (DBAT3U);
156*4882a593Smuzhiyun break;
157*4882a593Smuzhiyun case IBAT3:
158*4882a593Smuzhiyun l = mfspr (IBAT3L);
159*4882a593Smuzhiyun u = mfspr (IBAT3U);
160*4882a593Smuzhiyun break;
161*4882a593Smuzhiyun #ifdef CONFIG_HIGH_BATS
162*4882a593Smuzhiyun case DBAT4:
163*4882a593Smuzhiyun l = mfspr (DBAT4L);
164*4882a593Smuzhiyun u = mfspr (DBAT4U);
165*4882a593Smuzhiyun break;
166*4882a593Smuzhiyun case IBAT4:
167*4882a593Smuzhiyun l = mfspr (IBAT4L);
168*4882a593Smuzhiyun u = mfspr (IBAT4U);
169*4882a593Smuzhiyun break;
170*4882a593Smuzhiyun case DBAT5:
171*4882a593Smuzhiyun l = mfspr (DBAT5L);
172*4882a593Smuzhiyun u = mfspr (DBAT5U);
173*4882a593Smuzhiyun break;
174*4882a593Smuzhiyun case IBAT5:
175*4882a593Smuzhiyun l = mfspr (IBAT5L);
176*4882a593Smuzhiyun u = mfspr (IBAT5U);
177*4882a593Smuzhiyun break;
178*4882a593Smuzhiyun case DBAT6:
179*4882a593Smuzhiyun l = mfspr (DBAT6L);
180*4882a593Smuzhiyun u = mfspr (DBAT6U);
181*4882a593Smuzhiyun break;
182*4882a593Smuzhiyun case IBAT6:
183*4882a593Smuzhiyun l = mfspr (IBAT6L);
184*4882a593Smuzhiyun u = mfspr (IBAT6U);
185*4882a593Smuzhiyun break;
186*4882a593Smuzhiyun case DBAT7:
187*4882a593Smuzhiyun l = mfspr (DBAT7L);
188*4882a593Smuzhiyun u = mfspr (DBAT7U);
189*4882a593Smuzhiyun break;
190*4882a593Smuzhiyun case IBAT7:
191*4882a593Smuzhiyun l = mfspr (IBAT7L);
192*4882a593Smuzhiyun u = mfspr (IBAT7U);
193*4882a593Smuzhiyun break;
194*4882a593Smuzhiyun #endif
195*4882a593Smuzhiyun default:
196*4882a593Smuzhiyun return (-1);
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun *upper = u;
200*4882a593Smuzhiyun *lower = l;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun return (0);
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun
print_bats(void)205*4882a593Smuzhiyun void print_bats(void)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun printf("BAT registers:\n");
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun printf ("\tIBAT0L = 0x%08X ", mfspr (IBAT0L));
210*4882a593Smuzhiyun printf ("\tIBAT0U = 0x%08X\n", mfspr (IBAT0U));
211*4882a593Smuzhiyun printf ("\tDBAT0L = 0x%08X ", mfspr (DBAT0L));
212*4882a593Smuzhiyun printf ("\tDBAT0U = 0x%08X\n", mfspr (DBAT0U));
213*4882a593Smuzhiyun printf ("\tIBAT1L = 0x%08X ", mfspr (IBAT1L));
214*4882a593Smuzhiyun printf ("\tIBAT1U = 0x%08X\n", mfspr (IBAT1U));
215*4882a593Smuzhiyun printf ("\tDBAT1L = 0x%08X ", mfspr (DBAT1L));
216*4882a593Smuzhiyun printf ("\tDBAT1U = 0x%08X\n", mfspr (DBAT1U));
217*4882a593Smuzhiyun printf ("\tIBAT2L = 0x%08X ", mfspr (IBAT2L));
218*4882a593Smuzhiyun printf ("\tIBAT2U = 0x%08X\n", mfspr (IBAT2U));
219*4882a593Smuzhiyun printf ("\tDBAT2L = 0x%08X ", mfspr (DBAT2L));
220*4882a593Smuzhiyun printf ("\tDBAT2U = 0x%08X\n", mfspr (DBAT2U));
221*4882a593Smuzhiyun printf ("\tIBAT3L = 0x%08X ", mfspr (IBAT3L));
222*4882a593Smuzhiyun printf ("\tIBAT3U = 0x%08X\n", mfspr (IBAT3U));
223*4882a593Smuzhiyun printf ("\tDBAT3L = 0x%08X ", mfspr (DBAT3L));
224*4882a593Smuzhiyun printf ("\tDBAT3U = 0x%08X\n", mfspr (DBAT3U));
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun #ifdef CONFIG_HIGH_BATS
227*4882a593Smuzhiyun printf ("\tIBAT4L = 0x%08X ", mfspr (IBAT4L));
228*4882a593Smuzhiyun printf ("\tIBAT4U = 0x%08X\n", mfspr (IBAT4U));
229*4882a593Smuzhiyun printf ("\tDBAT4L = 0x%08X ", mfspr (DBAT4L));
230*4882a593Smuzhiyun printf ("\tDBAT4U = 0x%08X\n", mfspr (DBAT4U));
231*4882a593Smuzhiyun printf ("\tIBAT5L = 0x%08X ", mfspr (IBAT5L));
232*4882a593Smuzhiyun printf ("\tIBAT5U = 0x%08X\n", mfspr (IBAT5U));
233*4882a593Smuzhiyun printf ("\tDBAT5L = 0x%08X ", mfspr (DBAT5L));
234*4882a593Smuzhiyun printf ("\tDBAT5U = 0x%08X\n", mfspr (DBAT5U));
235*4882a593Smuzhiyun printf ("\tIBAT6L = 0x%08X ", mfspr (IBAT6L));
236*4882a593Smuzhiyun printf ("\tIBAT6U = 0x%08X\n", mfspr (IBAT6U));
237*4882a593Smuzhiyun printf ("\tDBAT6L = 0x%08X ", mfspr (DBAT6L));
238*4882a593Smuzhiyun printf ("\tDBAT6U = 0x%08X\n", mfspr (DBAT6U));
239*4882a593Smuzhiyun printf ("\tIBAT7L = 0x%08X ", mfspr (IBAT7L));
240*4882a593Smuzhiyun printf ("\tIBAT7U = 0x%08X\n", mfspr (IBAT7U));
241*4882a593Smuzhiyun printf ("\tDBAT7L = 0x%08X ", mfspr (DBAT7L));
242*4882a593Smuzhiyun printf ("\tDBAT7U = 0x%08X\n", mfspr (DBAT7U));
243*4882a593Smuzhiyun #endif
244*4882a593Smuzhiyun }
245