1*4882a593Smuzhiyun #ifndef __ASM_PPC_PROCESSOR_H
2*4882a593Smuzhiyun #define __ASM_PPC_PROCESSOR_H
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun /*
5*4882a593Smuzhiyun * Default implementation of macro that returns current
6*4882a593Smuzhiyun * instruction pointer ("program counter").
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun #define current_text_addr() ({ __label__ _l; _l: &&_l;})
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <asm/ptrace.h>
11*4882a593Smuzhiyun #include <asm/types.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun /* Machine State Register (MSR) Fields */
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #ifdef CONFIG_PPC64BRIDGE
16*4882a593Smuzhiyun #define MSR_SF (1<<63)
17*4882a593Smuzhiyun #define MSR_ISF (1<<61)
18*4882a593Smuzhiyun #endif /* CONFIG_PPC64BRIDGE */
19*4882a593Smuzhiyun #define MSR_UCLE (1<<26) /* User-mode cache lock enable (e500) */
20*4882a593Smuzhiyun #define MSR_VEC (1<<25) /* Enable AltiVec(74xx) */
21*4882a593Smuzhiyun #define MSR_SPE (1<<25) /* Enable SPE(e500) */
22*4882a593Smuzhiyun #define MSR_POW (1<<18) /* Enable Power Management */
23*4882a593Smuzhiyun #define MSR_WE (1<<18) /* Wait State Enable */
24*4882a593Smuzhiyun #define MSR_TGPR (1<<17) /* TLB Update registers in use */
25*4882a593Smuzhiyun #define MSR_CE (1<<17) /* Critical Interrupt Enable */
26*4882a593Smuzhiyun #define MSR_ILE (1<<16) /* Interrupt Little Endian */
27*4882a593Smuzhiyun #define MSR_EE (1<<15) /* External Interrupt Enable */
28*4882a593Smuzhiyun #define MSR_PR (1<<14) /* Problem State / Privilege Level */
29*4882a593Smuzhiyun #define MSR_FP (1<<13) /* Floating Point enable */
30*4882a593Smuzhiyun #define MSR_ME (1<<12) /* Machine Check Enable */
31*4882a593Smuzhiyun #define MSR_FE0 (1<<11) /* Floating Exception mode 0 */
32*4882a593Smuzhiyun #define MSR_SE (1<<10) /* Single Step */
33*4882a593Smuzhiyun #define MSR_DWE (1<<10) /* Debug Wait Enable (4xx) */
34*4882a593Smuzhiyun #define MSR_UBLE (1<<10) /* BTB lock enable (e500) */
35*4882a593Smuzhiyun #define MSR_BE (1<<9) /* Branch Trace */
36*4882a593Smuzhiyun #define MSR_DE (1<<9) /* Debug Exception Enable */
37*4882a593Smuzhiyun #define MSR_FE1 (1<<8) /* Floating Exception mode 1 */
38*4882a593Smuzhiyun #define MSR_IP (1<<6) /* Exception prefix 0x000/0xFFF */
39*4882a593Smuzhiyun #define MSR_IR (1<<5) /* Instruction Relocate */
40*4882a593Smuzhiyun #define MSR_IS (1<<5) /* Book E Instruction space */
41*4882a593Smuzhiyun #define MSR_DR (1<<4) /* Data Relocate */
42*4882a593Smuzhiyun #define MSR_DS (1<<4) /* Book E Data space */
43*4882a593Smuzhiyun #define MSR_PE (1<<3) /* Protection Enable */
44*4882a593Smuzhiyun #define MSR_PX (1<<2) /* Protection Exclusive Mode */
45*4882a593Smuzhiyun #define MSR_PMM (1<<2) /* Performance monitor mark bit (e500) */
46*4882a593Smuzhiyun #define MSR_RI (1<<1) /* Recoverable Exception */
47*4882a593Smuzhiyun #define MSR_LE (1<<0) /* Little Endian */
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #ifdef CONFIG_APUS_FAST_EXCEPT
50*4882a593Smuzhiyun #define MSR_ MSR_ME|MSR_IP|MSR_RI
51*4882a593Smuzhiyun #else
52*4882a593Smuzhiyun #define MSR_ MSR_ME|MSR_RI
53*4882a593Smuzhiyun #endif
54*4882a593Smuzhiyun #ifndef CONFIG_E500
55*4882a593Smuzhiyun #define MSR_KERNEL MSR_|MSR_IR|MSR_DR
56*4882a593Smuzhiyun #else
57*4882a593Smuzhiyun #define MSR_KERNEL MSR_ME
58*4882a593Smuzhiyun #endif
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun /* Floating Point Status and Control Register (FPSCR) Fields */
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun #define FPSCR_FX 0x80000000 /* FPU exception summary */
63*4882a593Smuzhiyun #define FPSCR_FEX 0x40000000 /* FPU enabled exception summary */
64*4882a593Smuzhiyun #define FPSCR_VX 0x20000000 /* Invalid operation summary */
65*4882a593Smuzhiyun #define FPSCR_OX 0x10000000 /* Overflow exception summary */
66*4882a593Smuzhiyun #define FPSCR_UX 0x08000000 /* Underflow exception summary */
67*4882a593Smuzhiyun #define FPSCR_ZX 0x04000000 /* Zero-devide exception summary */
68*4882a593Smuzhiyun #define FPSCR_XX 0x02000000 /* Inexact exception summary */
69*4882a593Smuzhiyun #define FPSCR_VXSNAN 0x01000000 /* Invalid op for SNaN */
70*4882a593Smuzhiyun #define FPSCR_VXISI 0x00800000 /* Invalid op for Inv - Inv */
71*4882a593Smuzhiyun #define FPSCR_VXIDI 0x00400000 /* Invalid op for Inv / Inv */
72*4882a593Smuzhiyun #define FPSCR_VXZDZ 0x00200000 /* Invalid op for Zero / Zero */
73*4882a593Smuzhiyun #define FPSCR_VXIMZ 0x00100000 /* Invalid op for Inv * Zero */
74*4882a593Smuzhiyun #define FPSCR_VXVC 0x00080000 /* Invalid op for Compare */
75*4882a593Smuzhiyun #define FPSCR_FR 0x00040000 /* Fraction rounded */
76*4882a593Smuzhiyun #define FPSCR_FI 0x00020000 /* Fraction inexact */
77*4882a593Smuzhiyun #define FPSCR_FPRF 0x0001f000 /* FPU Result Flags */
78*4882a593Smuzhiyun #define FPSCR_FPCC 0x0000f000 /* FPU Condition Codes */
79*4882a593Smuzhiyun #define FPSCR_VXSOFT 0x00000400 /* Invalid op for software request */
80*4882a593Smuzhiyun #define FPSCR_VXSQRT 0x00000200 /* Invalid op for square root */
81*4882a593Smuzhiyun #define FPSCR_VXCVI 0x00000100 /* Invalid op for integer convert */
82*4882a593Smuzhiyun #define FPSCR_VE 0x00000080 /* Invalid op exception enable */
83*4882a593Smuzhiyun #define FPSCR_OE 0x00000040 /* IEEE overflow exception enable */
84*4882a593Smuzhiyun #define FPSCR_UE 0x00000020 /* IEEE underflow exception enable */
85*4882a593Smuzhiyun #define FPSCR_ZE 0x00000010 /* IEEE zero divide exception enable */
86*4882a593Smuzhiyun #define FPSCR_XE 0x00000008 /* FP inexact exception enable */
87*4882a593Smuzhiyun #define FPSCR_NI 0x00000004 /* FPU non IEEE-Mode */
88*4882a593Smuzhiyun #define FPSCR_RN 0x00000003 /* FPU rounding control */
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /* Special Purpose Registers (SPRNs)*/
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun #define SPRN_CCR0 0x3B3 /* Core Configuration Register 0 */
93*4882a593Smuzhiyun #ifdef CONFIG_BOOKE
94*4882a593Smuzhiyun #define SPRN_CCR1 0x378 /* Core Configuration Register for 440 only */
95*4882a593Smuzhiyun #endif
96*4882a593Smuzhiyun #define SPRN_CDBCR 0x3D7 /* Cache Debug Control Register */
97*4882a593Smuzhiyun #define SPRN_CTR 0x009 /* Count Register */
98*4882a593Smuzhiyun #define SPRN_DABR 0x3F5 /* Data Address Breakpoint Register */
99*4882a593Smuzhiyun #ifndef CONFIG_BOOKE
100*4882a593Smuzhiyun #define SPRN_DAC1 0x3F6 /* Data Address Compare 1 */
101*4882a593Smuzhiyun #define SPRN_DAC2 0x3F7 /* Data Address Compare 2 */
102*4882a593Smuzhiyun #else
103*4882a593Smuzhiyun #define SPRN_DAC1 0x13C /* Book E Data Address Compare 1 */
104*4882a593Smuzhiyun #define SPRN_DAC2 0x13D /* Book E Data Address Compare 2 */
105*4882a593Smuzhiyun #endif /* CONFIG_BOOKE */
106*4882a593Smuzhiyun #define SPRN_DAR 0x013 /* Data Address Register */
107*4882a593Smuzhiyun #define SPRN_DBAT0L 0x219 /* Data BAT 0 Lower Register */
108*4882a593Smuzhiyun #define SPRN_DBAT0U 0x218 /* Data BAT 0 Upper Register */
109*4882a593Smuzhiyun #define SPRN_DBAT1L 0x21B /* Data BAT 1 Lower Register */
110*4882a593Smuzhiyun #define SPRN_DBAT1U 0x21A /* Data BAT 1 Upper Register */
111*4882a593Smuzhiyun #define SPRN_DBAT2L 0x21D /* Data BAT 2 Lower Register */
112*4882a593Smuzhiyun #define SPRN_DBAT2U 0x21C /* Data BAT 2 Upper Register */
113*4882a593Smuzhiyun #define SPRN_DBAT3L 0x21F /* Data BAT 3 Lower Register */
114*4882a593Smuzhiyun #define SPRN_DBAT3U 0x21E /* Data BAT 3 Upper Register */
115*4882a593Smuzhiyun #define SPRN_DBAT4L 0x239 /* Data BAT 4 Lower Register */
116*4882a593Smuzhiyun #define SPRN_DBAT4U 0x238 /* Data BAT 4 Upper Register */
117*4882a593Smuzhiyun #define SPRN_DBAT5L 0x23B /* Data BAT 5 Lower Register */
118*4882a593Smuzhiyun #define SPRN_DBAT5U 0x23A /* Data BAT 5 Upper Register */
119*4882a593Smuzhiyun #define SPRN_DBAT6L 0x23D /* Data BAT 6 Lower Register */
120*4882a593Smuzhiyun #define SPRN_DBAT6U 0x23C /* Data BAT 6 Upper Register */
121*4882a593Smuzhiyun #define SPRN_DBAT7L 0x23F /* Data BAT 7 Lower Register */
122*4882a593Smuzhiyun #define SPRN_DBAT7U 0x23E /* Data BAT 7 Lower Register */
123*4882a593Smuzhiyun #define SPRN_DBCR 0x3F2 /* Debug Control Regsiter */
124*4882a593Smuzhiyun #define DBCR_EDM 0x80000000
125*4882a593Smuzhiyun #define DBCR_IDM 0x40000000
126*4882a593Smuzhiyun #define DBCR_RST(x) (((x) & 0x3) << 28)
127*4882a593Smuzhiyun #define DBCR_RST_NONE 0
128*4882a593Smuzhiyun #define DBCR_RST_CORE 1
129*4882a593Smuzhiyun #define DBCR_RST_CHIP 2
130*4882a593Smuzhiyun #define DBCR_RST_SYSTEM 3
131*4882a593Smuzhiyun #define DBCR_IC 0x08000000 /* Instruction Completion Debug Evnt */
132*4882a593Smuzhiyun #define DBCR_BT 0x04000000 /* Branch Taken Debug Event */
133*4882a593Smuzhiyun #define DBCR_EDE 0x02000000 /* Exception Debug Event */
134*4882a593Smuzhiyun #define DBCR_TDE 0x01000000 /* TRAP Debug Event */
135*4882a593Smuzhiyun #define DBCR_FER 0x00F80000 /* First Events Remaining Mask */
136*4882a593Smuzhiyun #define DBCR_FT 0x00040000 /* Freeze Timers on Debug Event */
137*4882a593Smuzhiyun #define DBCR_IA1 0x00020000 /* Instr. Addr. Compare 1 Enable */
138*4882a593Smuzhiyun #define DBCR_IA2 0x00010000 /* Instr. Addr. Compare 2 Enable */
139*4882a593Smuzhiyun #define DBCR_D1R 0x00008000 /* Data Addr. Compare 1 Read Enable */
140*4882a593Smuzhiyun #define DBCR_D1W 0x00004000 /* Data Addr. Compare 1 Write Enable */
141*4882a593Smuzhiyun #define DBCR_D1S(x) (((x) & 0x3) << 12) /* Data Adrr. Compare 1 Size */
142*4882a593Smuzhiyun #define DAC_BYTE 0
143*4882a593Smuzhiyun #define DAC_HALF 1
144*4882a593Smuzhiyun #define DAC_WORD 2
145*4882a593Smuzhiyun #define DAC_QUAD 3
146*4882a593Smuzhiyun #define DBCR_D2R 0x00000800 /* Data Addr. Compare 2 Read Enable */
147*4882a593Smuzhiyun #define DBCR_D2W 0x00000400 /* Data Addr. Compare 2 Write Enable */
148*4882a593Smuzhiyun #define DBCR_D2S(x) (((x) & 0x3) << 8) /* Data Addr. Compare 2 Size */
149*4882a593Smuzhiyun #define DBCR_SBT 0x00000040 /* Second Branch Taken Debug Event */
150*4882a593Smuzhiyun #define DBCR_SED 0x00000020 /* Second Exception Debug Event */
151*4882a593Smuzhiyun #define DBCR_STD 0x00000010 /* Second Trap Debug Event */
152*4882a593Smuzhiyun #define DBCR_SIA 0x00000008 /* Second IAC Enable */
153*4882a593Smuzhiyun #define DBCR_SDA 0x00000004 /* Second DAC Enable */
154*4882a593Smuzhiyun #define DBCR_JOI 0x00000002 /* JTAG Serial Outbound Int. Enable */
155*4882a593Smuzhiyun #define DBCR_JII 0x00000001 /* JTAG Serial Inbound Int. Enable */
156*4882a593Smuzhiyun #ifndef CONFIG_BOOKE
157*4882a593Smuzhiyun #define SPRN_DBCR0 0x3F2 /* Debug Control Register 0 */
158*4882a593Smuzhiyun #else
159*4882a593Smuzhiyun #define SPRN_DBCR0 0x134 /* Book E Debug Control Register 0 */
160*4882a593Smuzhiyun #endif /* CONFIG_BOOKE */
161*4882a593Smuzhiyun #ifndef CONFIG_BOOKE
162*4882a593Smuzhiyun #define SPRN_DBCR1 0x3BD /* Debug Control Register 1 */
163*4882a593Smuzhiyun #define SPRN_DBSR 0x3F0 /* Debug Status Register */
164*4882a593Smuzhiyun #else
165*4882a593Smuzhiyun #define SPRN_DBCR1 0x135 /* Book E Debug Control Register 1 */
166*4882a593Smuzhiyun #ifdef CONFIG_BOOKE
167*4882a593Smuzhiyun #define SPRN_DBDR 0x3f3 /* Debug Data Register */
168*4882a593Smuzhiyun #endif
169*4882a593Smuzhiyun #define SPRN_DBSR 0x130 /* Book E Debug Status Register */
170*4882a593Smuzhiyun #define DBSR_IC 0x08000000 /* Book E Instruction Completion */
171*4882a593Smuzhiyun #define DBSR_TIE 0x01000000 /* Book E Trap Instruction Event */
172*4882a593Smuzhiyun #endif /* CONFIG_BOOKE */
173*4882a593Smuzhiyun #define SPRN_DCCR 0x3FA /* Data Cache Cacheability Register */
174*4882a593Smuzhiyun #define DCCR_NOCACHE 0 /* Noncacheable */
175*4882a593Smuzhiyun #define DCCR_CACHE 1 /* Cacheable */
176*4882a593Smuzhiyun #ifndef CONFIG_BOOKE
177*4882a593Smuzhiyun #define SPRN_DCDBTRL 0x39c /* Data Cache Debug Tag Register Low */
178*4882a593Smuzhiyun #define SPRN_DCDBTRH 0x39d /* Data Cache Debug Tag Register High */
179*4882a593Smuzhiyun #endif
180*4882a593Smuzhiyun #define SPRN_DCMP 0x3D1 /* Data TLB Compare Register */
181*4882a593Smuzhiyun #define SPRN_DCWR 0x3BA /* Data Cache Write-thru Register */
182*4882a593Smuzhiyun #define DCWR_COPY 0 /* Copy-back */
183*4882a593Smuzhiyun #define DCWR_WRITE 1 /* Write-through */
184*4882a593Smuzhiyun #ifndef CONFIG_BOOKE
185*4882a593Smuzhiyun #define SPRN_DEAR 0x3D5 /* Data Error Address Register */
186*4882a593Smuzhiyun #else
187*4882a593Smuzhiyun #define SPRN_DEAR 0x03D /* Book E Data Error Address Register */
188*4882a593Smuzhiyun #endif /* CONFIG_BOOKE */
189*4882a593Smuzhiyun #define SPRN_DEC 0x016 /* Decrement Register */
190*4882a593Smuzhiyun #define SPRN_DMISS 0x3D0 /* Data TLB Miss Register */
191*4882a593Smuzhiyun #ifdef CONFIG_BOOKE
192*4882a593Smuzhiyun #define SPRN_DNV0 0x390 /* Data Cache Normal Victim 0 */
193*4882a593Smuzhiyun #define SPRN_DNV1 0x391 /* Data Cache Normal Victim 1 */
194*4882a593Smuzhiyun #define SPRN_DNV2 0x392 /* Data Cache Normal Victim 2 */
195*4882a593Smuzhiyun #define SPRN_DNV3 0x393 /* Data Cache Normal Victim 3 */
196*4882a593Smuzhiyun #endif
197*4882a593Smuzhiyun #define SPRN_DSISR 0x012 /* Data Storage Interrupt Status Register */
198*4882a593Smuzhiyun #ifdef CONFIG_BOOKE
199*4882a593Smuzhiyun #define SPRN_DTV0 0x394 /* Data Cache Transient Victim 0 */
200*4882a593Smuzhiyun #define SPRN_DTV1 0x395 /* Data Cache Transient Victim 1 */
201*4882a593Smuzhiyun #define SPRN_DTV2 0x396 /* Data Cache Transient Victim 2 */
202*4882a593Smuzhiyun #define SPRN_DTV3 0x397 /* Data Cache Transient Victim 3 */
203*4882a593Smuzhiyun #define SPRN_DVLIM 0x398 /* Data Cache Victim Limit */
204*4882a593Smuzhiyun #endif
205*4882a593Smuzhiyun #define SPRN_EAR 0x11A /* External Address Register */
206*4882a593Smuzhiyun #ifndef CONFIG_BOOKE
207*4882a593Smuzhiyun #define SPRN_ESR 0x3D4 /* Exception Syndrome Register */
208*4882a593Smuzhiyun #else
209*4882a593Smuzhiyun #define SPRN_ESR 0x03E /* Book E Exception Syndrome Register */
210*4882a593Smuzhiyun #endif /* CONFIG_BOOKE */
211*4882a593Smuzhiyun #define ESR_IMCP 0x80000000 /* Instr. Machine Check - Protection */
212*4882a593Smuzhiyun #define ESR_IMCN 0x40000000 /* Instr. Machine Check - Non-config */
213*4882a593Smuzhiyun #define ESR_IMCB 0x20000000 /* Instr. Machine Check - Bus error */
214*4882a593Smuzhiyun #define ESR_IMCT 0x10000000 /* Instr. Machine Check - Timeout */
215*4882a593Smuzhiyun #define ESR_PIL 0x08000000 /* Program Exception - Illegal */
216*4882a593Smuzhiyun #define ESR_PPR 0x04000000 /* Program Exception - Priveleged */
217*4882a593Smuzhiyun #define ESR_PTR 0x02000000 /* Program Exception - Trap */
218*4882a593Smuzhiyun #define ESR_DST 0x00800000 /* Storage Exception - Data miss */
219*4882a593Smuzhiyun #define ESR_DIZ 0x00400000 /* Storage Exception - Zone fault */
220*4882a593Smuzhiyun #define SPRN_EVPR 0x3D6 /* Exception Vector Prefix Register */
221*4882a593Smuzhiyun #define SPRN_HASH1 0x3D2 /* Primary Hash Address Register */
222*4882a593Smuzhiyun #define SPRN_HASH2 0x3D3 /* Secondary Hash Address Resgister */
223*4882a593Smuzhiyun #define SPRN_HID0 0x3F0 /* Hardware Implementation Register 0 */
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun #define HID0_ICE_SHIFT 15
226*4882a593Smuzhiyun #define HID0_DCE_SHIFT 14
227*4882a593Smuzhiyun #define HID0_DLOCK_SHIFT 12
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun #define HID0_EMCP (1<<31) /* Enable Machine Check pin */
230*4882a593Smuzhiyun #define HID0_EBA (1<<29) /* Enable Bus Address Parity */
231*4882a593Smuzhiyun #define HID0_EBD (1<<28) /* Enable Bus Data Parity */
232*4882a593Smuzhiyun #define HID0_SBCLK (1<<27)
233*4882a593Smuzhiyun #define HID0_EICE (1<<26)
234*4882a593Smuzhiyun #define HID0_ECLK (1<<25)
235*4882a593Smuzhiyun #define HID0_PAR (1<<24)
236*4882a593Smuzhiyun #define HID0_DOZE (1<<23)
237*4882a593Smuzhiyun #define HID0_NAP (1<<22)
238*4882a593Smuzhiyun #define HID0_SLEEP (1<<21)
239*4882a593Smuzhiyun #define HID0_DPM (1<<20)
240*4882a593Smuzhiyun #define HID0_ICE (1<<HID0_ICE_SHIFT) /* Instruction Cache Enable */
241*4882a593Smuzhiyun #define HID0_DCE (1<<HID0_DCE_SHIFT) /* Data Cache Enable */
242*4882a593Smuzhiyun #define HID0_TBEN (1<<14) /* Time Base Enable */
243*4882a593Smuzhiyun #define HID0_ILOCK (1<<13) /* Instruction Cache Lock */
244*4882a593Smuzhiyun #define HID0_DLOCK (1<<HID0_DLOCK_SHIFT) /* Data Cache Lock */
245*4882a593Smuzhiyun #define HID0_ICFI (1<<11) /* Instr. Cache Flash Invalidate */
246*4882a593Smuzhiyun #define HID0_DCFI (1<<10) /* Data Cache Flash Invalidate */
247*4882a593Smuzhiyun #define HID0_DCI HID0_DCFI
248*4882a593Smuzhiyun #define HID0_SPD (1<<9) /* Speculative disable */
249*4882a593Smuzhiyun #define HID0_ENMAS7 (1<<7) /* Enable MAS7 Update for 36-bit phys */
250*4882a593Smuzhiyun #define HID0_SGE (1<<7) /* Store Gathering Enable */
251*4882a593Smuzhiyun #define HID0_SIED HID_SGE /* Serial Instr. Execution [Disable] */
252*4882a593Smuzhiyun #define HID0_DCFA (1<<6) /* Data Cache Flush Assist */
253*4882a593Smuzhiyun #define HID0_BTIC (1<<5) /* Branch Target Instruction Cache Enable */
254*4882a593Smuzhiyun #define HID0_ABE (1<<3) /* Address Broadcast Enable */
255*4882a593Smuzhiyun #define HID0_BHTE (1<<2) /* Branch History Table Enable */
256*4882a593Smuzhiyun #define HID0_BTCD (1<<1) /* Branch target cache disable */
257*4882a593Smuzhiyun #define SPRN_HID1 0x3F1 /* Hardware Implementation Register 1 */
258*4882a593Smuzhiyun #define HID1_RFXE (1<<17) /* Read Fault Exception Enable */
259*4882a593Smuzhiyun #define HID1_ASTME (1<<13) /* Address bus streaming mode */
260*4882a593Smuzhiyun #define HID1_ABE (1<<12) /* Address broadcast enable */
261*4882a593Smuzhiyun #define HID1_MBDD (1<<6) /* optimized sync instruction */
262*4882a593Smuzhiyun #define SPRN_IABR 0x3F2 /* Instruction Address Breakpoint Register */
263*4882a593Smuzhiyun #ifndef CONFIG_BOOKE
264*4882a593Smuzhiyun #define SPRN_IAC1 0x3F4 /* Instruction Address Compare 1 */
265*4882a593Smuzhiyun #define SPRN_IAC2 0x3F5 /* Instruction Address Compare 2 */
266*4882a593Smuzhiyun #else
267*4882a593Smuzhiyun #define SPRN_IAC1 0x138 /* Book E Instruction Address Compare 1 */
268*4882a593Smuzhiyun #define SPRN_IAC2 0x139 /* Book E Instruction Address Compare 2 */
269*4882a593Smuzhiyun #endif /* CONFIG_BOOKE */
270*4882a593Smuzhiyun #define SPRN_IBAT0L 0x211 /* Instruction BAT 0 Lower Register */
271*4882a593Smuzhiyun #define SPRN_IBAT0U 0x210 /* Instruction BAT 0 Upper Register */
272*4882a593Smuzhiyun #define SPRN_IBAT1L 0x213 /* Instruction BAT 1 Lower Register */
273*4882a593Smuzhiyun #define SPRN_IBAT1U 0x212 /* Instruction BAT 1 Upper Register */
274*4882a593Smuzhiyun #define SPRN_IBAT2L 0x215 /* Instruction BAT 2 Lower Register */
275*4882a593Smuzhiyun #define SPRN_IBAT2U 0x214 /* Instruction BAT 2 Upper Register */
276*4882a593Smuzhiyun #define SPRN_IBAT3L 0x217 /* Instruction BAT 3 Lower Register */
277*4882a593Smuzhiyun #define SPRN_IBAT3U 0x216 /* Instruction BAT 3 Upper Register */
278*4882a593Smuzhiyun #define SPRN_IBAT4L 0x231 /* Instruction BAT 4 Lower Register */
279*4882a593Smuzhiyun #define SPRN_IBAT4U 0x230 /* Instruction BAT 4 Upper Register */
280*4882a593Smuzhiyun #define SPRN_IBAT5L 0x233 /* Instruction BAT 5 Lower Register */
281*4882a593Smuzhiyun #define SPRN_IBAT5U 0x232 /* Instruction BAT 5 Upper Register */
282*4882a593Smuzhiyun #define SPRN_IBAT6L 0x235 /* Instruction BAT 6 Lower Register */
283*4882a593Smuzhiyun #define SPRN_IBAT6U 0x234 /* Instruction BAT 6 Upper Register */
284*4882a593Smuzhiyun #define SPRN_IBAT7L 0x237 /* Instruction BAT 7 Lower Register */
285*4882a593Smuzhiyun #define SPRN_IBAT7U 0x236 /* Instruction BAT 7 Upper Register */
286*4882a593Smuzhiyun #define SPRN_ICCR 0x3FB /* Instruction Cache Cacheability Register */
287*4882a593Smuzhiyun #define ICCR_NOCACHE 0 /* Noncacheable */
288*4882a593Smuzhiyun #define ICCR_CACHE 1 /* Cacheable */
289*4882a593Smuzhiyun #define SPRN_ICDBDR 0x3D3 /* Instruction Cache Debug Data Register */
290*4882a593Smuzhiyun #ifdef CONFIG_BOOKE
291*4882a593Smuzhiyun #define SPRN_ICDBTRL 0x39e /* instruction cache debug tag register low */
292*4882a593Smuzhiyun #define SPRN_ICDBTRH 0x39f /* instruction cache debug tag register high */
293*4882a593Smuzhiyun #endif
294*4882a593Smuzhiyun #define SPRN_ICMP 0x3D5 /* Instruction TLB Compare Register */
295*4882a593Smuzhiyun #define SPRN_ICTC 0x3FB /* Instruction Cache Throttling Control Reg */
296*4882a593Smuzhiyun #define SPRN_IMISS 0x3D4 /* Instruction TLB Miss Register */
297*4882a593Smuzhiyun #define SPRN_IMMR 0x27E /* Internal Memory Map Register */
298*4882a593Smuzhiyun #ifdef CONFIG_BOOKE
299*4882a593Smuzhiyun #define SPRN_INV0 0x370 /* Instruction Cache Normal Victim 0 */
300*4882a593Smuzhiyun #define SPRN_INV1 0x371 /* Instruction Cache Normal Victim 1 */
301*4882a593Smuzhiyun #define SPRN_INV2 0x372 /* Instruction Cache Normal Victim 2 */
302*4882a593Smuzhiyun #define SPRN_INV3 0x373 /* Instruction Cache Normal Victim 3 */
303*4882a593Smuzhiyun #define SPRN_ITV0 0x374 /* Instruction Cache Transient Victim 0 */
304*4882a593Smuzhiyun #define SPRN_ITV1 0x375 /* Instruction Cache Transient Victim 1 */
305*4882a593Smuzhiyun #define SPRN_ITV2 0x376 /* Instruction Cache Transient Victim 2 */
306*4882a593Smuzhiyun #define SPRN_ITV3 0x377 /* Instruction Cache Transient Victim 3 */
307*4882a593Smuzhiyun #define SPRN_IVLIM 0x399 /* Instruction Cache Victim Limit */
308*4882a593Smuzhiyun #endif
309*4882a593Smuzhiyun #define SPRN_LDSTCR 0x3F8 /* Load/Store Control Register */
310*4882a593Smuzhiyun #define SPRN_L2CR 0x3F9 /* Level 2 Cache Control Regsiter */
311*4882a593Smuzhiyun #define SPRN_LR 0x008 /* Link Register */
312*4882a593Smuzhiyun #define SPRN_MBAR 0x137 /* System memory base address */
313*4882a593Smuzhiyun #define SPRN_MMCR0 0x3B8 /* Monitor Mode Control Register 0 */
314*4882a593Smuzhiyun #define SPRN_MMCR1 0x3BC /* Monitor Mode Control Register 1 */
315*4882a593Smuzhiyun #ifdef CONFIG_BOOKE
316*4882a593Smuzhiyun #define SPRN_MMUCR 0x3b2 /* MMU Control Register */
317*4882a593Smuzhiyun #endif
318*4882a593Smuzhiyun #define SPRN_PBL1 0x3FC /* Protection Bound Lower 1 */
319*4882a593Smuzhiyun #define SPRN_PBL2 0x3FE /* Protection Bound Lower 2 */
320*4882a593Smuzhiyun #define SPRN_PBU1 0x3FD /* Protection Bound Upper 1 */
321*4882a593Smuzhiyun #define SPRN_PBU2 0x3FF /* Protection Bound Upper 2 */
322*4882a593Smuzhiyun #ifndef CONFIG_BOOKE
323*4882a593Smuzhiyun #define SPRN_PID 0x3B1 /* Process ID */
324*4882a593Smuzhiyun #define SPRN_PIR 0x3FF /* Processor Identification Register */
325*4882a593Smuzhiyun #else
326*4882a593Smuzhiyun #define SPRN_PID 0x030 /* Book E Process ID */
327*4882a593Smuzhiyun #define SPRN_PIR 0x11E /* Book E Processor Identification Register */
328*4882a593Smuzhiyun #endif /* CONFIG_BOOKE */
329*4882a593Smuzhiyun #define SPRN_PIT 0x3DB /* Programmable Interval Timer */
330*4882a593Smuzhiyun #define SPRN_PMC1 0x3B9 /* Performance Counter Register 1 */
331*4882a593Smuzhiyun #define SPRN_PMC2 0x3BA /* Performance Counter Register 2 */
332*4882a593Smuzhiyun #define SPRN_PMC3 0x3BD /* Performance Counter Register 3 */
333*4882a593Smuzhiyun #define SPRN_PMC4 0x3BE /* Performance Counter Register 4 */
334*4882a593Smuzhiyun #define SPRN_PVR 0x11F /* Processor Version Register */
335*4882a593Smuzhiyun #define SPRN_RPA 0x3D6 /* Required Physical Address Register */
336*4882a593Smuzhiyun #ifdef CONFIG_BOOKE
337*4882a593Smuzhiyun #define SPRN_RSTCFG 0x39b /* Reset Configuration */
338*4882a593Smuzhiyun #endif
339*4882a593Smuzhiyun #define SPRN_SDA 0x3BF /* Sampled Data Address Register */
340*4882a593Smuzhiyun #define SPRN_SDR1 0x019 /* MMU Hash Base Register */
341*4882a593Smuzhiyun #define SPRN_SGR 0x3B9 /* Storage Guarded Register */
342*4882a593Smuzhiyun #define SGR_NORMAL 0
343*4882a593Smuzhiyun #define SGR_GUARDED 1
344*4882a593Smuzhiyun #define SPRN_SIA 0x3BB /* Sampled Instruction Address Register */
345*4882a593Smuzhiyun #define SPRN_SPRG0 0x110 /* Special Purpose Register General 0 */
346*4882a593Smuzhiyun #define SPRN_SPRG1 0x111 /* Special Purpose Register General 1 */
347*4882a593Smuzhiyun #define SPRN_SPRG2 0x112 /* Special Purpose Register General 2 */
348*4882a593Smuzhiyun #define SPRN_SPRG3 0x113 /* Special Purpose Register General 3 */
349*4882a593Smuzhiyun #define SPRN_SPRG4 0x114 /* Special Purpose Register General 4 */
350*4882a593Smuzhiyun #define SPRN_SPRG5 0x115 /* Special Purpose Register General 5 */
351*4882a593Smuzhiyun #define SPRN_SPRG6 0x116 /* Special Purpose Register General 6 */
352*4882a593Smuzhiyun #define SPRN_SPRG7 0x117 /* Special Purpose Register General 7 */
353*4882a593Smuzhiyun #define SPRN_SRR0 0x01A /* Save/Restore Register 0 */
354*4882a593Smuzhiyun #define SPRN_SRR1 0x01B /* Save/Restore Register 1 */
355*4882a593Smuzhiyun #define SPRN_SRR2 0x3DE /* Save/Restore Register 2 */
356*4882a593Smuzhiyun #define SPRN_SRR3 0x3DF /* Save/Restore Register 3 */
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun #ifdef CONFIG_BOOKE
359*4882a593Smuzhiyun #define SPRN_SVR 0x3FF /* System Version Register */
360*4882a593Smuzhiyun #else
361*4882a593Smuzhiyun #define SPRN_SVR 0x11E /* System Version Register */
362*4882a593Smuzhiyun #endif
363*4882a593Smuzhiyun #define SPRN_TBHI 0x3DC /* Time Base High */
364*4882a593Smuzhiyun #define SPRN_TBHU 0x3CC /* Time Base High User-mode */
365*4882a593Smuzhiyun #define SPRN_TBLO 0x3DD /* Time Base Low */
366*4882a593Smuzhiyun #define SPRN_TBLU 0x3CD /* Time Base Low User-mode */
367*4882a593Smuzhiyun #define SPRN_TBRL 0x10C /* Time Base Read Lower Register */
368*4882a593Smuzhiyun #define SPRN_TBRU 0x10D /* Time Base Read Upper Register */
369*4882a593Smuzhiyun #define SPRN_TBWL 0x11C /* Time Base Write Lower Register */
370*4882a593Smuzhiyun #define SPRN_TBWU 0x11D /* Time Base Write Upper Register */
371*4882a593Smuzhiyun #ifndef CONFIG_BOOKE
372*4882a593Smuzhiyun #define SPRN_TCR 0x3DA /* Timer Control Register */
373*4882a593Smuzhiyun #else
374*4882a593Smuzhiyun #define SPRN_TCR 0x154 /* Book E Timer Control Register */
375*4882a593Smuzhiyun #endif /* CONFIG_BOOKE */
376*4882a593Smuzhiyun #ifdef CONFIG_E500MC
377*4882a593Smuzhiyun #define TCR_WP(x) (((64-x)&0x3)<<30)| \
378*4882a593Smuzhiyun (((64-x)&0x3c)<<15) /* WDT Period 2^x clocks*/
379*4882a593Smuzhiyun #else
380*4882a593Smuzhiyun #define TCR_WP(x) (((x)&0x3)<<30) /* WDT Period */
381*4882a593Smuzhiyun #define WP_2_17 0 /* 2^17 clocks */
382*4882a593Smuzhiyun #define WP_2_21 1 /* 2^21 clocks */
383*4882a593Smuzhiyun #define WP_2_25 2 /* 2^25 clocks */
384*4882a593Smuzhiyun #define WP_2_29 3 /* 2^29 clocks */
385*4882a593Smuzhiyun #endif /* CONFIG_E500 */
386*4882a593Smuzhiyun #define TCR_WRC(x) (((x)&0x3)<<28) /* WDT Reset Control */
387*4882a593Smuzhiyun #define WRC_NONE 0 /* No reset will occur */
388*4882a593Smuzhiyun #define WRC_CORE 1 /* Core reset will occur */
389*4882a593Smuzhiyun #define WRC_CHIP 2 /* Chip reset will occur */
390*4882a593Smuzhiyun #define WRC_SYSTEM 3 /* System reset will occur */
391*4882a593Smuzhiyun #define TCR_WIE 0x08000000 /* WDT Interrupt Enable */
392*4882a593Smuzhiyun #define TCR_PIE 0x04000000 /* PIT Interrupt Enable */
393*4882a593Smuzhiyun #define TCR_FP(x) (((x)&0x3)<<24) /* FIT Period */
394*4882a593Smuzhiyun #define FP_2_9 0 /* 2^9 clocks */
395*4882a593Smuzhiyun #define FP_2_13 1 /* 2^13 clocks */
396*4882a593Smuzhiyun #define FP_2_17 2 /* 2^17 clocks */
397*4882a593Smuzhiyun #define FP_2_21 3 /* 2^21 clocks */
398*4882a593Smuzhiyun #define TCR_FIE 0x00800000 /* FIT Interrupt Enable */
399*4882a593Smuzhiyun #define TCR_ARE 0x00400000 /* Auto Reload Enable */
400*4882a593Smuzhiyun #define SPRN_THRM1 0x3FC /* Thermal Management Register 1 */
401*4882a593Smuzhiyun #define THRM1_TIN (1<<0)
402*4882a593Smuzhiyun #define THRM1_TIV (1<<1)
403*4882a593Smuzhiyun #define THRM1_THRES (0x7f<<2)
404*4882a593Smuzhiyun #define THRM1_TID (1<<29)
405*4882a593Smuzhiyun #define THRM1_TIE (1<<30)
406*4882a593Smuzhiyun #define THRM1_V (1<<31)
407*4882a593Smuzhiyun #define SPRN_THRM2 0x3FD /* Thermal Management Register 2 */
408*4882a593Smuzhiyun #define SPRN_THRM3 0x3FE /* Thermal Management Register 3 */
409*4882a593Smuzhiyun #define THRM3_E (1<<31)
410*4882a593Smuzhiyun #define SPRN_TLBMISS 0x3D4 /* 980 7450 TLB Miss Register */
411*4882a593Smuzhiyun #ifndef CONFIG_BOOKE
412*4882a593Smuzhiyun #define SPRN_TSR 0x3D8 /* Timer Status Register */
413*4882a593Smuzhiyun #else
414*4882a593Smuzhiyun #define SPRN_TSR 0x150 /* Book E Timer Status Register */
415*4882a593Smuzhiyun #endif /* CONFIG_BOOKE */
416*4882a593Smuzhiyun #define TSR_ENW 0x80000000 /* Enable Next Watchdog */
417*4882a593Smuzhiyun #define TSR_WIS 0x40000000 /* WDT Interrupt Status */
418*4882a593Smuzhiyun #define TSR_WRS(x) (((x)&0x3)<<28) /* WDT Reset Status */
419*4882a593Smuzhiyun #define WRS_NONE 0 /* No WDT reset occurred */
420*4882a593Smuzhiyun #define WRS_CORE 1 /* WDT forced core reset */
421*4882a593Smuzhiyun #define WRS_CHIP 2 /* WDT forced chip reset */
422*4882a593Smuzhiyun #define WRS_SYSTEM 3 /* WDT forced system reset */
423*4882a593Smuzhiyun #define TSR_PIS 0x08000000 /* PIT Interrupt Status */
424*4882a593Smuzhiyun #define TSR_FIS 0x04000000 /* FIT Interrupt Status */
425*4882a593Smuzhiyun #define SPRN_UMMCR0 0x3A8 /* User Monitor Mode Control Register 0 */
426*4882a593Smuzhiyun #define SPRN_UMMCR1 0x3AC /* User Monitor Mode Control Register 0 */
427*4882a593Smuzhiyun #define SPRN_UPMC1 0x3A9 /* User Performance Counter Register 1 */
428*4882a593Smuzhiyun #define SPRN_UPMC2 0x3AA /* User Performance Counter Register 2 */
429*4882a593Smuzhiyun #define SPRN_UPMC3 0x3AD /* User Performance Counter Register 3 */
430*4882a593Smuzhiyun #define SPRN_UPMC4 0x3AE /* User Performance Counter Register 4 */
431*4882a593Smuzhiyun #define SPRN_USIA 0x3AB /* User Sampled Instruction Address Register */
432*4882a593Smuzhiyun #define SPRN_XER 0x001 /* Fixed Point Exception Register */
433*4882a593Smuzhiyun #define SPRN_ZPR 0x3B0 /* Zone Protection Register */
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun /* Book E definitions */
436*4882a593Smuzhiyun #define SPRN_DECAR 0x036 /* Decrementer Auto Reload Register */
437*4882a593Smuzhiyun #define SPRN_CSRR0 0x03A /* Critical SRR0 */
438*4882a593Smuzhiyun #define SPRN_CSRR1 0x03B /* Critical SRR0 */
439*4882a593Smuzhiyun #define SPRN_IVPR 0x03F /* Interrupt Vector Prefix Register */
440*4882a593Smuzhiyun #define SPRN_USPRG0 0x100 /* User Special Purpose Register General 0 */
441*4882a593Smuzhiyun #define SPRN_SPRG4R 0x104 /* Special Purpose Register General 4 Read */
442*4882a593Smuzhiyun #define SPRN_SPRG5R 0x105 /* Special Purpose Register General 5 Read */
443*4882a593Smuzhiyun #define SPRN_SPRG6R 0x106 /* Special Purpose Register General 6 Read */
444*4882a593Smuzhiyun #define SPRN_SPRG7R 0x107 /* Special Purpose Register General 7 Read */
445*4882a593Smuzhiyun #define SPRN_SPRG4W 0x114 /* Special Purpose Register General 4 Write */
446*4882a593Smuzhiyun #define SPRN_SPRG5W 0x115 /* Special Purpose Register General 5 Write */
447*4882a593Smuzhiyun #define SPRN_SPRG6W 0x116 /* Special Purpose Register General 6 Write */
448*4882a593Smuzhiyun #define SPRN_SPRG7W 0x117 /* Special Purpose Register General 7 Write */
449*4882a593Smuzhiyun #define SPRN_DBCR2 0x136 /* Debug Control Register 2 */
450*4882a593Smuzhiyun #define SPRN_IAC3 0x13A /* Instruction Address Compare 3 */
451*4882a593Smuzhiyun #define SPRN_IAC4 0x13B /* Instruction Address Compare 4 */
452*4882a593Smuzhiyun #define SPRN_DVC1 0x13E /* Data Value Compare Register 1 */
453*4882a593Smuzhiyun #define SPRN_DVC2 0x13F /* Data Value Compare Register 2 */
454*4882a593Smuzhiyun #define SPRN_IVOR0 0x190 /* Interrupt Vector Offset Register 0 */
455*4882a593Smuzhiyun #define SPRN_IVOR1 0x191 /* Interrupt Vector Offset Register 1 */
456*4882a593Smuzhiyun #define SPRN_IVOR2 0x192 /* Interrupt Vector Offset Register 2 */
457*4882a593Smuzhiyun #define SPRN_IVOR3 0x193 /* Interrupt Vector Offset Register 3 */
458*4882a593Smuzhiyun #define SPRN_IVOR4 0x194 /* Interrupt Vector Offset Register 4 */
459*4882a593Smuzhiyun #define SPRN_IVOR5 0x195 /* Interrupt Vector Offset Register 5 */
460*4882a593Smuzhiyun #define SPRN_IVOR6 0x196 /* Interrupt Vector Offset Register 6 */
461*4882a593Smuzhiyun #define SPRN_IVOR7 0x197 /* Interrupt Vector Offset Register 7 */
462*4882a593Smuzhiyun #define SPRN_IVOR8 0x198 /* Interrupt Vector Offset Register 8 */
463*4882a593Smuzhiyun #define SPRN_IVOR9 0x199 /* Interrupt Vector Offset Register 9 */
464*4882a593Smuzhiyun #define SPRN_IVOR10 0x19a /* Interrupt Vector Offset Register 10 */
465*4882a593Smuzhiyun #define SPRN_IVOR11 0x19b /* Interrupt Vector Offset Register 11 */
466*4882a593Smuzhiyun #define SPRN_IVOR12 0x19c /* Interrupt Vector Offset Register 12 */
467*4882a593Smuzhiyun #define SPRN_IVOR13 0x19d /* Interrupt Vector Offset Register 13 */
468*4882a593Smuzhiyun #define SPRN_IVOR14 0x19e /* Interrupt Vector Offset Register 14 */
469*4882a593Smuzhiyun #define SPRN_IVOR15 0x19f /* Interrupt Vector Offset Register 15 */
470*4882a593Smuzhiyun #define SPRN_IVOR38 0x1b0 /* Interrupt Vector Offset Register 38 */
471*4882a593Smuzhiyun #define SPRN_IVOR39 0x1b1 /* Interrupt Vector Offset Register 39 */
472*4882a593Smuzhiyun #define SPRN_IVOR40 0x1b2 /* Interrupt Vector Offset Register 40 */
473*4882a593Smuzhiyun #define SPRN_IVOR41 0x1b3 /* Interrupt Vector Offset Register 41 */
474*4882a593Smuzhiyun #define SPRN_GIVOR2 0x1b8 /* Guest Interrupt Vector Offset Register 2 */
475*4882a593Smuzhiyun #define SPRN_GIVOR3 0x1b9 /* Guest Interrupt Vector Offset Register 3 */
476*4882a593Smuzhiyun #define SPRN_GIVOR4 0x1ba /* Guest Interrupt Vector Offset Register 4 */
477*4882a593Smuzhiyun #define SPRN_GIVOR8 0x1bb /* Guest Interrupt Vector Offset Register 8 */
478*4882a593Smuzhiyun #define SPRN_GIVOR13 0x1bc /* Guest Interrupt Vector Offset Register 13 */
479*4882a593Smuzhiyun #define SPRN_GIVOR14 0x1bd /* Guest Interrupt Vector Offset Register 14 */
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun /* e500 definitions */
482*4882a593Smuzhiyun #define SPRN_L1CFG0 0x203 /* L1 Cache Configuration Register 0 */
483*4882a593Smuzhiyun #define SPRN_L1CFG1 0x204 /* L1 Cache Configuration Register 1 */
484*4882a593Smuzhiyun #define SPRN_L2CFG0 0x207 /* L2 Cache Configuration Register 0 */
485*4882a593Smuzhiyun #define SPRN_L1CSR0 0x3f2 /* L1 Data Cache Control and Status Register 0 */
486*4882a593Smuzhiyun #define L1CSR0_CPE 0x00010000 /* Data Cache Parity Enable */
487*4882a593Smuzhiyun #define L1CSR0_CUL 0x00000400 /* (D-)Cache Unable to Lock */
488*4882a593Smuzhiyun #define L1CSR0_DCLFR 0x00000100 /* D-Cache Lock Flash Reset */
489*4882a593Smuzhiyun #define L1CSR0_DCFI 0x00000002 /* Data Cache Flash Invalidate */
490*4882a593Smuzhiyun #define L1CSR0_DCE 0x00000001 /* Data Cache Enable */
491*4882a593Smuzhiyun #define SPRN_L1CSR1 0x3f3 /* L1 Instruction Cache Control and Status Register 1 */
492*4882a593Smuzhiyun #define L1CSR1_CPE 0x00010000 /* Instruction Cache Parity Enable */
493*4882a593Smuzhiyun #define L1CSR1_ICUL 0x00000400 /* I-Cache Unable to Lock */
494*4882a593Smuzhiyun #define L1CSR1_ICLFR 0x00000100 /* I-Cache Lock Flash Reset */
495*4882a593Smuzhiyun #define L1CSR1_ICFI 0x00000002 /* Instruction Cache Flash Invalidate */
496*4882a593Smuzhiyun #define L1CSR1_ICE 0x00000001 /* Instruction Cache Enable */
497*4882a593Smuzhiyun #define SPRN_L1CSR2 0x25e /* L1 Data Cache Control and Status Register 2 */
498*4882a593Smuzhiyun #define L1CSR2_DCWS 0x40000000 /* Data Cache Write Shadow */
499*4882a593Smuzhiyun #define L1CSR2_DCSTASHID 0x000003ff /* Data Cache Stash ID */
500*4882a593Smuzhiyun #define SPRN_L2CSR0 0x3f9 /* L2 Data Cache Control and Status Register 0 */
501*4882a593Smuzhiyun #define L2CSR0_L2E 0x80000000 /* L2 Cache Enable */
502*4882a593Smuzhiyun #define L2CSR0_L2PE 0x40000000 /* L2 Cache Parity/ECC Enable */
503*4882a593Smuzhiyun #define L2CSR0_L2WP 0x1c000000 /* L2 I/D Way Partioning */
504*4882a593Smuzhiyun #define L2CSR0_L2CM 0x03000000 /* L2 Cache Coherency Mode */
505*4882a593Smuzhiyun #define L2CSR0_L2FI 0x00200000 /* L2 Cache Flash Invalidate */
506*4882a593Smuzhiyun #define L2CSR0_L2IO 0x00100000 /* L2 Cache Instruction Only */
507*4882a593Smuzhiyun #define L2CSR0_L2DO 0x00010000 /* L2 Cache Data Only */
508*4882a593Smuzhiyun #define L2CSR0_L2REP 0x00003000 /* L2 Line Replacement Algo */
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun /* e6500 */
511*4882a593Smuzhiyun #define L2CSR0_L2REP_SPLRUAGE 0x00000000 /* L2REP Streaming PLRU with Aging */
512*4882a593Smuzhiyun #define L2CSR0_L2REP_FIFO 0x00001000 /* L2REP FIFO */
513*4882a593Smuzhiyun #define L2CSR0_L2REP_SPLRU 0x00002000 /* L2REP Streaming PLRU */
514*4882a593Smuzhiyun #define L2CSR0_L2REP_PLRU 0x00003000 /* L2REP PLRU */
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun #define L2CSR0_L2REP_MODE L2CSR0_L2REP_SPLRUAGE
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun #define L2CSR0_L2FL 0x00000800 /* L2 Cache Flush */
519*4882a593Smuzhiyun #define L2CSR0_L2LFC 0x00000400 /* L2 Cache Lock Flash Clear */
520*4882a593Smuzhiyun #define L2CSR0_L2LOA 0x00000080 /* L2 Cache Lock Overflow Allocate */
521*4882a593Smuzhiyun #define L2CSR0_L2LO 0x00000020 /* L2 Cache Lock Overflow */
522*4882a593Smuzhiyun #define SPRN_L2CSR1 0x3fa /* L2 Data Cache Control and Status Register 1 */
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun #define SPRN_TLB0CFG 0x2B0 /* TLB 0 Config Register */
525*4882a593Smuzhiyun #define SPRN_TLB1CFG 0x2B1 /* TLB 1 Config Register */
526*4882a593Smuzhiyun #define TLBnCFG_NENTRY_MASK 0x00000fff
527*4882a593Smuzhiyun #define SPRN_TLB0PS 0x158 /* TLB 0 Page Size Register */
528*4882a593Smuzhiyun #define SPRN_TLB1PS 0x159 /* TLB 1 Page Size Register */
529*4882a593Smuzhiyun #define SPRN_MMUCSR0 0x3f4 /* MMU control and status register 0 */
530*4882a593Smuzhiyun #define SPRN_MMUCFG 0x3F7 /* MMU Configuration Register */
531*4882a593Smuzhiyun #define MMUCFG_MAVN 0x00000003 /* MMU Architecture Version Number */
532*4882a593Smuzhiyun #define MMUCFG_MAVN_V1 0x00000000 /* v1.0 */
533*4882a593Smuzhiyun #define MMUCFG_MAVN_V2 0x00000001 /* v2.0 */
534*4882a593Smuzhiyun #define SPRN_MAS0 0x270 /* MMU Assist Register 0 */
535*4882a593Smuzhiyun #define SPRN_MAS1 0x271 /* MMU Assist Register 1 */
536*4882a593Smuzhiyun #define SPRN_MAS2 0x272 /* MMU Assist Register 2 */
537*4882a593Smuzhiyun #define SPRN_MAS3 0x273 /* MMU Assist Register 3 */
538*4882a593Smuzhiyun #define SPRN_MAS4 0x274 /* MMU Assist Register 4 */
539*4882a593Smuzhiyun #define SPRN_MAS5 0x275 /* MMU Assist Register 5 */
540*4882a593Smuzhiyun #define SPRN_MAS6 0x276 /* MMU Assist Register 6 */
541*4882a593Smuzhiyun #define SPRN_MAS7 0x3B0 /* MMU Assist Register 7 */
542*4882a593Smuzhiyun #define SPRN_MAS8 0x155 /* MMU Assist Register 8 */
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun #define SPRN_IVOR32 0x210 /* Interrupt Vector Offset Register 32 */
545*4882a593Smuzhiyun #define SPRN_IVOR33 0x211 /* Interrupt Vector Offset Register 33 */
546*4882a593Smuzhiyun #define SPRN_IVOR34 0x212 /* Interrupt Vector Offset Register 34 */
547*4882a593Smuzhiyun #define SPRN_IVOR35 0x213 /* Interrupt Vector Offset Register 35 */
548*4882a593Smuzhiyun #define SPRN_IVOR36 0x214 /* Interrupt Vector Offset Register 36 */
549*4882a593Smuzhiyun #define SPRN_IVOR37 0x215 /* Interrupt Vector Offset Register 37 */
550*4882a593Smuzhiyun #define SPRN_SPEFSCR 0x200 /* SPE & Embedded FP Status & Control */
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun #define SPRN_MCSRR0 0x23a /* Machine Check Save and Restore Register 0 */
553*4882a593Smuzhiyun #define SPRN_MCSRR1 0x23b /* Machine Check Save and Restore Register 1 */
554*4882a593Smuzhiyun #define SPRN_BUCSR 0x3f5 /* Branch Control and Status Register */
555*4882a593Smuzhiyun #define BUCSR_STAC_EN 0x01000000 /* Segment target addr cache enable */
556*4882a593Smuzhiyun #define BUCSR_LS_EN 0x00400000 /* Link stack enable */
557*4882a593Smuzhiyun #define BUCSR_BBFI 0x00000200 /* Branch buffer flash invalidate */
558*4882a593Smuzhiyun #define BUCSR_BPEN 0x00000001 /* Branch prediction enable */
559*4882a593Smuzhiyun #define BUCSR_ENABLE (BUCSR_STAC_EN|BUCSR_LS_EN|BUCSR_BBFI|BUCSR_BPEN)
560*4882a593Smuzhiyun #define SPRN_BBEAR 0x201 /* Branch Buffer Entry Address Register */
561*4882a593Smuzhiyun #define SPRN_BBTAR 0x202 /* Branch Buffer Target Address Register */
562*4882a593Smuzhiyun #define SPRN_PID1 0x279 /* Process ID Register 1 */
563*4882a593Smuzhiyun #define SPRN_PID2 0x27a /* Process ID Register 2 */
564*4882a593Smuzhiyun #define SPRN_MCSR 0x23c /* Machine Check Syndrome register */
565*4882a593Smuzhiyun #define SPRN_MCAR 0x23d /* Machine Check Address register */
566*4882a593Smuzhiyun #define MCSR_MCS 0x80000000 /* Machine Check Summary */
567*4882a593Smuzhiyun #define MCSR_IB 0x40000000 /* Instruction PLB Error */
568*4882a593Smuzhiyun #define MCSR_DB 0x20000000 /* Data PLB Error */
569*4882a593Smuzhiyun #define MCSR_TLBP 0x08000000 /* TLB Parity Error */
570*4882a593Smuzhiyun #define MCSR_ICP 0x04000000 /* I-Cache Parity Error */
571*4882a593Smuzhiyun #define MCSR_DCSP 0x02000000 /* D-Cache Search Parity Error */
572*4882a593Smuzhiyun #define MCSR_DCFP 0x01000000 /* D-Cache Flush Parity Error */
573*4882a593Smuzhiyun #define MCSR_IMPE 0x00800000 /* Imprecise Machine Check Exception */
574*4882a593Smuzhiyun #define ESR_ST 0x00800000 /* Store Operation */
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun #if defined(CONFIG_MPC86xx)
577*4882a593Smuzhiyun #define SPRN_MSSCR0 0x3f6
578*4882a593Smuzhiyun #define SPRN_MSSSR0 0x3f7
579*4882a593Smuzhiyun #endif
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun #define SPRN_HDBCR0 0x3d0
582*4882a593Smuzhiyun #define SPRN_HDBCR1 0x3d1
583*4882a593Smuzhiyun #define SPRN_HDBCR2 0x3d2
584*4882a593Smuzhiyun #define SPRN_HDBCR3 0x3d3
585*4882a593Smuzhiyun #define SPRN_HDBCR4 0x3d4
586*4882a593Smuzhiyun #define SPRN_HDBCR5 0x3d5
587*4882a593Smuzhiyun #define SPRN_HDBCR6 0x3d6
588*4882a593Smuzhiyun #define SPRN_HDBCR7 0x277
589*4882a593Smuzhiyun #define SPRN_HDBCR8 0x278
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun /* Short-hand versions for a number of the above SPRNs */
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun #define CTR SPRN_CTR /* Counter Register */
594*4882a593Smuzhiyun #define DAR SPRN_DAR /* Data Address Register */
595*4882a593Smuzhiyun #define DABR SPRN_DABR /* Data Address Breakpoint Register */
596*4882a593Smuzhiyun #define DAC1 SPRN_DAC1 /* Data Address Register 1 */
597*4882a593Smuzhiyun #define DAC2 SPRN_DAC2 /* Data Address Register 2 */
598*4882a593Smuzhiyun #define DBAT0L SPRN_DBAT0L /* Data BAT 0 Lower Register */
599*4882a593Smuzhiyun #define DBAT0U SPRN_DBAT0U /* Data BAT 0 Upper Register */
600*4882a593Smuzhiyun #define DBAT1L SPRN_DBAT1L /* Data BAT 1 Lower Register */
601*4882a593Smuzhiyun #define DBAT1U SPRN_DBAT1U /* Data BAT 1 Upper Register */
602*4882a593Smuzhiyun #define DBAT2L SPRN_DBAT2L /* Data BAT 2 Lower Register */
603*4882a593Smuzhiyun #define DBAT2U SPRN_DBAT2U /* Data BAT 2 Upper Register */
604*4882a593Smuzhiyun #define DBAT3L SPRN_DBAT3L /* Data BAT 3 Lower Register */
605*4882a593Smuzhiyun #define DBAT3U SPRN_DBAT3U /* Data BAT 3 Upper Register */
606*4882a593Smuzhiyun #define DBAT4L SPRN_DBAT4L /* Data BAT 4 Lower Register */
607*4882a593Smuzhiyun #define DBAT4U SPRN_DBAT4U /* Data BAT 4 Upper Register */
608*4882a593Smuzhiyun #define DBAT5L SPRN_DBAT5L /* Data BAT 5 Lower Register */
609*4882a593Smuzhiyun #define DBAT5U SPRN_DBAT5U /* Data BAT 5 Upper Register */
610*4882a593Smuzhiyun #define DBAT6L SPRN_DBAT6L /* Data BAT 6 Lower Register */
611*4882a593Smuzhiyun #define DBAT6U SPRN_DBAT6U /* Data BAT 6 Upper Register */
612*4882a593Smuzhiyun #define DBAT7L SPRN_DBAT7L /* Data BAT 7 Lower Register */
613*4882a593Smuzhiyun #define DBAT7U SPRN_DBAT7U /* Data BAT 7 Upper Register */
614*4882a593Smuzhiyun #define DBCR0 SPRN_DBCR0 /* Debug Control Register 0 */
615*4882a593Smuzhiyun #define DBCR1 SPRN_DBCR1 /* Debug Control Register 1 */
616*4882a593Smuzhiyun #define DBSR SPRN_DBSR /* Debug Status Register */
617*4882a593Smuzhiyun #define DCMP SPRN_DCMP /* Data TLB Compare Register */
618*4882a593Smuzhiyun #define DEC SPRN_DEC /* Decrement Register */
619*4882a593Smuzhiyun #define DMISS SPRN_DMISS /* Data TLB Miss Register */
620*4882a593Smuzhiyun #define DSISR SPRN_DSISR /* Data Storage Interrupt Status Register */
621*4882a593Smuzhiyun #define EAR SPRN_EAR /* External Address Register */
622*4882a593Smuzhiyun #define ESR SPRN_ESR /* Exception Syndrome Register */
623*4882a593Smuzhiyun #define HASH1 SPRN_HASH1 /* Primary Hash Address Register */
624*4882a593Smuzhiyun #define HASH2 SPRN_HASH2 /* Secondary Hash Address Register */
625*4882a593Smuzhiyun #define HID0 SPRN_HID0 /* Hardware Implementation Register 0 */
626*4882a593Smuzhiyun #define HID1 SPRN_HID1 /* Hardware Implementation Register 1 */
627*4882a593Smuzhiyun #define IABR SPRN_IABR /* Instruction Address Breakpoint Register */
628*4882a593Smuzhiyun #define IAC1 SPRN_IAC1 /* Instruction Address Register 1 */
629*4882a593Smuzhiyun #define IAC2 SPRN_IAC2 /* Instruction Address Register 2 */
630*4882a593Smuzhiyun #define IBAT0L SPRN_IBAT0L /* Instruction BAT 0 Lower Register */
631*4882a593Smuzhiyun #define IBAT0U SPRN_IBAT0U /* Instruction BAT 0 Upper Register */
632*4882a593Smuzhiyun #define IBAT1L SPRN_IBAT1L /* Instruction BAT 1 Lower Register */
633*4882a593Smuzhiyun #define IBAT1U SPRN_IBAT1U /* Instruction BAT 1 Upper Register */
634*4882a593Smuzhiyun #define IBAT2L SPRN_IBAT2L /* Instruction BAT 2 Lower Register */
635*4882a593Smuzhiyun #define IBAT2U SPRN_IBAT2U /* Instruction BAT 2 Upper Register */
636*4882a593Smuzhiyun #define IBAT3L SPRN_IBAT3L /* Instruction BAT 3 Lower Register */
637*4882a593Smuzhiyun #define IBAT3U SPRN_IBAT3U /* Instruction BAT 3 Upper Register */
638*4882a593Smuzhiyun #define IBAT4L SPRN_IBAT4L /* Instruction BAT 4 Lower Register */
639*4882a593Smuzhiyun #define IBAT4U SPRN_IBAT4U /* Instruction BAT 4 Upper Register */
640*4882a593Smuzhiyun #define IBAT5L SPRN_IBAT5L /* Instruction BAT 5 Lower Register */
641*4882a593Smuzhiyun #define IBAT5U SPRN_IBAT5U /* Instruction BAT 5 Upper Register */
642*4882a593Smuzhiyun #define IBAT6L SPRN_IBAT6L /* Instruction BAT 6 Lower Register */
643*4882a593Smuzhiyun #define IBAT6U SPRN_IBAT6U /* Instruction BAT 6 Upper Register */
644*4882a593Smuzhiyun #define IBAT7L SPRN_IBAT7L /* Instruction BAT 7 Lower Register */
645*4882a593Smuzhiyun #define IBAT7U SPRN_IBAT7U /* Instruction BAT 7 Lower Register */
646*4882a593Smuzhiyun #define ICMP SPRN_ICMP /* Instruction TLB Compare Register */
647*4882a593Smuzhiyun #define IMISS SPRN_IMISS /* Instruction TLB Miss Register */
648*4882a593Smuzhiyun #define IMMR SPRN_IMMR /* PPC 860/821 Internal Memory Map Register */
649*4882a593Smuzhiyun #define LDSTCR SPRN_LDSTCR /* Load/Store Control Register */
650*4882a593Smuzhiyun #define L2CR SPRN_L2CR /* PPC 750 L2 control register */
651*4882a593Smuzhiyun #define LR SPRN_LR
652*4882a593Smuzhiyun #define MBAR SPRN_MBAR /* System memory base address */
653*4882a593Smuzhiyun #if defined(CONFIG_MPC86xx)
654*4882a593Smuzhiyun #define MSSCR0 SPRN_MSSCR0
655*4882a593Smuzhiyun #endif
656*4882a593Smuzhiyun #if defined(CONFIG_E500) || defined(CONFIG_MPC86xx)
657*4882a593Smuzhiyun #define PIR SPRN_PIR
658*4882a593Smuzhiyun #endif
659*4882a593Smuzhiyun #define SVR SPRN_SVR /* System-On-Chip Version Register */
660*4882a593Smuzhiyun #define PVR SPRN_PVR /* Processor Version */
661*4882a593Smuzhiyun #define RPA SPRN_RPA /* Required Physical Address Register */
662*4882a593Smuzhiyun #define SDR1 SPRN_SDR1 /* MMU hash base register */
663*4882a593Smuzhiyun #define SPR0 SPRN_SPRG0 /* Supervisor Private Registers */
664*4882a593Smuzhiyun #define SPR1 SPRN_SPRG1
665*4882a593Smuzhiyun #define SPR2 SPRN_SPRG2
666*4882a593Smuzhiyun #define SPR3 SPRN_SPRG3
667*4882a593Smuzhiyun #define SPRG0 SPRN_SPRG0
668*4882a593Smuzhiyun #define SPRG1 SPRN_SPRG1
669*4882a593Smuzhiyun #define SPRG2 SPRN_SPRG2
670*4882a593Smuzhiyun #define SPRG3 SPRN_SPRG3
671*4882a593Smuzhiyun #define SPRG4 SPRN_SPRG4
672*4882a593Smuzhiyun #define SPRG5 SPRN_SPRG5
673*4882a593Smuzhiyun #define SPRG6 SPRN_SPRG6
674*4882a593Smuzhiyun #define SPRG7 SPRN_SPRG7
675*4882a593Smuzhiyun #define SRR0 SPRN_SRR0 /* Save and Restore Register 0 */
676*4882a593Smuzhiyun #define SRR1 SPRN_SRR1 /* Save and Restore Register 1 */
677*4882a593Smuzhiyun #define SRR2 SPRN_SRR2 /* Save and Restore Register 2 */
678*4882a593Smuzhiyun #define SRR3 SPRN_SRR3 /* Save and Restore Register 3 */
679*4882a593Smuzhiyun #define SVR SPRN_SVR /* System Version Register */
680*4882a593Smuzhiyun #define TBRL SPRN_TBRL /* Time Base Read Lower Register */
681*4882a593Smuzhiyun #define TBRU SPRN_TBRU /* Time Base Read Upper Register */
682*4882a593Smuzhiyun #define TBWL SPRN_TBWL /* Time Base Write Lower Register */
683*4882a593Smuzhiyun #define TBWU SPRN_TBWU /* Time Base Write Upper Register */
684*4882a593Smuzhiyun #define TCR SPRN_TCR /* Timer Control Register */
685*4882a593Smuzhiyun #define TSR SPRN_TSR /* Timer Status Register */
686*4882a593Smuzhiyun #define ICTC 1019
687*4882a593Smuzhiyun #define THRM1 SPRN_THRM1 /* Thermal Management Register 1 */
688*4882a593Smuzhiyun #define THRM2 SPRN_THRM2 /* Thermal Management Register 2 */
689*4882a593Smuzhiyun #define THRM3 SPRN_THRM3 /* Thermal Management Register 3 */
690*4882a593Smuzhiyun #define XER SPRN_XER
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun #define DECAR SPRN_DECAR
693*4882a593Smuzhiyun #define CSRR0 SPRN_CSRR0
694*4882a593Smuzhiyun #define CSRR1 SPRN_CSRR1
695*4882a593Smuzhiyun #define IVPR SPRN_IVPR
696*4882a593Smuzhiyun #define USPRG0 SPRN_USPRG
697*4882a593Smuzhiyun #define SPRG4R SPRN_SPRG4R
698*4882a593Smuzhiyun #define SPRG5R SPRN_SPRG5R
699*4882a593Smuzhiyun #define SPRG6R SPRN_SPRG6R
700*4882a593Smuzhiyun #define SPRG7R SPRN_SPRG7R
701*4882a593Smuzhiyun #define SPRG4W SPRN_SPRG4W
702*4882a593Smuzhiyun #define SPRG5W SPRN_SPRG5W
703*4882a593Smuzhiyun #define SPRG6W SPRN_SPRG6W
704*4882a593Smuzhiyun #define SPRG7W SPRN_SPRG7W
705*4882a593Smuzhiyun #define DEAR SPRN_DEAR
706*4882a593Smuzhiyun #define DBCR2 SPRN_DBCR2
707*4882a593Smuzhiyun #define IAC3 SPRN_IAC3
708*4882a593Smuzhiyun #define IAC4 SPRN_IAC4
709*4882a593Smuzhiyun #define DVC1 SPRN_DVC1
710*4882a593Smuzhiyun #define DVC2 SPRN_DVC2
711*4882a593Smuzhiyun #define IVOR0 SPRN_IVOR0
712*4882a593Smuzhiyun #define IVOR1 SPRN_IVOR1
713*4882a593Smuzhiyun #define IVOR2 SPRN_IVOR2
714*4882a593Smuzhiyun #define IVOR3 SPRN_IVOR3
715*4882a593Smuzhiyun #define IVOR4 SPRN_IVOR4
716*4882a593Smuzhiyun #define IVOR5 SPRN_IVOR5
717*4882a593Smuzhiyun #define IVOR6 SPRN_IVOR6
718*4882a593Smuzhiyun #define IVOR7 SPRN_IVOR7
719*4882a593Smuzhiyun #define IVOR8 SPRN_IVOR8
720*4882a593Smuzhiyun #define IVOR9 SPRN_IVOR9
721*4882a593Smuzhiyun #define IVOR10 SPRN_IVOR10
722*4882a593Smuzhiyun #define IVOR11 SPRN_IVOR11
723*4882a593Smuzhiyun #define IVOR12 SPRN_IVOR12
724*4882a593Smuzhiyun #define IVOR13 SPRN_IVOR13
725*4882a593Smuzhiyun #define IVOR14 SPRN_IVOR14
726*4882a593Smuzhiyun #define IVOR15 SPRN_IVOR15
727*4882a593Smuzhiyun #define IVOR32 SPRN_IVOR32
728*4882a593Smuzhiyun #define IVOR33 SPRN_IVOR33
729*4882a593Smuzhiyun #define IVOR34 SPRN_IVOR34
730*4882a593Smuzhiyun #define IVOR35 SPRN_IVOR35
731*4882a593Smuzhiyun #define MCSRR0 SPRN_MCSRR0
732*4882a593Smuzhiyun #define MCSRR1 SPRN_MCSRR1
733*4882a593Smuzhiyun #define L1CSR0 SPRN_L1CSR0
734*4882a593Smuzhiyun #define L1CSR1 SPRN_L1CSR1
735*4882a593Smuzhiyun #define L1CSR2 SPRN_L1CSR2
736*4882a593Smuzhiyun #define L1CFG0 SPRN_L1CFG0
737*4882a593Smuzhiyun #define L1CFG1 SPRN_L1CFG1
738*4882a593Smuzhiyun #define L2CFG0 SPRN_L2CFG0
739*4882a593Smuzhiyun #define L2CSR0 SPRN_L2CSR0
740*4882a593Smuzhiyun #define L2CSR1 SPRN_L2CSR1
741*4882a593Smuzhiyun #define MCSR SPRN_MCSR
742*4882a593Smuzhiyun #define MMUCSR0 SPRN_MMUCSR0
743*4882a593Smuzhiyun #define BUCSR SPRN_BUCSR
744*4882a593Smuzhiyun #define PID0 SPRN_PID
745*4882a593Smuzhiyun #define PID1 SPRN_PID1
746*4882a593Smuzhiyun #define PID2 SPRN_PID2
747*4882a593Smuzhiyun #define MAS0 SPRN_MAS0
748*4882a593Smuzhiyun #define MAS1 SPRN_MAS1
749*4882a593Smuzhiyun #define MAS2 SPRN_MAS2
750*4882a593Smuzhiyun #define MAS3 SPRN_MAS3
751*4882a593Smuzhiyun #define MAS4 SPRN_MAS4
752*4882a593Smuzhiyun #define MAS5 SPRN_MAS5
753*4882a593Smuzhiyun #define MAS6 SPRN_MAS6
754*4882a593Smuzhiyun #define MAS7 SPRN_MAS7
755*4882a593Smuzhiyun #define MAS8 SPRN_MAS8
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun #if defined(CONFIG_MPC85xx)
758*4882a593Smuzhiyun #define DAR_DEAR DEAR
759*4882a593Smuzhiyun #else
760*4882a593Smuzhiyun #define DAR_DEAR DAR
761*4882a593Smuzhiyun #endif
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun /* Device Control Registers */
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun #define DCRN_BEAR 0x090 /* Bus Error Address Register */
766*4882a593Smuzhiyun #define DCRN_BESR 0x091 /* Bus Error Syndrome Register */
767*4882a593Smuzhiyun #define BESR_DSES 0x80000000 /* Data-Side Error Status */
768*4882a593Smuzhiyun #define BESR_DMES 0x40000000 /* DMA Error Status */
769*4882a593Smuzhiyun #define BESR_RWS 0x20000000 /* Read/Write Status */
770*4882a593Smuzhiyun #define BESR_ETMASK 0x1C000000 /* Error Type */
771*4882a593Smuzhiyun #define ET_PROT 0
772*4882a593Smuzhiyun #define ET_PARITY 1
773*4882a593Smuzhiyun #define ET_NCFG 2
774*4882a593Smuzhiyun #define ET_BUSERR 4
775*4882a593Smuzhiyun #define ET_BUSTO 6
776*4882a593Smuzhiyun #define DCRN_DMACC0 0x0C4 /* DMA Chained Count Register 0 */
777*4882a593Smuzhiyun #define DCRN_DMACC1 0x0CC /* DMA Chained Count Register 1 */
778*4882a593Smuzhiyun #define DCRN_DMACC2 0x0D4 /* DMA Chained Count Register 2 */
779*4882a593Smuzhiyun #define DCRN_DMACC3 0x0DC /* DMA Chained Count Register 3 */
780*4882a593Smuzhiyun #define DCRN_DMACR0 0x0C0 /* DMA Channel Control Register 0 */
781*4882a593Smuzhiyun #define DCRN_DMACR1 0x0C8 /* DMA Channel Control Register 1 */
782*4882a593Smuzhiyun #define DCRN_DMACR2 0x0D0 /* DMA Channel Control Register 2 */
783*4882a593Smuzhiyun #define DCRN_DMACR3 0x0D8 /* DMA Channel Control Register 3 */
784*4882a593Smuzhiyun #define DCRN_DMACT0 0x0C1 /* DMA Count Register 0 */
785*4882a593Smuzhiyun #define DCRN_DMACT1 0x0C9 /* DMA Count Register 1 */
786*4882a593Smuzhiyun #define DCRN_DMACT2 0x0D1 /* DMA Count Register 2 */
787*4882a593Smuzhiyun #define DCRN_DMACT3 0x0D9 /* DMA Count Register 3 */
788*4882a593Smuzhiyun #define DCRN_DMADA0 0x0C2 /* DMA Destination Address Register 0 */
789*4882a593Smuzhiyun #define DCRN_DMADA1 0x0CA /* DMA Destination Address Register 1 */
790*4882a593Smuzhiyun #define DCRN_DMADA2 0x0D2 /* DMA Destination Address Register 2 */
791*4882a593Smuzhiyun #define DCRN_DMADA3 0x0DA /* DMA Destination Address Register 3 */
792*4882a593Smuzhiyun #define DCRN_DMASA0 0x0C3 /* DMA Source Address Register 0 */
793*4882a593Smuzhiyun #define DCRN_DMASA1 0x0CB /* DMA Source Address Register 1 */
794*4882a593Smuzhiyun #define DCRN_DMASA2 0x0D3 /* DMA Source Address Register 2 */
795*4882a593Smuzhiyun #define DCRN_DMASA3 0x0DB /* DMA Source Address Register 3 */
796*4882a593Smuzhiyun #define DCRN_DMASR 0x0E0 /* DMA Status Register */
797*4882a593Smuzhiyun #define DCRN_EXIER 0x042 /* External Interrupt Enable Register */
798*4882a593Smuzhiyun #define EXIER_CIE 0x80000000 /* Critical Interrupt Enable */
799*4882a593Smuzhiyun #define EXIER_SRIE 0x08000000 /* Serial Port Rx Int. Enable */
800*4882a593Smuzhiyun #define EXIER_STIE 0x04000000 /* Serial Port Tx Int. Enable */
801*4882a593Smuzhiyun #define EXIER_JRIE 0x02000000 /* JTAG Serial Port Rx Int. Enable */
802*4882a593Smuzhiyun #define EXIER_JTIE 0x01000000 /* JTAG Serial Port Tx Int. Enable */
803*4882a593Smuzhiyun #define EXIER_D0IE 0x00800000 /* DMA Channel 0 Interrupt Enable */
804*4882a593Smuzhiyun #define EXIER_D1IE 0x00400000 /* DMA Channel 1 Interrupt Enable */
805*4882a593Smuzhiyun #define EXIER_D2IE 0x00200000 /* DMA Channel 2 Interrupt Enable */
806*4882a593Smuzhiyun #define EXIER_D3IE 0x00100000 /* DMA Channel 3 Interrupt Enable */
807*4882a593Smuzhiyun #define EXIER_E0IE 0x00000010 /* External Interrupt 0 Enable */
808*4882a593Smuzhiyun #define EXIER_E1IE 0x00000008 /* External Interrupt 1 Enable */
809*4882a593Smuzhiyun #define EXIER_E2IE 0x00000004 /* External Interrupt 2 Enable */
810*4882a593Smuzhiyun #define EXIER_E3IE 0x00000002 /* External Interrupt 3 Enable */
811*4882a593Smuzhiyun #define EXIER_E4IE 0x00000001 /* External Interrupt 4 Enable */
812*4882a593Smuzhiyun #define DCRN_EXISR 0x040 /* External Interrupt Status Register */
813*4882a593Smuzhiyun #define DCRN_IOCR 0x0A0 /* Input/Output Configuration Register */
814*4882a593Smuzhiyun #define IOCR_E0TE 0x80000000
815*4882a593Smuzhiyun #define IOCR_E0LP 0x40000000
816*4882a593Smuzhiyun #define IOCR_E1TE 0x20000000
817*4882a593Smuzhiyun #define IOCR_E1LP 0x10000000
818*4882a593Smuzhiyun #define IOCR_E2TE 0x08000000
819*4882a593Smuzhiyun #define IOCR_E2LP 0x04000000
820*4882a593Smuzhiyun #define IOCR_E3TE 0x02000000
821*4882a593Smuzhiyun #define IOCR_E3LP 0x01000000
822*4882a593Smuzhiyun #define IOCR_E4TE 0x00800000
823*4882a593Smuzhiyun #define IOCR_E4LP 0x00400000
824*4882a593Smuzhiyun #define IOCR_EDT 0x00080000
825*4882a593Smuzhiyun #define IOCR_SOR 0x00040000
826*4882a593Smuzhiyun #define IOCR_EDO 0x00008000
827*4882a593Smuzhiyun #define IOCR_2XC 0x00004000
828*4882a593Smuzhiyun #define IOCR_ATC 0x00002000
829*4882a593Smuzhiyun #define IOCR_SPD 0x00001000
830*4882a593Smuzhiyun #define IOCR_BEM 0x00000800
831*4882a593Smuzhiyun #define IOCR_PTD 0x00000400
832*4882a593Smuzhiyun #define IOCR_ARE 0x00000080
833*4882a593Smuzhiyun #define IOCR_DRC 0x00000020
834*4882a593Smuzhiyun #define IOCR_RDM(x) (((x) & 0x3) << 3)
835*4882a593Smuzhiyun #define IOCR_TCS 0x00000004
836*4882a593Smuzhiyun #define IOCR_SCS 0x00000002
837*4882a593Smuzhiyun #define IOCR_SPC 0x00000001
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun /* System-On-Chip Version Register */
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun /* System-On-Chip Version Register (SVR) field extraction */
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun #define SVR_VER(svr) (((svr) >> 16) & 0xFFFF) /* Version field */
844*4882a593Smuzhiyun #define SVR_REV(svr) (((svr) >> 0) & 0xFF) /* Revision field */
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun #define SVR_CID(svr) (((svr) >> 28) & 0x0F) /* Company or manufacturer ID */
847*4882a593Smuzhiyun #define SVR_SOCOP(svr) (((svr) >> 22) & 0x3F) /* SOC integration options */
848*4882a593Smuzhiyun #define SVR_SID(svr) (((svr) >> 16) & 0x3F) /* SOC ID */
849*4882a593Smuzhiyun #define SVR_PROC(svr) (((svr) >> 12) & 0x0F) /* Process revision field */
850*4882a593Smuzhiyun #define SVR_MFG(svr) (((svr) >> 8) & 0x0F) /* Manufacturing revision */
851*4882a593Smuzhiyun #define SVR_MJREV(svr) (((svr) >> 4) & 0x0F) /* Major SOC design revision indicator */
852*4882a593Smuzhiyun #define SVR_MNREV(svr) (((svr) >> 0) & 0x0F) /* Minor SOC design revision indicator */
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun /* Processor Version Register */
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun /* Processor Version Register (PVR) field extraction */
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun #define PVR_VER(pvr) (((pvr) >> 16) & 0xFFFF) /* Version field */
859*4882a593Smuzhiyun #define PVR_REV(pvr) (((pvr) >> 0) & 0xFFFF) /* Revison field */
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun /*
862*4882a593Smuzhiyun * AMCC has further subdivided the standard PowerPC 16-bit version and
863*4882a593Smuzhiyun * revision subfields of the PVR for the PowerPC 403s into the following:
864*4882a593Smuzhiyun */
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun #define PVR_FAM(pvr) (((pvr) >> 20) & 0xFFF) /* Family field */
867*4882a593Smuzhiyun #define PVR_MEM(pvr) (((pvr) >> 16) & 0xF) /* Member field */
868*4882a593Smuzhiyun #define PVR_CORE(pvr) (((pvr) >> 12) & 0xF) /* Core field */
869*4882a593Smuzhiyun #define PVR_CFG(pvr) (((pvr) >> 8) & 0xF) /* Configuration field */
870*4882a593Smuzhiyun #define PVR_MAJ(pvr) (((pvr) >> 4) & 0xF) /* Major revision field */
871*4882a593Smuzhiyun #define PVR_MIN(pvr) (((pvr) >> 0) & 0xF) /* Minor revision field */
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun /* e600 core PVR fields */
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun #define PVR_E600_VER(pvr) (((pvr) >> 15) & 0xFFFF) /* Version/type */
876*4882a593Smuzhiyun #define PVR_E600_TECH(pvr) (((pvr) >> 12) & 0xF) /* Technology */
877*4882a593Smuzhiyun #define PVR_E600_MAJ(pvr) (((pvr) >> 8) & 0xF) /* Major revision */
878*4882a593Smuzhiyun #define PVR_E600_MIN(pvr) (((pvr) >> 0) & 0xFF) /* Minor revision */
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun /* Processor Version Numbers */
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun #define PVR_403GA 0x00200000
883*4882a593Smuzhiyun #define PVR_403GB 0x00200100
884*4882a593Smuzhiyun #define PVR_403GC 0x00200200
885*4882a593Smuzhiyun #define PVR_403GCX 0x00201400
886*4882a593Smuzhiyun #define PVR_405GP 0x40110000
887*4882a593Smuzhiyun #define PVR_405GP_RB 0x40110040
888*4882a593Smuzhiyun #define PVR_405GP_RC 0x40110082
889*4882a593Smuzhiyun #define PVR_405GP_RD 0x401100C4
890*4882a593Smuzhiyun #define PVR_405GP_RE 0x40110145 /* same as pc405cr rev c */
891*4882a593Smuzhiyun #define PVR_405EP_RA 0x51210950
892*4882a593Smuzhiyun #define PVR_405GPR_RB 0x50910951
893*4882a593Smuzhiyun #define PVR_405EZ_RA 0x41511460
894*4882a593Smuzhiyun #define PVR_405EXR2_RA 0x12911471 /* 405EXr rev A/B without Security */
895*4882a593Smuzhiyun #define PVR_405EX1_RA 0x12911477 /* 405EX rev A/B with Security */
896*4882a593Smuzhiyun #define PVR_405EXR1_RC 0x1291147B /* 405EXr rev C with Security */
897*4882a593Smuzhiyun #define PVR_405EXR2_RC 0x12911479 /* 405EXr rev C without Security */
898*4882a593Smuzhiyun #define PVR_405EX1_RC 0x1291147F /* 405EX rev C with Security */
899*4882a593Smuzhiyun #define PVR_405EX2_RC 0x1291147D /* 405EX rev C without Security */
900*4882a593Smuzhiyun #define PVR_405EXR1_RD 0x12911472 /* 405EXr rev D with Security */
901*4882a593Smuzhiyun #define PVR_405EXR2_RD 0x12911470 /* 405EXr rev D without Security */
902*4882a593Smuzhiyun #define PVR_405EX1_RD 0x12911475 /* 405EX rev D with Security */
903*4882a593Smuzhiyun #define PVR_405EX2_RD 0x12911473 /* 405EX rev D without Security */
904*4882a593Smuzhiyun #define PVR_440GP_RB 0x40120440
905*4882a593Smuzhiyun #define PVR_440GP_RC 0x40120481
906*4882a593Smuzhiyun #define PVR_440EP_RA 0x42221850
907*4882a593Smuzhiyun #define PVR_440EP_RB 0x422218D3 /* 440EP rev B and 440GR rev A have same PVR */
908*4882a593Smuzhiyun #define PVR_440EP_RC 0x422218D4 /* 440EP rev C and 440GR rev B have same PVR */
909*4882a593Smuzhiyun #define PVR_440GR_RA 0x422218D3 /* 440EP rev B and 440GR rev A have same PVR */
910*4882a593Smuzhiyun #define PVR_440GR_RB 0x422218D4 /* 440EP rev C and 440GR rev B have same PVR */
911*4882a593Smuzhiyun #define PVR_440EPX1_RA 0x216218D0 /* 440EPX rev A with Security / Kasumi */
912*4882a593Smuzhiyun #define PVR_440EPX2_RA 0x216218D4 /* 440EPX rev A without Security / Kasumi */
913*4882a593Smuzhiyun #define PVR_440GRX1_RA 0x216218D0 /* 440GRX rev A with Security / Kasumi */
914*4882a593Smuzhiyun #define PVR_440GRX2_RA 0x216218D4 /* 440GRX rev A without Security / Kasumi */
915*4882a593Smuzhiyun #define PVR_440GX_RA 0x51B21850
916*4882a593Smuzhiyun #define PVR_440GX_RB 0x51B21851
917*4882a593Smuzhiyun #define PVR_440GX_RC 0x51B21892
918*4882a593Smuzhiyun #define PVR_440GX_RF 0x51B21894
919*4882a593Smuzhiyun #define PVR_405EP_RB 0x51210950
920*4882a593Smuzhiyun #define PVR_440SP_6_RAB 0x53221850 /* 440SP rev A&B with RAID 6 support enabled */
921*4882a593Smuzhiyun #define PVR_440SP_RAB 0x53321850 /* 440SP rev A&B without RAID 6 support */
922*4882a593Smuzhiyun #define PVR_440SP_6_RC 0x53221891 /* 440SP rev C with RAID 6 support enabled */
923*4882a593Smuzhiyun #define PVR_440SP_RC 0x53321891 /* 440SP rev C without RAID 6 support */
924*4882a593Smuzhiyun #define PVR_440SPe_6_RA 0x53421890 /* 440SPe rev A with RAID 6 support enabled */
925*4882a593Smuzhiyun #define PVR_440SPe_RA 0x53521890 /* 440SPe rev A without RAID 6 support */
926*4882a593Smuzhiyun #define PVR_440SPe_6_RB 0x53421891 /* 440SPe rev B with RAID 6 support enabled */
927*4882a593Smuzhiyun #define PVR_440SPe_RB 0x53521891 /* 440SPe rev B without RAID 6 support */
928*4882a593Smuzhiyun #define PVR_460EX_SE_RA 0x130218A2 /* 460EX rev A with Security Engine */
929*4882a593Smuzhiyun #define PVR_460EX_RA 0x130218A3 /* 460EX rev A without Security Engine */
930*4882a593Smuzhiyun #define PVR_460EX_RB 0x130218A4 /* 460EX rev B with and without Sec Eng*/
931*4882a593Smuzhiyun #define PVR_460GT_SE_RA 0x130218A0 /* 460GT rev A with Security Engine */
932*4882a593Smuzhiyun #define PVR_460GT_RA 0x130218A1 /* 460GT rev A without Security Engine */
933*4882a593Smuzhiyun #define PVR_460GT_RB 0x130218A5 /* 460GT rev B with and without Sec Eng*/
934*4882a593Smuzhiyun #define PVR_460SX_RA 0x13541800 /* 460SX rev A */
935*4882a593Smuzhiyun #define PVR_460SX_RA_V1 0x13541801 /* 460SX rev A Variant 1 Security disabled */
936*4882a593Smuzhiyun #define PVR_460GX_RA 0x13541802 /* 460GX rev A */
937*4882a593Smuzhiyun #define PVR_460GX_RA_V1 0x13541803 /* 460GX rev A Variant 1 Security disabled */
938*4882a593Smuzhiyun #define PVR_APM821XX_RA 0x12C41C80 /* APM821XX rev A */
939*4882a593Smuzhiyun #define PVR_601 0x00010000
940*4882a593Smuzhiyun #define PVR_602 0x00050000
941*4882a593Smuzhiyun #define PVR_603 0x00030000
942*4882a593Smuzhiyun #define PVR_603e 0x00060000
943*4882a593Smuzhiyun #define PVR_603ev 0x00070000
944*4882a593Smuzhiyun #define PVR_603r 0x00071000
945*4882a593Smuzhiyun #define PVR_604 0x00040000
946*4882a593Smuzhiyun #define PVR_604e 0x00090000
947*4882a593Smuzhiyun #define PVR_604r 0x000A0000
948*4882a593Smuzhiyun #define PVR_620 0x00140000
949*4882a593Smuzhiyun #define PVR_740 0x00080000
950*4882a593Smuzhiyun #define PVR_750 PVR_740
951*4882a593Smuzhiyun #define PVR_740P 0x10080000
952*4882a593Smuzhiyun #define PVR_750P PVR_740P
953*4882a593Smuzhiyun #define PVR_7400 0x000C0000
954*4882a593Smuzhiyun #define PVR_7410 0x800C0000
955*4882a593Smuzhiyun #define PVR_7450 0x80000000
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun #define PVR_85xx 0x80200000
958*4882a593Smuzhiyun #define PVR_85xx_REV1 (PVR_85xx | 0x0010)
959*4882a593Smuzhiyun #define PVR_85xx_REV2 (PVR_85xx | 0x0020)
960*4882a593Smuzhiyun #define PVR_VER_E500_V1 0x8020
961*4882a593Smuzhiyun #define PVR_VER_E500_V2 0x8021
962*4882a593Smuzhiyun #define PVR_VER_E500MC 0x8023
963*4882a593Smuzhiyun #define PVR_VER_E5500 0x8024
964*4882a593Smuzhiyun #define PVR_VER_E6500 0x8040
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun #define PVR_86xx 0x80040000
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun #define PVR_VIRTEX5 0x7ff21912
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun /*
971*4882a593Smuzhiyun * For the 8xx processors, all of them report the same PVR family for
972*4882a593Smuzhiyun * the PowerPC core. The various versions of these processors must be
973*4882a593Smuzhiyun * differentiated by the version number in the Communication Processor
974*4882a593Smuzhiyun * Module (CPM).
975*4882a593Smuzhiyun */
976*4882a593Smuzhiyun #define PVR_821 0x00500000
977*4882a593Smuzhiyun #define PVR_823 PVR_821
978*4882a593Smuzhiyun #define PVR_850 PVR_821
979*4882a593Smuzhiyun #define PVR_860 PVR_821
980*4882a593Smuzhiyun #define PVR_7400 0x000C0000
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun /*
983*4882a593Smuzhiyun * MPC 52xx
984*4882a593Smuzhiyun */
985*4882a593Smuzhiyun #define PVR_5200 0x80822011
986*4882a593Smuzhiyun #define PVR_5200B 0x80822014
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun /*
989*4882a593Smuzhiyun * 405EX/EXr CHIP_21 Errata
990*4882a593Smuzhiyun */
991*4882a593Smuzhiyun #ifdef CONFIG_SYS_4xx_CHIP_21_405EX_SECURITY
992*4882a593Smuzhiyun #define CONFIG_SYS_4xx_CHIP_21_ERRATA
993*4882a593Smuzhiyun #define CONFIG_405EX_CHIP21_PVR_REV_C PVR_405EX1_RC
994*4882a593Smuzhiyun #define CONFIG_405EX_CHIP21_PVR_REV_D PVR_405EX1_RD
995*4882a593Smuzhiyun #define CONFIG_405EX_CHIP21_ECID3_REV_D 0x0
996*4882a593Smuzhiyun #endif
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun #ifdef CONFIG_SYS_4xx_CHIP_21_405EX_NO_SECURITY
999*4882a593Smuzhiyun #define CONFIG_SYS_4xx_CHIP_21_ERRATA
1000*4882a593Smuzhiyun #define CONFIG_405EX_CHIP21_PVR_REV_C PVR_405EX2_RC
1001*4882a593Smuzhiyun #define CONFIG_405EX_CHIP21_PVR_REV_D PVR_405EX2_RD
1002*4882a593Smuzhiyun #define CONFIG_405EX_CHIP21_ECID3_REV_D 0x1
1003*4882a593Smuzhiyun #endif
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun #ifdef CONFIG_SYS_4xx_CHIP_21_405EXr_SECURITY
1006*4882a593Smuzhiyun #define CONFIG_SYS_4xx_CHIP_21_ERRATA
1007*4882a593Smuzhiyun #define CONFIG_405EX_CHIP21_PVR_REV_C PVR_405EXR1_RC
1008*4882a593Smuzhiyun #define CONFIG_405EX_CHIP21_PVR_REV_D PVR_405EXR1_RD
1009*4882a593Smuzhiyun #define CONFIG_405EX_CHIP21_ECID3_REV_D 0x2
1010*4882a593Smuzhiyun #endif
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun #ifdef CONFIG_SYS_4xx_CHIP_21_405EXr_NO_SECURITY
1013*4882a593Smuzhiyun #define CONFIG_SYS_4xx_CHIP_21_ERRATA
1014*4882a593Smuzhiyun #define CONFIG_405EX_CHIP21_PVR_REV_C PVR_405EXR2_RC
1015*4882a593Smuzhiyun #define CONFIG_405EX_CHIP21_PVR_REV_D PVR_405EXR2_RD
1016*4882a593Smuzhiyun #define CONFIG_405EX_CHIP21_ECID3_REV_D 0x3
1017*4882a593Smuzhiyun #endif
1018*4882a593Smuzhiyun
1019*4882a593Smuzhiyun /*
1020*4882a593Smuzhiyun * System Version Register
1021*4882a593Smuzhiyun */
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun /* System Version Register (SVR) field extraction */
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun #define SVR_SUBVER(svr) (((svr) >> 8) & 0xFF) /* Process/MFG sub-version */
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun #define SVR_FAM(svr) (((svr) >> 20) & 0xFFF) /* Family field */
1028*4882a593Smuzhiyun #define SVR_MEM(svr) (((svr) >> 16) & 0xF) /* Member field */
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun #ifdef CONFIG_ARCH_MPC8536
1031*4882a593Smuzhiyun #define SVR_MAJ(svr) (((svr) >> 4) & 0x7) /* Major revision field*/
1032*4882a593Smuzhiyun #else
1033*4882a593Smuzhiyun #define SVR_MAJ(svr) (((svr) >> 4) & 0xF) /* Major revision field*/
1034*4882a593Smuzhiyun #endif
1035*4882a593Smuzhiyun #define SVR_MIN(svr) (((svr) >> 0) & 0xF) /* Minor revision field*/
1036*4882a593Smuzhiyun
1037*4882a593Smuzhiyun /* Some parts define SVR[0:23] as the SOC version */
1038*4882a593Smuzhiyun #define SVR_SOC_VER(svr) (((svr) >> 8) & 0xFFF7FF) /* SOC w/o E bit*/
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun /* whether MPC8xxxE (i.e. has SEC) */
1041*4882a593Smuzhiyun #if defined(CONFIG_MPC85xx)
1042*4882a593Smuzhiyun #define IS_E_PROCESSOR(svr) (svr & 0x80000)
1043*4882a593Smuzhiyun #else
1044*4882a593Smuzhiyun #if defined(CONFIG_MPC83xx)
1045*4882a593Smuzhiyun #define IS_E_PROCESSOR(spridr) (!(spridr & 0x00010000))
1046*4882a593Smuzhiyun #endif
1047*4882a593Smuzhiyun #endif
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun #define IS_SVR_REV(svr, maj, min) \
1050*4882a593Smuzhiyun ((SVR_MAJ(svr) == maj) && (SVR_MIN(svr) == min))
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun /*
1053*4882a593Smuzhiyun * SVR_SOC_VER() Version Values
1054*4882a593Smuzhiyun */
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun #define SVR_8533 0x803400
1057*4882a593Smuzhiyun #define SVR_8535 0x803701
1058*4882a593Smuzhiyun #define SVR_8536 0x803700
1059*4882a593Smuzhiyun #define SVR_8540 0x803000
1060*4882a593Smuzhiyun #define SVR_8541 0x807200
1061*4882a593Smuzhiyun #define SVR_8543 0x803200
1062*4882a593Smuzhiyun #define SVR_8544 0x803401
1063*4882a593Smuzhiyun #define SVR_8545 0x803102
1064*4882a593Smuzhiyun #define SVR_8547 0x803101
1065*4882a593Smuzhiyun #define SVR_8548 0x803100
1066*4882a593Smuzhiyun #define SVR_8555 0x807100
1067*4882a593Smuzhiyun #define SVR_8560 0x807000
1068*4882a593Smuzhiyun #define SVR_8567 0x807501
1069*4882a593Smuzhiyun #define SVR_8568 0x807500
1070*4882a593Smuzhiyun #define SVR_8569 0x808000
1071*4882a593Smuzhiyun #define SVR_8572 0x80E000
1072*4882a593Smuzhiyun #define SVR_P1010 0x80F100
1073*4882a593Smuzhiyun #define SVR_P1011 0x80E500
1074*4882a593Smuzhiyun #define SVR_P1012 0x80E501
1075*4882a593Smuzhiyun #define SVR_P1013 0x80E700
1076*4882a593Smuzhiyun #define SVR_P1014 0x80F101
1077*4882a593Smuzhiyun #define SVR_P1017 0x80F700
1078*4882a593Smuzhiyun #define SVR_P1020 0x80E400
1079*4882a593Smuzhiyun #define SVR_P1021 0x80E401
1080*4882a593Smuzhiyun #define SVR_P1022 0x80E600
1081*4882a593Smuzhiyun #define SVR_P1023 0x80F600
1082*4882a593Smuzhiyun #define SVR_P1024 0x80E402
1083*4882a593Smuzhiyun #define SVR_P1025 0x80E403
1084*4882a593Smuzhiyun #define SVR_P2010 0x80E300
1085*4882a593Smuzhiyun #define SVR_P2020 0x80E200
1086*4882a593Smuzhiyun #define SVR_P2040 0x821000
1087*4882a593Smuzhiyun #define SVR_P2041 0x821001
1088*4882a593Smuzhiyun #define SVR_P3041 0x821103
1089*4882a593Smuzhiyun #define SVR_P4040 0x820100
1090*4882a593Smuzhiyun #define SVR_P4080 0x820000
1091*4882a593Smuzhiyun #define SVR_P5010 0x822100
1092*4882a593Smuzhiyun #define SVR_P5020 0x822000
1093*4882a593Smuzhiyun #define SVR_P5021 0X820500
1094*4882a593Smuzhiyun #define SVR_P5040 0x820400
1095*4882a593Smuzhiyun #define SVR_T4240 0x824000
1096*4882a593Smuzhiyun #define SVR_T4120 0x824001
1097*4882a593Smuzhiyun #define SVR_T4160 0x824100
1098*4882a593Smuzhiyun #define SVR_T4080 0x824102
1099*4882a593Smuzhiyun #define SVR_C291 0x850000
1100*4882a593Smuzhiyun #define SVR_C292 0x850020
1101*4882a593Smuzhiyun #define SVR_C293 0x850030
1102*4882a593Smuzhiyun #define SVR_B4860 0X868000
1103*4882a593Smuzhiyun #define SVR_G4860 0x868001
1104*4882a593Smuzhiyun #define SVR_B4460 0x868003
1105*4882a593Smuzhiyun #define SVR_B4440 0x868100
1106*4882a593Smuzhiyun #define SVR_G4440 0x868101
1107*4882a593Smuzhiyun #define SVR_B4420 0x868102
1108*4882a593Smuzhiyun #define SVR_B4220 0x868103
1109*4882a593Smuzhiyun #define SVR_T1040 0x852000
1110*4882a593Smuzhiyun #define SVR_T1041 0x852001
1111*4882a593Smuzhiyun #define SVR_T1042 0x852002
1112*4882a593Smuzhiyun #define SVR_T1020 0x852100
1113*4882a593Smuzhiyun #define SVR_T1021 0x852101
1114*4882a593Smuzhiyun #define SVR_T1022 0x852102
1115*4882a593Smuzhiyun #define SVR_T1024 0x854000
1116*4882a593Smuzhiyun #define SVR_T1023 0x854100
1117*4882a593Smuzhiyun #define SVR_T1014 0x854400
1118*4882a593Smuzhiyun #define SVR_T1013 0x854500
1119*4882a593Smuzhiyun #define SVR_T2080 0x853000
1120*4882a593Smuzhiyun #define SVR_T2081 0x853100
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun #define SVR_8610 0x80A000
1123*4882a593Smuzhiyun #define SVR_8641 0x809000
1124*4882a593Smuzhiyun #define SVR_8641D 0x809001
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun #define SVR_9130 0x860001
1127*4882a593Smuzhiyun #define SVR_9131 0x860000
1128*4882a593Smuzhiyun #define SVR_9132 0x861000
1129*4882a593Smuzhiyun #define SVR_9232 0x861400
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun #define SVR_Unknown 0xFFFFFF
1132*4882a593Smuzhiyun
1133*4882a593Smuzhiyun #define _GLOBAL(n)\
1134*4882a593Smuzhiyun .globl n;\
1135*4882a593Smuzhiyun n:
1136*4882a593Smuzhiyun
1137*4882a593Smuzhiyun /* Macros for setting and retrieving special purpose registers */
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun #define stringify(s) tostring(s)
1140*4882a593Smuzhiyun #define tostring(s) #s
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun #define mfdcr(rn) ({unsigned int rval; \
1143*4882a593Smuzhiyun asm volatile("mfdcr %0," stringify(rn) \
1144*4882a593Smuzhiyun : "=r" (rval)); rval;})
1145*4882a593Smuzhiyun #define mtdcr(rn, v) asm volatile("mtdcr " stringify(rn) ",%0" : : "r" (v))
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun #define mfmsr() ({unsigned int rval; \
1148*4882a593Smuzhiyun asm volatile("mfmsr %0" : "=r" (rval)); rval;})
1149*4882a593Smuzhiyun #define mtmsr(v) asm volatile("mtmsr %0" : : "r" (v))
1150*4882a593Smuzhiyun
1151*4882a593Smuzhiyun #define mfspr(rn) ({unsigned int rval; \
1152*4882a593Smuzhiyun asm volatile("mfspr %0," stringify(rn) \
1153*4882a593Smuzhiyun : "=r" (rval)); rval;})
1154*4882a593Smuzhiyun #define mtspr(rn, v) asm volatile("mtspr " stringify(rn) ",%0" : : "r" (v))
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun #define tlbie(v) asm volatile("tlbie %0 \n sync" : : "r" (v))
1157*4882a593Smuzhiyun
1158*4882a593Smuzhiyun /* Segment Registers */
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun #define SR0 0
1161*4882a593Smuzhiyun #define SR1 1
1162*4882a593Smuzhiyun #define SR2 2
1163*4882a593Smuzhiyun #define SR3 3
1164*4882a593Smuzhiyun #define SR4 4
1165*4882a593Smuzhiyun #define SR5 5
1166*4882a593Smuzhiyun #define SR6 6
1167*4882a593Smuzhiyun #define SR7 7
1168*4882a593Smuzhiyun #define SR8 8
1169*4882a593Smuzhiyun #define SR9 9
1170*4882a593Smuzhiyun #define SR10 10
1171*4882a593Smuzhiyun #define SR11 11
1172*4882a593Smuzhiyun #define SR12 12
1173*4882a593Smuzhiyun #define SR13 13
1174*4882a593Smuzhiyun #define SR14 14
1175*4882a593Smuzhiyun #define SR15 15
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun #ifndef __ASSEMBLY__
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun struct cpu_type {
1180*4882a593Smuzhiyun char name[15];
1181*4882a593Smuzhiyun u32 soc_ver;
1182*4882a593Smuzhiyun u32 num_cores;
1183*4882a593Smuzhiyun u32 mask; /* which cpu(s) actually exist */
1184*4882a593Smuzhiyun #ifdef CONFIG_HETROGENOUS_CLUSTERS
1185*4882a593Smuzhiyun u32 dsp_num_cores;
1186*4882a593Smuzhiyun u32 dsp_mask; /* which DSP cpu(s) actually exist */
1187*4882a593Smuzhiyun #endif
1188*4882a593Smuzhiyun };
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun struct cpu_type *identify_cpu(u32 ver);
1191*4882a593Smuzhiyun int fixup_cpu(void);
1192*4882a593Smuzhiyun
1193*4882a593Smuzhiyun int fsl_qoriq_core_to_cluster(unsigned int core);
1194*4882a593Smuzhiyun int fsl_qoriq_dsp_core_to_cluster(unsigned int core);
1195*4882a593Smuzhiyun
1196*4882a593Smuzhiyun #if defined(CONFIG_MPC85xx) || defined(CONFIG_MPC86xx)
1197*4882a593Smuzhiyun #define CPU_TYPE_ENTRY(n, v, nc) \
1198*4882a593Smuzhiyun { .name = #n, .soc_ver = SVR_##v, .num_cores = (nc), \
1199*4882a593Smuzhiyun .mask = (1 << (nc)) - 1 }
1200*4882a593Smuzhiyun #define CPU_TYPE_ENTRY_MASK(n, v, nc, m) \
1201*4882a593Smuzhiyun { .name = #n, .soc_ver = SVR_##v, .num_cores = (nc), .mask = (m) }
1202*4882a593Smuzhiyun #else
1203*4882a593Smuzhiyun #if defined(CONFIG_MPC83xx)
1204*4882a593Smuzhiyun #define CPU_TYPE_ENTRY(x) {#x, SPR_##x}
1205*4882a593Smuzhiyun #endif
1206*4882a593Smuzhiyun #endif
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun
1209*4882a593Smuzhiyun #ifndef CONFIG_MACH_SPECIFIC
1210*4882a593Smuzhiyun extern int _machine;
1211*4882a593Smuzhiyun extern int have_of;
1212*4882a593Smuzhiyun #endif /* CONFIG_MACH_SPECIFIC */
1213*4882a593Smuzhiyun
1214*4882a593Smuzhiyun /* what kind of prep workstation we are */
1215*4882a593Smuzhiyun extern int _prep_type;
1216*4882a593Smuzhiyun /*
1217*4882a593Smuzhiyun * This is used to identify the board type from a given PReP board
1218*4882a593Smuzhiyun * vendor. Board revision is also made available.
1219*4882a593Smuzhiyun */
1220*4882a593Smuzhiyun extern unsigned char ucSystemType;
1221*4882a593Smuzhiyun extern unsigned char ucBoardRev;
1222*4882a593Smuzhiyun extern unsigned char ucBoardRevMaj, ucBoardRevMin;
1223*4882a593Smuzhiyun
1224*4882a593Smuzhiyun struct task_struct;
1225*4882a593Smuzhiyun void start_thread(struct pt_regs *regs, unsigned long nip, unsigned long sp);
1226*4882a593Smuzhiyun void release_thread(struct task_struct *);
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun /*
1229*4882a593Smuzhiyun * Create a new kernel thread.
1230*4882a593Smuzhiyun */
1231*4882a593Smuzhiyun extern long kernel_thread(int (*fn)(void *), void *arg, unsigned long flags);
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun /*
1234*4882a593Smuzhiyun * Bus types
1235*4882a593Smuzhiyun */
1236*4882a593Smuzhiyun #define EISA_bus 0
1237*4882a593Smuzhiyun #define EISA_bus__is_a_macro /* for versions in ksyms.c */
1238*4882a593Smuzhiyun #define MCA_bus 0
1239*4882a593Smuzhiyun #define MCA_bus__is_a_macro /* for versions in ksyms.c */
1240*4882a593Smuzhiyun
1241*4882a593Smuzhiyun /* Lazy FPU handling on uni-processor */
1242*4882a593Smuzhiyun extern struct task_struct *last_task_used_math;
1243*4882a593Smuzhiyun extern struct task_struct *last_task_used_altivec;
1244*4882a593Smuzhiyun
1245*4882a593Smuzhiyun /*
1246*4882a593Smuzhiyun * this is the minimum allowable io space due to the location
1247*4882a593Smuzhiyun * of the io areas on prep (first one at 0x80000000) but
1248*4882a593Smuzhiyun * as soon as I get around to remapping the io areas with the BATs
1249*4882a593Smuzhiyun * to match the mac we can raise this. -- Cort
1250*4882a593Smuzhiyun */
1251*4882a593Smuzhiyun #define TASK_SIZE (0x80000000UL)
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun /* This decides where the kernel will search for a free chunk of vm
1254*4882a593Smuzhiyun * space during mmap's.
1255*4882a593Smuzhiyun */
1256*4882a593Smuzhiyun #define TASK_UNMAPPED_BASE (TASK_SIZE / 8 * 3)
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun typedef struct {
1259*4882a593Smuzhiyun unsigned long seg;
1260*4882a593Smuzhiyun } mm_segment_t;
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun struct thread_struct {
1263*4882a593Smuzhiyun unsigned long ksp; /* Kernel stack pointer */
1264*4882a593Smuzhiyun unsigned long wchan; /* Event task is sleeping on */
1265*4882a593Smuzhiyun struct pt_regs *regs; /* Pointer to saved register state */
1266*4882a593Smuzhiyun mm_segment_t fs; /* for get_fs() validation */
1267*4882a593Smuzhiyun void *pgdir; /* root of page-table tree */
1268*4882a593Smuzhiyun signed long last_syscall;
1269*4882a593Smuzhiyun double fpr[32]; /* Complete floating point set */
1270*4882a593Smuzhiyun unsigned long fpscr_pad; /* fpr ... fpscr must be contiguous */
1271*4882a593Smuzhiyun unsigned long fpscr; /* Floating point status */
1272*4882a593Smuzhiyun #ifdef CONFIG_ALTIVEC
1273*4882a593Smuzhiyun vector128 vr[32]; /* Complete AltiVec set */
1274*4882a593Smuzhiyun vector128 vscr; /* AltiVec status */
1275*4882a593Smuzhiyun unsigned long vrsave;
1276*4882a593Smuzhiyun #endif /* CONFIG_ALTIVEC */
1277*4882a593Smuzhiyun };
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun #define INIT_SP (sizeof(init_stack) + (unsigned long) &init_stack)
1280*4882a593Smuzhiyun
1281*4882a593Smuzhiyun #define INIT_THREAD { \
1282*4882a593Smuzhiyun INIT_SP, /* ksp */ \
1283*4882a593Smuzhiyun 0, /* wchan */ \
1284*4882a593Smuzhiyun (struct pt_regs *)INIT_SP - 1, /* regs */ \
1285*4882a593Smuzhiyun KERNEL_DS, /*fs*/ \
1286*4882a593Smuzhiyun swapper_pg_dir, /* pgdir */ \
1287*4882a593Smuzhiyun 0, /* last_syscall */ \
1288*4882a593Smuzhiyun {0}, 0, 0 \
1289*4882a593Smuzhiyun }
1290*4882a593Smuzhiyun
1291*4882a593Smuzhiyun /*
1292*4882a593Smuzhiyun * Note: the vm_start and vm_end fields here should *not*
1293*4882a593Smuzhiyun * be in kernel space. (Could vm_end == vm_start perhaps?)
1294*4882a593Smuzhiyun */
1295*4882a593Smuzhiyun #define INIT_MMAP { &init_mm, 0, 0x1000, NULL, \
1296*4882a593Smuzhiyun PAGE_SHARED, VM_READ | VM_WRITE | VM_EXEC, \
1297*4882a593Smuzhiyun 1, NULL, NULL }
1298*4882a593Smuzhiyun
1299*4882a593Smuzhiyun /*
1300*4882a593Smuzhiyun * Return saved PC of a blocked thread. For now, this is the "user" PC
1301*4882a593Smuzhiyun */
thread_saved_pc(struct thread_struct * t)1302*4882a593Smuzhiyun static inline unsigned long thread_saved_pc(struct thread_struct *t)
1303*4882a593Smuzhiyun {
1304*4882a593Smuzhiyun return (t->regs) ? t->regs->nip : 0;
1305*4882a593Smuzhiyun }
1306*4882a593Smuzhiyun
1307*4882a593Smuzhiyun #define copy_segments(tsk, mm) do { } while (0)
1308*4882a593Smuzhiyun #define release_segments(mm) do { } while (0)
1309*4882a593Smuzhiyun #define forget_segments() do { } while (0)
1310*4882a593Smuzhiyun
1311*4882a593Smuzhiyun unsigned long get_wchan(struct task_struct *p);
1312*4882a593Smuzhiyun
1313*4882a593Smuzhiyun #define KSTK_EIP(tsk) ((tsk)->thread.regs->nip)
1314*4882a593Smuzhiyun #define KSTK_ESP(tsk) ((tsk)->thread.regs->gpr[1])
1315*4882a593Smuzhiyun
1316*4882a593Smuzhiyun /*
1317*4882a593Smuzhiyun * NOTE! The task struct and the stack go together
1318*4882a593Smuzhiyun */
1319*4882a593Smuzhiyun #define THREAD_SIZE (2*PAGE_SIZE)
1320*4882a593Smuzhiyun #define alloc_task_struct() \
1321*4882a593Smuzhiyun ((struct task_struct *) __get_free_pages(GFP_KERNEL,1))
1322*4882a593Smuzhiyun #define free_task_struct(p) free_pages((unsigned long)(p),1)
1323*4882a593Smuzhiyun #define get_task_struct(tsk) atomic_inc(&mem_map[MAP_NR(tsk)].count)
1324*4882a593Smuzhiyun
1325*4882a593Smuzhiyun /* in process.c - for early bootup debug -- Cort */
1326*4882a593Smuzhiyun int ll_printk(const char *, ...);
1327*4882a593Smuzhiyun void ll_puts(const char *);
1328*4882a593Smuzhiyun
1329*4882a593Smuzhiyun #define init_task (init_task_union.task)
1330*4882a593Smuzhiyun #define init_stack (init_task_union.stack)
1331*4882a593Smuzhiyun
1332*4882a593Smuzhiyun /* In misc.c */
1333*4882a593Smuzhiyun void _nmask_and_or_msr(unsigned long nmask, unsigned long or_val);
1334*4882a593Smuzhiyun
1335*4882a593Smuzhiyun int prt_83xx_rsr(void);
1336*4882a593Smuzhiyun
1337*4882a593Smuzhiyun #endif /* ndef ASSEMBLY*/
1338*4882a593Smuzhiyun
1339*4882a593Smuzhiyun #ifdef CONFIG_MACH_SPECIFIC
1340*4882a593Smuzhiyun #if defined(CONFIG_WALNUT)
1341*4882a593Smuzhiyun #define _machine _MACH_walnut
1342*4882a593Smuzhiyun #define have_of 0
1343*4882a593Smuzhiyun #else
1344*4882a593Smuzhiyun #error "Machine not defined correctly"
1345*4882a593Smuzhiyun #endif
1346*4882a593Smuzhiyun #endif /* CONFIG_MACH_SPECIFIC */
1347*4882a593Smuzhiyun
1348*4882a593Smuzhiyun #if defined(CONFIG_MPC85xx)
1349*4882a593Smuzhiyun #define EPAPR_MAGIC (0x45504150)
1350*4882a593Smuzhiyun #else
1351*4882a593Smuzhiyun #define EPAPR_MAGIC (0x65504150)
1352*4882a593Smuzhiyun #endif
1353*4882a593Smuzhiyun
1354*4882a593Smuzhiyun #endif /* __ASM_PPC_PROCESSOR_H */
1355