1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * MPC86xx Internal Memory Map 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright 2004, 2011 Freescale Semiconductor 5*4882a593Smuzhiyun * Jeff Brown (Jeffrey@freescale.com) 6*4882a593Smuzhiyun * Srikanth Srinivasan (srikanth.srinivasan@freescale.com) 7*4882a593Smuzhiyun * 8*4882a593Smuzhiyun */ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #ifndef __IMMAP_86xx__ 11*4882a593Smuzhiyun #define __IMMAP_86xx__ 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun #include <fsl_immap.h> 14*4882a593Smuzhiyun #include <asm/types.h> 15*4882a593Smuzhiyun #include <asm/fsl_dma.h> 16*4882a593Smuzhiyun #include <asm/fsl_lbc.h> 17*4882a593Smuzhiyun #include <asm/fsl_i2c.h> 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun /* Local-Access Registers and MCM Registers(0x0000-0x2000) */ 20*4882a593Smuzhiyun typedef struct ccsr_local_mcm { 21*4882a593Smuzhiyun uint ccsrbar; /* 0x0 - Control Configuration Status Registers Base Address Register */ 22*4882a593Smuzhiyun char res1[4]; 23*4882a593Smuzhiyun uint altcbar; /* 0x8 - Alternate Configuration Base Address Register */ 24*4882a593Smuzhiyun char res2[4]; 25*4882a593Smuzhiyun uint altcar; /* 0x10 - Alternate Configuration Attribute Register */ 26*4882a593Smuzhiyun char res3[12]; 27*4882a593Smuzhiyun uint bptr; /* 0x20 - Boot Page Translation Register */ 28*4882a593Smuzhiyun char res4[3044]; 29*4882a593Smuzhiyun uint lawbar0; /* 0xc08 - Local Access Window 0 Base Address Register */ 30*4882a593Smuzhiyun char res5[4]; 31*4882a593Smuzhiyun uint lawar0; /* 0xc10 - Local Access Window 0 Attributes Register */ 32*4882a593Smuzhiyun char res6[20]; 33*4882a593Smuzhiyun uint lawbar1; /* 0xc28 - Local Access Window 1 Base Address Register */ 34*4882a593Smuzhiyun char res7[4]; 35*4882a593Smuzhiyun uint lawar1; /* 0xc30 - Local Access Window 1 Attributes Register */ 36*4882a593Smuzhiyun char res8[20]; 37*4882a593Smuzhiyun uint lawbar2; /* 0xc48 - Local Access Window 2 Base Address Register */ 38*4882a593Smuzhiyun char res9[4]; 39*4882a593Smuzhiyun uint lawar2; /* 0xc50 - Local Access Window 2 Attributes Register */ 40*4882a593Smuzhiyun char res10[20]; 41*4882a593Smuzhiyun uint lawbar3; /* 0xc68 - Local Access Window 3 Base Address Register */ 42*4882a593Smuzhiyun char res11[4]; 43*4882a593Smuzhiyun uint lawar3; /* 0xc70 - Local Access Window 3 Attributes Register */ 44*4882a593Smuzhiyun char res12[20]; 45*4882a593Smuzhiyun uint lawbar4; /* 0xc88 - Local Access Window 4 Base Address Register */ 46*4882a593Smuzhiyun char res13[4]; 47*4882a593Smuzhiyun uint lawar4; /* 0xc90 - Local Access Window 4 Attributes Register */ 48*4882a593Smuzhiyun char res14[20]; 49*4882a593Smuzhiyun uint lawbar5; /* 0xca8 - Local Access Window 5 Base Address Register */ 50*4882a593Smuzhiyun char res15[4]; 51*4882a593Smuzhiyun uint lawar5; /* 0xcb0 - Local Access Window 5 Attributes Register */ 52*4882a593Smuzhiyun char res16[20]; 53*4882a593Smuzhiyun uint lawbar6; /* 0xcc8 - Local Access Window 6 Base Address Register */ 54*4882a593Smuzhiyun char res17[4]; 55*4882a593Smuzhiyun uint lawar6; /* 0xcd0 - Local Access Window 6 Attributes Register */ 56*4882a593Smuzhiyun char res18[20]; 57*4882a593Smuzhiyun uint lawbar7; /* 0xce8 - Local Access Window 7 Base Address Register */ 58*4882a593Smuzhiyun char res19[4]; 59*4882a593Smuzhiyun uint lawar7; /* 0xcf0 - Local Access Window 7 Attributes Register */ 60*4882a593Smuzhiyun char res20[20]; 61*4882a593Smuzhiyun uint lawbar8; /* 0xd08 - Local Access Window 8 Base Address Register */ 62*4882a593Smuzhiyun char res21[4]; 63*4882a593Smuzhiyun uint lawar8; /* 0xd10 - Local Access Window 8 Attributes Register */ 64*4882a593Smuzhiyun char res22[20]; 65*4882a593Smuzhiyun uint lawbar9; /* 0xd28 - Local Access Window 9 Base Address Register */ 66*4882a593Smuzhiyun char res23[4]; 67*4882a593Smuzhiyun uint lawar9; /* 0xd30 - Local Access Window 9 Attributes Register */ 68*4882a593Smuzhiyun char res24[716]; 69*4882a593Smuzhiyun uint abcr; /* 0x1000 - MCM CCB Address Configuration Register */ 70*4882a593Smuzhiyun char res25[4]; 71*4882a593Smuzhiyun uint dbcr; /* 0x1008 - MCM MPX data bus Configuration Register */ 72*4882a593Smuzhiyun char res26[4]; 73*4882a593Smuzhiyun uint pcr; /* 0x1010 - MCM CCB Port Configuration Register */ 74*4882a593Smuzhiyun char res27[44]; 75*4882a593Smuzhiyun uint hpmr0; /* 0x1040 - MCM HPM Threshold Count Register 0 */ 76*4882a593Smuzhiyun uint hpmr1; /* 0x1044 - MCM HPM Threshold Count Register 1 */ 77*4882a593Smuzhiyun uint hpmr2; /* 0x1048 - MCM HPM Threshold Count Register 2 */ 78*4882a593Smuzhiyun uint hpmr3; /* 0x104c - MCM HPM Threshold Count Register 3 */ 79*4882a593Smuzhiyun char res28[16]; 80*4882a593Smuzhiyun uint hpmr4; /* 0x1060 - MCM HPM Threshold Count Register 4 */ 81*4882a593Smuzhiyun uint hpmr5; /* 0x1064 - MCM HPM Threshold Count Register 5 */ 82*4882a593Smuzhiyun uint hpmccr; /* 0x1068 - MCM HPM Cycle Count Register */ 83*4882a593Smuzhiyun char res29[3476]; 84*4882a593Smuzhiyun uint edr; /* 0x1e00 - MCM Error Detect Register */ 85*4882a593Smuzhiyun char res30[4]; 86*4882a593Smuzhiyun uint eer; /* 0x1e08 - MCM Error Enable Register */ 87*4882a593Smuzhiyun uint eatr; /* 0x1e0c - MCM Error Attributes Capture Register */ 88*4882a593Smuzhiyun uint eladr; /* 0x1e10 - MCM Error Low Address Capture Register */ 89*4882a593Smuzhiyun uint ehadr; /* 0x1e14 - MCM Error High Address Capture Register */ 90*4882a593Smuzhiyun char res31[488]; 91*4882a593Smuzhiyun } ccsr_local_mcm_t; 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun /* Daul I2C Registers(0x3000-0x4000) */ 94*4882a593Smuzhiyun typedef struct ccsr_i2c { 95*4882a593Smuzhiyun struct fsl_i2c_base i2c[2]; 96*4882a593Smuzhiyun u8 res[4096 - 2 * sizeof(struct fsl_i2c_base)]; 97*4882a593Smuzhiyun } ccsr_i2c_t; 98*4882a593Smuzhiyun 99*4882a593Smuzhiyun /* DUART Registers(0x4000-0x5000) */ 100*4882a593Smuzhiyun typedef struct ccsr_duart { 101*4882a593Smuzhiyun char res1[1280]; 102*4882a593Smuzhiyun u_char urbr1_uthr1_udlb1;/* 0x4500 - URBR1, UTHR1, UDLB1 with the same address offset of 0x04500 */ 103*4882a593Smuzhiyun u_char uier1_udmb1; /* 0x4501 - UIER1, UDMB1 with the same address offset of 0x04501 */ 104*4882a593Smuzhiyun u_char uiir1_ufcr1_uafr1;/* 0x4502 - UIIR1, UFCR1, UAFR1 with the same address offset of 0x04502 */ 105*4882a593Smuzhiyun u_char ulcr1; /* 0x4503 - UART1 Line Control Register */ 106*4882a593Smuzhiyun u_char umcr1; /* 0x4504 - UART1 Modem Control Register */ 107*4882a593Smuzhiyun u_char ulsr1; /* 0x4505 - UART1 Line Status Register */ 108*4882a593Smuzhiyun u_char umsr1; /* 0x4506 - UART1 Modem Status Register */ 109*4882a593Smuzhiyun u_char uscr1; /* 0x4507 - UART1 Scratch Register */ 110*4882a593Smuzhiyun char res2[8]; 111*4882a593Smuzhiyun u_char udsr1; /* 0x4510 - UART1 DMA Status Register */ 112*4882a593Smuzhiyun char res3[239]; 113*4882a593Smuzhiyun u_char urbr2_uthr2_udlb2;/* 0x4600 - URBR2, UTHR2, UDLB2 with the same address offset of 0x04600 */ 114*4882a593Smuzhiyun u_char uier2_udmb2; /* 0x4601 - UIER2, UDMB2 with the same address offset of 0x04601 */ 115*4882a593Smuzhiyun u_char uiir2_ufcr2_uafr2;/* 0x4602 - UIIR2, UFCR2, UAFR2 with the same address offset of 0x04602 */ 116*4882a593Smuzhiyun u_char ulcr2; /* 0x4603 - UART2 Line Control Register */ 117*4882a593Smuzhiyun u_char umcr2; /* 0x4604 - UART2 Modem Control Register */ 118*4882a593Smuzhiyun u_char ulsr2; /* 0x4605 - UART2 Line Status Register */ 119*4882a593Smuzhiyun u_char umsr2; /* 0x4606 - UART2 Modem Status Register */ 120*4882a593Smuzhiyun u_char uscr2; /* 0x4607 - UART2 Scratch Register */ 121*4882a593Smuzhiyun char res4[8]; 122*4882a593Smuzhiyun u_char udsr2; /* 0x4610 - UART2 DMA Status Register */ 123*4882a593Smuzhiyun char res5[2543]; 124*4882a593Smuzhiyun } ccsr_duart_t; 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun /* PCI Express Registers(0x8000-0x9000) and (0x9000-0xA000) */ 127*4882a593Smuzhiyun typedef struct ccsr_pex { 128*4882a593Smuzhiyun uint cfg_addr; /* 0x8000 - PEX Configuration Address Register */ 129*4882a593Smuzhiyun uint cfg_data; /* 0x8004 - PEX Configuration Data Register */ 130*4882a593Smuzhiyun char res1[4]; 131*4882a593Smuzhiyun uint out_comp_to; /* 0x800C - PEX Outbound Completion Timeout Register */ 132*4882a593Smuzhiyun char res2[16]; 133*4882a593Smuzhiyun uint pme_msg_det; /* 0x8020 - PEX PME & message detect register */ 134*4882a593Smuzhiyun uint pme_msg_int_en; /* 0x8024 - PEX PME & message interrupt enable register */ 135*4882a593Smuzhiyun uint pme_msg_dis; /* 0x8028 - PEX PME & message disable register */ 136*4882a593Smuzhiyun uint pm_command; /* 0x802c - PEX PM Command register */ 137*4882a593Smuzhiyun char res3[3016]; 138*4882a593Smuzhiyun uint block_rev1; /* 0x8bf8 - PEX Block Revision register 1 */ 139*4882a593Smuzhiyun uint block_rev2; /* 0x8bfc - PEX Block Revision register 2 */ 140*4882a593Smuzhiyun uint potar0; /* 0x8c00 - PEX Outbound Transaction Address Register 0 */ 141*4882a593Smuzhiyun uint potear0; /* 0x8c04 - PEX Outbound Translation Extended Address Register 0 */ 142*4882a593Smuzhiyun char res4[8]; 143*4882a593Smuzhiyun uint powar0; /* 0x8c10 - PEX Outbound Window Attributes Register 0 */ 144*4882a593Smuzhiyun char res5[12]; 145*4882a593Smuzhiyun uint potar1; /* 0x8c20 - PEX Outbound Transaction Address Register 1 */ 146*4882a593Smuzhiyun uint potear1; /* 0x8c24 - PEX Outbound Translation Extended Address Register 1 */ 147*4882a593Smuzhiyun uint powbar1; /* 0x8c28 - PEX Outbound Window Base Address Register 1 */ 148*4882a593Smuzhiyun char res6[4]; 149*4882a593Smuzhiyun uint powar1; /* 0x8c30 - PEX Outbound Window Attributes Register 1 */ 150*4882a593Smuzhiyun char res7[12]; 151*4882a593Smuzhiyun uint potar2; /* 0x8c40 - PEX Outbound Transaction Address Register 2 */ 152*4882a593Smuzhiyun uint potear2; /* 0x8c44 - PEX Outbound Translation Extended Address Register 2 */ 153*4882a593Smuzhiyun uint powbar2; /* 0x8c48 - PEX Outbound Window Base Address Register 2 */ 154*4882a593Smuzhiyun char res8[4]; 155*4882a593Smuzhiyun uint powar2; /* 0x8c50 - PEX Outbound Window Attributes Register 2 */ 156*4882a593Smuzhiyun char res9[12]; 157*4882a593Smuzhiyun uint potar3; /* 0x8c60 - PEX Outbound Transaction Address Register 3 */ 158*4882a593Smuzhiyun uint potear3; /* 0x8c64 - PEX Outbound Translation Extended Address Register 3 */ 159*4882a593Smuzhiyun uint powbar3; /* 0x8c68 - PEX Outbound Window Base Address Register 3 */ 160*4882a593Smuzhiyun char res10[4]; 161*4882a593Smuzhiyun uint powar3; /* 0x8c70 - PEX Outbound Window Attributes Register 3 */ 162*4882a593Smuzhiyun char res11[12]; 163*4882a593Smuzhiyun uint potar4; /* 0x8c80 - PEX Outbound Transaction Address Register 4 */ 164*4882a593Smuzhiyun uint potear4; /* 0x8c84 - PEX Outbound Translation Extended Address Register 4 */ 165*4882a593Smuzhiyun uint powbar4; /* 0x8c88 - PEX Outbound Window Base Address Register 4 */ 166*4882a593Smuzhiyun char res12[4]; 167*4882a593Smuzhiyun uint powar4; /* 0x8c90 - PEX Outbound Window Attributes Register 4 */ 168*4882a593Smuzhiyun char res13[12]; 169*4882a593Smuzhiyun char res14[256]; 170*4882a593Smuzhiyun uint pitar3; /* 0x8da0 - PEX Inbound Translation Address Register 3 */ 171*4882a593Smuzhiyun char res15[4]; 172*4882a593Smuzhiyun uint piwbar3; /* 0x8da8 - PEX Inbound Window Base Address Register 3 */ 173*4882a593Smuzhiyun uint piwbear3; /* 0x8dac - PEX Inbound Window Base Extended Address Register 3 */ 174*4882a593Smuzhiyun uint piwar3; /* 0x8db0 - PEX Inbound Window Attributes Register 3 */ 175*4882a593Smuzhiyun char res16[12]; 176*4882a593Smuzhiyun uint pitar2; /* 0x8dc0 - PEX Inbound Translation Address Register 2 */ 177*4882a593Smuzhiyun char res17[4]; 178*4882a593Smuzhiyun uint piwbar2; /* 0x8dc8 - PEX Inbound Window Base Address Register 2 */ 179*4882a593Smuzhiyun uint piwbear2; /* 0x8dcc - PEX Inbound Window Base Extended Address Register 2 */ 180*4882a593Smuzhiyun uint piwar2; /* 0x8dd0 - PEX Inbound Window Attributes Register 2 */ 181*4882a593Smuzhiyun char res18[12]; 182*4882a593Smuzhiyun uint pitar1; /* 0x8de0 - PEX Inbound Translation Address Register 1 */ 183*4882a593Smuzhiyun char res19[4]; 184*4882a593Smuzhiyun uint piwbar1; /* 0x8de8 - PEX Inbound Window Base Address Register 1 */ 185*4882a593Smuzhiyun uint piwbear1; 186*4882a593Smuzhiyun uint piwar1; /* 0x8df0 - PEX Inbound Window Attributes Register 1 */ 187*4882a593Smuzhiyun char res20[12]; 188*4882a593Smuzhiyun uint pedr; /* 0x8e00 - PEX Error Detect Register */ 189*4882a593Smuzhiyun char res21[4]; 190*4882a593Smuzhiyun uint peer; /* 0x8e08 - PEX Error Interrupt Enable Register */ 191*4882a593Smuzhiyun char res22[4]; 192*4882a593Smuzhiyun uint pecdr; /* 0x8e10 - PEX Error Disable Register */ 193*4882a593Smuzhiyun char res23[12]; 194*4882a593Smuzhiyun uint peer_stat; /* 0x8e20 - PEX Error Capture Status Register */ 195*4882a593Smuzhiyun char res24[4]; 196*4882a593Smuzhiyun uint perr_cap0; /* 0x8e28 - PEX Error Capture Register 0 */ 197*4882a593Smuzhiyun uint perr_cap1; /* 0x8e2c - PEX Error Capture Register 1 */ 198*4882a593Smuzhiyun uint perr_cap2; /* 0x8e30 - PEX Error Capture Register 2 */ 199*4882a593Smuzhiyun uint perr_cap3; /* 0x8e34 - PEX Error Capture Register 3 */ 200*4882a593Smuzhiyun char res25[452]; 201*4882a593Smuzhiyun char res26[4]; 202*4882a593Smuzhiyun } ccsr_pex_t; 203*4882a593Smuzhiyun 204*4882a593Smuzhiyun /* Hyper Transport Register Block (0xA000-0xB000) */ 205*4882a593Smuzhiyun typedef struct ccsr_ht { 206*4882a593Smuzhiyun uint hcfg_addr; /* 0xa000 - HT Configuration Address register */ 207*4882a593Smuzhiyun uint hcfg_data; /* 0xa004 - HT Configuration Data register */ 208*4882a593Smuzhiyun char res1[3064]; 209*4882a593Smuzhiyun uint howtar0; /* 0xac00 - HT Outbound Window 0 Translation register */ 210*4882a593Smuzhiyun char res2[12]; 211*4882a593Smuzhiyun uint howar0; /* 0xac10 - HT Outbound Window 0 Attributes register */ 212*4882a593Smuzhiyun char res3[12]; 213*4882a593Smuzhiyun uint howtar1; /* 0xac20 - HT Outbound Window 1 Translation register */ 214*4882a593Smuzhiyun char res4[4]; 215*4882a593Smuzhiyun uint howbar1; /* 0xac28 - HT Outbound Window 1 Base Address register */ 216*4882a593Smuzhiyun char res5[4]; 217*4882a593Smuzhiyun uint howar1; /* 0xac30 - HT Outbound Window 1 Attributes register */ 218*4882a593Smuzhiyun char res6[12]; 219*4882a593Smuzhiyun uint howtar2; /* 0xac40 - HT Outbound Window 2 Translation register */ 220*4882a593Smuzhiyun char res7[4]; 221*4882a593Smuzhiyun uint howbar2; /* 0xac48 - HT Outbound Window 2 Base Address register */ 222*4882a593Smuzhiyun char res8[4]; 223*4882a593Smuzhiyun uint howar2; /* 0xac50 - HT Outbound Window 2 Attributes register */ 224*4882a593Smuzhiyun char res9[12]; 225*4882a593Smuzhiyun uint howtar3; /* 0xac60 - HT Outbound Window 3 Translation register */ 226*4882a593Smuzhiyun char res10[4]; 227*4882a593Smuzhiyun uint howbar3; /* 0xac68 - HT Outbound Window 3 Base Address register */ 228*4882a593Smuzhiyun char res11[4]; 229*4882a593Smuzhiyun uint howar3; /* 0xac70 - HT Outbound Window 3 Attributes register */ 230*4882a593Smuzhiyun char res12[12]; 231*4882a593Smuzhiyun uint howtar4; /* 0xac80 - HT Outbound Window 4 Translation register */ 232*4882a593Smuzhiyun char res13[4]; 233*4882a593Smuzhiyun uint howbar4; /* 0xac88 - HT Outbound Window 4 Base Address register */ 234*4882a593Smuzhiyun char res14[4]; 235*4882a593Smuzhiyun uint howar4; /* 0xac90 - HT Outbound Window 4 Attributes register */ 236*4882a593Smuzhiyun char res15[236]; 237*4882a593Smuzhiyun uint hiwtar4; /* 0xad80 - HT Inbound Window 4 Translation register */ 238*4882a593Smuzhiyun char res16[4]; 239*4882a593Smuzhiyun uint hiwbar4; /* 0xad88 - HT Inbound Window 4 Base Address register */ 240*4882a593Smuzhiyun char res17[4]; 241*4882a593Smuzhiyun uint hiwar4; /* 0xad90 - HT Inbound Window 4 Attributes register */ 242*4882a593Smuzhiyun char res18[12]; 243*4882a593Smuzhiyun uint hiwtar3; /* 0xada0 - HT Inbound Window 3 Translation register */ 244*4882a593Smuzhiyun char res19[4]; 245*4882a593Smuzhiyun uint hiwbar3; /* 0xada8 - HT Inbound Window 3 Base Address register */ 246*4882a593Smuzhiyun char res20[4]; 247*4882a593Smuzhiyun uint hiwar3; /* 0xadb0 - HT Inbound Window 3 Attributes register */ 248*4882a593Smuzhiyun char res21[12]; 249*4882a593Smuzhiyun uint hiwtar2; /* 0xadc0 - HT Inbound Window 2 Translation register */ 250*4882a593Smuzhiyun char res22[4]; 251*4882a593Smuzhiyun uint hiwbar2; /* 0xadc8 - HT Inbound Window 2 Base Address register */ 252*4882a593Smuzhiyun char res23[4]; 253*4882a593Smuzhiyun uint hiwar2; /* 0xadd0 - HT Inbound Window 2 Attributes register */ 254*4882a593Smuzhiyun char res24[12]; 255*4882a593Smuzhiyun uint hiwtar1; /* 0xade0 - HT Inbound Window 1 Translation register */ 256*4882a593Smuzhiyun char res25[4]; 257*4882a593Smuzhiyun uint hiwbar1; /* 0xade8 - HT Inbound Window 1 Base Address register */ 258*4882a593Smuzhiyun char res26[4]; 259*4882a593Smuzhiyun uint hiwar1; /* 0xadf0 - HT Inbound Window 1 Attributes register */ 260*4882a593Smuzhiyun char res27[12]; 261*4882a593Smuzhiyun uint hedr; /* 0xae00 - HT Error Detect register */ 262*4882a593Smuzhiyun char res28[4]; 263*4882a593Smuzhiyun uint heier; /* 0xae08 - HT Error Interrupt Enable register */ 264*4882a593Smuzhiyun char res29[4]; 265*4882a593Smuzhiyun uint hecdr; /* 0xae10 - HT Error Capture Disbale register */ 266*4882a593Smuzhiyun char res30[12]; 267*4882a593Smuzhiyun uint hecsr; /* 0xae20 - HT Error Capture Status register */ 268*4882a593Smuzhiyun char res31[4]; 269*4882a593Smuzhiyun uint hec0; /* 0xae28 - HT Error Capture 0 register */ 270*4882a593Smuzhiyun uint hec1; /* 0xae2c - HT Error Capture 1 register */ 271*4882a593Smuzhiyun uint hec2; /* 0xae30 - HT Error Capture 2 register */ 272*4882a593Smuzhiyun char res32[460]; 273*4882a593Smuzhiyun } ccsr_ht_t; 274*4882a593Smuzhiyun 275*4882a593Smuzhiyun /* DMA Registers(0x2_1000-0x2_2000) */ 276*4882a593Smuzhiyun typedef struct ccsr_dma { 277*4882a593Smuzhiyun char res1[256]; 278*4882a593Smuzhiyun struct fsl_dma dma[4]; 279*4882a593Smuzhiyun uint dgsr; /* 0x21300 - DMA General Status Register */ 280*4882a593Smuzhiyun char res2[3324]; 281*4882a593Smuzhiyun } ccsr_dma_t; 282*4882a593Smuzhiyun 283*4882a593Smuzhiyun /* tsec1-4: 24000-28000 */ 284*4882a593Smuzhiyun typedef struct ccsr_tsec { 285*4882a593Smuzhiyun uint id; /* 0x24000 - Controller ID Register */ 286*4882a593Smuzhiyun char res1[12]; 287*4882a593Smuzhiyun uint ievent; /* 0x24010 - Interrupt Event Register */ 288*4882a593Smuzhiyun uint imask; /* 0x24014 - Interrupt Mask Register */ 289*4882a593Smuzhiyun uint edis; /* 0x24018 - Error Disabled Register */ 290*4882a593Smuzhiyun char res2[4]; 291*4882a593Smuzhiyun uint ecntrl; /* 0x24020 - Ethernet Control Register */ 292*4882a593Smuzhiyun char res2_1[4]; 293*4882a593Smuzhiyun uint ptv; /* 0x24028 - Pause Time Value Register */ 294*4882a593Smuzhiyun uint dmactrl; /* 0x2402c - DMA Control Register */ 295*4882a593Smuzhiyun uint tbipa; /* 0x24030 - TBI PHY Address Register */ 296*4882a593Smuzhiyun char res3[88]; 297*4882a593Smuzhiyun uint fifo_tx_thr; /* 0x2408c - FIFO transmit threshold register */ 298*4882a593Smuzhiyun char res4[8]; 299*4882a593Smuzhiyun uint fifo_tx_starve; /* 0x24098 - FIFO transmit starve register */ 300*4882a593Smuzhiyun uint fifo_tx_starve_shutoff;/* 0x2409c - FIFO transmit starve shutoff register */ 301*4882a593Smuzhiyun char res4_1[4]; 302*4882a593Smuzhiyun uint fifo_rx_pause; /* 0x240a4 - FIFO receive pause threshold register */ 303*4882a593Smuzhiyun uint fifo_rx_alarm; /* 0x240a8 - FIFO receive alarm threshold register */ 304*4882a593Smuzhiyun char res5[84]; 305*4882a593Smuzhiyun uint tctrl; /* 0x24100 - Transmit Control Register */ 306*4882a593Smuzhiyun uint tstat; /* 0x24104 - Transmit Status Register */ 307*4882a593Smuzhiyun uint dfvlan; /* 0x24108 - Default VLAN control word */ 308*4882a593Smuzhiyun char res6[4]; 309*4882a593Smuzhiyun uint txic; /* 0x24110 - Transmit interrupt coalescing Register */ 310*4882a593Smuzhiyun uint tqueue; /* 0x24114 - Transmit Queue Control Register */ 311*4882a593Smuzhiyun char res7[40]; 312*4882a593Smuzhiyun uint tr03wt; /* 0x24140 - TxBD Rings 0-3 round-robin weightings */ 313*4882a593Smuzhiyun uint tw47wt; /* 0x24144 - TxBD Rings 4-7 round-robin weightings */ 314*4882a593Smuzhiyun char res8[52]; 315*4882a593Smuzhiyun uint tbdbph; /* 0x2417c - Transmit Data Buffer Pointer High Register */ 316*4882a593Smuzhiyun char res9[4]; 317*4882a593Smuzhiyun uint tbptr0; /* 0x24184 - Transmit Buffer Descriptor Pointer for Ring 0 */ 318*4882a593Smuzhiyun char res10[4]; 319*4882a593Smuzhiyun uint tbptr1; /* 0x2418C - Transmit Buffer Descriptor Pointer for Ring 1 */ 320*4882a593Smuzhiyun char res11[4]; 321*4882a593Smuzhiyun uint tbptr2; /* 0x24194 - Transmit Buffer Descriptor Pointer for Ring 2 */ 322*4882a593Smuzhiyun char res12[4]; 323*4882a593Smuzhiyun uint tbptr3; /* 0x2419C - Transmit Buffer Descriptor Pointer for Ring 3 */ 324*4882a593Smuzhiyun char res13[4]; 325*4882a593Smuzhiyun uint tbptr4; /* 0x241A4 - Transmit Buffer Descriptor Pointer for Ring 4 */ 326*4882a593Smuzhiyun char res14[4]; 327*4882a593Smuzhiyun uint tbptr5; /* 0x241AC - Transmit Buffer Descriptor Pointer for Ring 5 */ 328*4882a593Smuzhiyun char res15[4]; 329*4882a593Smuzhiyun uint tbptr6; /* 0x241B4 - Transmit Buffer Descriptor Pointer for Ring 6 */ 330*4882a593Smuzhiyun char res16[4]; 331*4882a593Smuzhiyun uint tbptr7; /* 0x241BC - Transmit Buffer Descriptor Pointer for Ring 7 */ 332*4882a593Smuzhiyun char res17[64]; 333*4882a593Smuzhiyun uint tbaseh; /* 0x24200 - Transmit Descriptor Base Address High Register */ 334*4882a593Smuzhiyun uint tbase0; /* 0x24204 - Transmit Descriptor Base Address Register of Ring 0 */ 335*4882a593Smuzhiyun char res18[4]; 336*4882a593Smuzhiyun uint tbase1; /* 0x2420C - Transmit Descriptor base address of Ring 1 */ 337*4882a593Smuzhiyun char res19[4]; 338*4882a593Smuzhiyun uint tbase2; /* 0x24214 - Transmit Descriptor base address of Ring 2 */ 339*4882a593Smuzhiyun char res20[4]; 340*4882a593Smuzhiyun uint tbase3; /* 0x2421C - Transmit Descriptor base address of Ring 3 */ 341*4882a593Smuzhiyun char res21[4]; 342*4882a593Smuzhiyun uint tbase4; /* 0x24224 - Transmit Descriptor base address of Ring 4 */ 343*4882a593Smuzhiyun char res22[4]; 344*4882a593Smuzhiyun uint tbase5; /* 0x2422C - Transmit Descriptor base address of Ring 5 */ 345*4882a593Smuzhiyun char res23[4]; 346*4882a593Smuzhiyun uint tbase6; /* 0x24234 - Transmit Descriptor base address of Ring 6 */ 347*4882a593Smuzhiyun char res24[4]; 348*4882a593Smuzhiyun uint tbase7; /* 0x2423C - Transmit Descriptor base address of Ring 7 */ 349*4882a593Smuzhiyun char res25[192]; 350*4882a593Smuzhiyun uint rctrl; /* 0x24300 - Receive Control Register */ 351*4882a593Smuzhiyun uint rstat; /* 0x24304 - Receive Status Register */ 352*4882a593Smuzhiyun char res26[8]; 353*4882a593Smuzhiyun uint rxic; /* 0x24310 - Receive Interrupt Coalecing Register */ 354*4882a593Smuzhiyun uint rqueue; /* 0x24314 - Receive queue control register */ 355*4882a593Smuzhiyun char res27[24]; 356*4882a593Smuzhiyun uint rbifx; /* 0x24330 - Receive bit field extract control Register */ 357*4882a593Smuzhiyun uint rqfar; /* 0x24334 - Receive queue filing table address Register */ 358*4882a593Smuzhiyun uint rqfcr; /* 0x24338 - Receive queue filing table control Register */ 359*4882a593Smuzhiyun uint rqfpr; /* 0x2433c - Receive queue filing table property Register */ 360*4882a593Smuzhiyun uint mrblr; /* 0x24340 - Maximum Receive Buffer Length Register */ 361*4882a593Smuzhiyun char res28[56]; 362*4882a593Smuzhiyun uint rbdbph; /* 0x2437C - Receive Data Buffer Pointer High */ 363*4882a593Smuzhiyun char res29[4]; 364*4882a593Smuzhiyun uint rbptr0; /* 0x24384 - Receive Buffer Descriptor Pointer for Ring 0 */ 365*4882a593Smuzhiyun char res30[4]; 366*4882a593Smuzhiyun uint rbptr1; /* 0x2438C - Receive Buffer Descriptor Pointer for Ring 1 */ 367*4882a593Smuzhiyun char res31[4]; 368*4882a593Smuzhiyun uint rbptr2; /* 0x24394 - Receive Buffer Descriptor Pointer for Ring 2 */ 369*4882a593Smuzhiyun char res32[4]; 370*4882a593Smuzhiyun uint rbptr3; /* 0x2439C - Receive Buffer Descriptor Pointer for Ring 3 */ 371*4882a593Smuzhiyun char res33[4]; 372*4882a593Smuzhiyun uint rbptr4; /* 0x243A4 - Receive Buffer Descriptor Pointer for Ring 4 */ 373*4882a593Smuzhiyun char res34[4]; 374*4882a593Smuzhiyun uint rbptr5; /* 0x243AC - Receive Buffer Descriptor Pointer for Ring 5 */ 375*4882a593Smuzhiyun char res35[4]; 376*4882a593Smuzhiyun uint rbptr6; /* 0x243B4 - Receive Buffer Descriptor Pointer for Ring 6 */ 377*4882a593Smuzhiyun char res36[4]; 378*4882a593Smuzhiyun uint rbptr7; /* 0x243BC - Receive Buffer Descriptor Pointer for Ring 7 */ 379*4882a593Smuzhiyun char res37[64]; 380*4882a593Smuzhiyun uint rbaseh; /* 0x24400 - Receive Descriptor Base Address High 0 */ 381*4882a593Smuzhiyun uint rbase0; /* 0x24404 - Receive Descriptor Base Address of Ring 0 */ 382*4882a593Smuzhiyun char res38[4]; 383*4882a593Smuzhiyun uint rbase1; /* 0x2440C - Receive Descriptor Base Address of Ring 1 */ 384*4882a593Smuzhiyun char res39[4]; 385*4882a593Smuzhiyun uint rbase2; /* 0x24414 - Receive Descriptor Base Address of Ring 2 */ 386*4882a593Smuzhiyun char res40[4]; 387*4882a593Smuzhiyun uint rbase3; /* 0x2441C - Receive Descriptor Base Address of Ring 3 */ 388*4882a593Smuzhiyun char res41[4]; 389*4882a593Smuzhiyun uint rbase4; /* 0x24424 - Receive Descriptor Base Address of Ring 4 */ 390*4882a593Smuzhiyun char res42[4]; 391*4882a593Smuzhiyun uint rbase5; /* 0x2442C - Receive Descriptor Base Address of Ring 5 */ 392*4882a593Smuzhiyun char res43[4]; 393*4882a593Smuzhiyun uint rbase6; /* 0x24434 - Receive Descriptor Base Address of Ring 6 */ 394*4882a593Smuzhiyun char res44[4]; 395*4882a593Smuzhiyun uint rbase7; /* 0x2443C - Receive Descriptor Base Address of Ring 7 */ 396*4882a593Smuzhiyun char res45[192]; 397*4882a593Smuzhiyun uint maccfg1; /* 0x24500 - MAC Configuration 1 Register */ 398*4882a593Smuzhiyun uint maccfg2; /* 0x24504 - MAC Configuration 2 Register */ 399*4882a593Smuzhiyun uint ipgifg; /* 0x24508 - Inter Packet Gap/Inter Frame Gap Register */ 400*4882a593Smuzhiyun uint hafdup; /* 0x2450c - Half Duplex Register */ 401*4882a593Smuzhiyun uint maxfrm; /* 0x24510 - Maximum Frame Length Register */ 402*4882a593Smuzhiyun char res46[12]; 403*4882a593Smuzhiyun uint miimcfg; /* 0x24520 - MII Management Configuration Register */ 404*4882a593Smuzhiyun uint miimcom; /* 0x24524 - MII Management Command Register */ 405*4882a593Smuzhiyun uint miimadd; /* 0x24528 - MII Management Address Register */ 406*4882a593Smuzhiyun uint miimcon; /* 0x2452c - MII Management Control Register */ 407*4882a593Smuzhiyun uint miimstat; /* 0x24530 - MII Management Status Register */ 408*4882a593Smuzhiyun uint miimind; /* 0x24534 - MII Management Indicator Register */ 409*4882a593Smuzhiyun uint ifctrl; /* 0x24538 - Interface Contrl Register */ 410*4882a593Smuzhiyun uint ifstat; /* 0x2453c - Interface Status Register */ 411*4882a593Smuzhiyun uint macstnaddr1; /* 0x24540 - Station Address Part 1 Register */ 412*4882a593Smuzhiyun uint macstnaddr2; /* 0x24544 - Station Address Part 2 Register */ 413*4882a593Smuzhiyun uint mac01addr1; /* 0x24548 - MAC exact match address 1, part 1 */ 414*4882a593Smuzhiyun uint mac01addr2; /* 0x2454C - MAC exact match address 1, part 2 */ 415*4882a593Smuzhiyun uint mac02addr1; /* 0x24550 - MAC exact match address 2, part 1 */ 416*4882a593Smuzhiyun uint mac02addr2; /* 0x24554 - MAC exact match address 2, part 2 */ 417*4882a593Smuzhiyun uint mac03addr1; /* 0x24558 - MAC exact match address 3, part 1 */ 418*4882a593Smuzhiyun uint mac03addr2; /* 0x2455C - MAC exact match address 3, part 2 */ 419*4882a593Smuzhiyun uint mac04addr1; /* 0x24560 - MAC exact match address 4, part 1 */ 420*4882a593Smuzhiyun uint mac04addr2; /* 0x24564 - MAC exact match address 4, part 2 */ 421*4882a593Smuzhiyun uint mac05addr1; /* 0x24568 - MAC exact match address 5, part 1 */ 422*4882a593Smuzhiyun uint mac05addr2; /* 0x2456C - MAC exact match address 5, part 2 */ 423*4882a593Smuzhiyun uint mac06addr1; /* 0x24570 - MAC exact match address 6, part 1 */ 424*4882a593Smuzhiyun uint mac06addr2; /* 0x24574 - MAC exact match address 6, part 2 */ 425*4882a593Smuzhiyun uint mac07addr1; /* 0x24578 - MAC exact match address 7, part 1 */ 426*4882a593Smuzhiyun uint mac07addr2; /* 0x2457C - MAC exact match address 7, part 2 */ 427*4882a593Smuzhiyun uint mac08addr1; /* 0x24580 - MAC exact match address 8, part 1 */ 428*4882a593Smuzhiyun uint mac08addr2; /* 0x24584 - MAC exact match address 8, part 2 */ 429*4882a593Smuzhiyun uint mac09addr1; /* 0x24588 - MAC exact match address 9, part 1 */ 430*4882a593Smuzhiyun uint mac09addr2; /* 0x2458C - MAC exact match address 9, part 2 */ 431*4882a593Smuzhiyun uint mac10addr1; /* 0x24590 - MAC exact match address 10, part 1 */ 432*4882a593Smuzhiyun uint mac10addr2; /* 0x24594 - MAC exact match address 10, part 2 */ 433*4882a593Smuzhiyun uint mac11addr1; /* 0x24598 - MAC exact match address 11, part 1 */ 434*4882a593Smuzhiyun uint mac11addr2; /* 0x2459C - MAC exact match address 11, part 2 */ 435*4882a593Smuzhiyun uint mac12addr1; /* 0x245A0 - MAC exact match address 12, part 1 */ 436*4882a593Smuzhiyun uint mac12addr2; /* 0x245A4 - MAC exact match address 12, part 2 */ 437*4882a593Smuzhiyun uint mac13addr1; /* 0x245A8 - MAC exact match address 13, part 1 */ 438*4882a593Smuzhiyun uint mac13addr2; /* 0x245AC - MAC exact match address 13, part 2 */ 439*4882a593Smuzhiyun uint mac14addr1; /* 0x245B0 - MAC exact match address 14, part 1 */ 440*4882a593Smuzhiyun uint mac14addr2; /* 0x245B4 - MAC exact match address 14, part 2 */ 441*4882a593Smuzhiyun uint mac15addr1; /* 0x245B8 - MAC exact match address 15, part 1 */ 442*4882a593Smuzhiyun uint mac15addr2; /* 0x245BC - MAC exact match address 15, part 2 */ 443*4882a593Smuzhiyun char res48[192]; 444*4882a593Smuzhiyun uint tr64; /* 0x24680 - Transmit and Receive 64-byte Frame Counter */ 445*4882a593Smuzhiyun uint tr127; /* 0x24684 - Transmit and Receive 65-127 byte Frame Counter */ 446*4882a593Smuzhiyun uint tr255; /* 0x24688 - Transmit and Receive 128-255 byte Frame Counter */ 447*4882a593Smuzhiyun uint tr511; /* 0x2468c - Transmit and Receive 256-511 byte Frame Counter */ 448*4882a593Smuzhiyun uint tr1k; /* 0x24690 - Transmit and Receive 512-1023 byte Frame Counter */ 449*4882a593Smuzhiyun uint trmax; /* 0x24694 - Transmit and Receive 1024-1518 byte Frame Counter */ 450*4882a593Smuzhiyun uint trmgv; /* 0x24698 - Transmit and Receive 1519-1522 byte Good VLAN Frame */ 451*4882a593Smuzhiyun uint rbyt; /* 0x2469c - Receive Byte Counter */ 452*4882a593Smuzhiyun uint rpkt; /* 0x246a0 - Receive Packet Counter */ 453*4882a593Smuzhiyun uint rfcs; /* 0x246a4 - Receive FCS Error Counter */ 454*4882a593Smuzhiyun uint rmca; /* 0x246a8 - Receive Multicast Packet Counter */ 455*4882a593Smuzhiyun uint rbca; /* 0x246ac - Receive Broadcast Packet Counter */ 456*4882a593Smuzhiyun uint rxcf; /* 0x246b0 - Receive Control Frame Packet Counter */ 457*4882a593Smuzhiyun uint rxpf; /* 0x246b4 - Receive Pause Frame Packet Counter */ 458*4882a593Smuzhiyun uint rxuo; /* 0x246b8 - Receive Unknown OP Code Counter */ 459*4882a593Smuzhiyun uint raln; /* 0x246bc - Receive Alignment Error Counter */ 460*4882a593Smuzhiyun uint rflr; /* 0x246c0 - Receive Frame Length Error Counter */ 461*4882a593Smuzhiyun uint rcde; /* 0x246c4 - Receive Code Error Counter */ 462*4882a593Smuzhiyun uint rcse; /* 0x246c8 - Receive Carrier Sense Error Counter */ 463*4882a593Smuzhiyun uint rund; /* 0x246cc - Receive Undersize Packet Counter */ 464*4882a593Smuzhiyun uint rovr; /* 0x246d0 - Receive Oversize Packet Counter */ 465*4882a593Smuzhiyun uint rfrg; /* 0x246d4 - Receive Fragments Counter */ 466*4882a593Smuzhiyun uint rjbr; /* 0x246d8 - Receive Jabber Counter */ 467*4882a593Smuzhiyun uint rdrp; /* 0x246dc - Receive Drop Counter */ 468*4882a593Smuzhiyun uint tbyt; /* 0x246e0 - Transmit Byte Counter Counter */ 469*4882a593Smuzhiyun uint tpkt; /* 0x246e4 - Transmit Packet Counter */ 470*4882a593Smuzhiyun uint tmca; /* 0x246e8 - Transmit Multicast Packet Counter */ 471*4882a593Smuzhiyun uint tbca; /* 0x246ec - Transmit Broadcast Packet Counter */ 472*4882a593Smuzhiyun uint txpf; /* 0x246f0 - Transmit Pause Control Frame Counter */ 473*4882a593Smuzhiyun uint tdfr; /* 0x246f4 - Transmit Deferral Packet Counter */ 474*4882a593Smuzhiyun uint tedf; /* 0x246f8 - Transmit Excessive Deferral Packet Counter */ 475*4882a593Smuzhiyun uint tscl; /* 0x246fc - Transmit Single Collision Packet Counter */ 476*4882a593Smuzhiyun uint tmcl; /* 0x24700 - Transmit Multiple Collision Packet Counter */ 477*4882a593Smuzhiyun uint tlcl; /* 0x24704 - Transmit Late Collision Packet Counter */ 478*4882a593Smuzhiyun uint txcl; /* 0x24708 - Transmit Excessive Collision Packet Counter */ 479*4882a593Smuzhiyun uint tncl; /* 0x2470c - Transmit Total Collision Counter */ 480*4882a593Smuzhiyun char res49[4]; 481*4882a593Smuzhiyun uint tdrp; /* 0x24714 - Transmit Drop Frame Counter */ 482*4882a593Smuzhiyun uint tjbr; /* 0x24718 - Transmit Jabber Frame Counter */ 483*4882a593Smuzhiyun uint tfcs; /* 0x2471c - Transmit FCS Error Counter */ 484*4882a593Smuzhiyun uint txcf; /* 0x24720 - Transmit Control Frame Counter */ 485*4882a593Smuzhiyun uint tovr; /* 0x24724 - Transmit Oversize Frame Counter */ 486*4882a593Smuzhiyun uint tund; /* 0x24728 - Transmit Undersize Frame Counter */ 487*4882a593Smuzhiyun uint tfrg; /* 0x2472c - Transmit Fragments Frame Counter */ 488*4882a593Smuzhiyun uint car1; /* 0x24730 - Carry Register One */ 489*4882a593Smuzhiyun uint car2; /* 0x24734 - Carry Register Two */ 490*4882a593Smuzhiyun uint cam1; /* 0x24738 - Carry Mask Register One */ 491*4882a593Smuzhiyun uint cam2; /* 0x2473c - Carry Mask Register Two */ 492*4882a593Smuzhiyun uint rrej; /* 0x24740 - Receive filer rejected packet counter */ 493*4882a593Smuzhiyun char res50[188]; 494*4882a593Smuzhiyun uint iaddr0; /* 0x24800 - Indivdual address register 0 */ 495*4882a593Smuzhiyun uint iaddr1; /* 0x24804 - Indivdual address register 1 */ 496*4882a593Smuzhiyun uint iaddr2; /* 0x24808 - Indivdual address register 2 */ 497*4882a593Smuzhiyun uint iaddr3; /* 0x2480c - Indivdual address register 3 */ 498*4882a593Smuzhiyun uint iaddr4; /* 0x24810 - Indivdual address register 4 */ 499*4882a593Smuzhiyun uint iaddr5; /* 0x24814 - Indivdual address register 5 */ 500*4882a593Smuzhiyun uint iaddr6; /* 0x24818 - Indivdual address register 6 */ 501*4882a593Smuzhiyun uint iaddr7; /* 0x2481c - Indivdual address register 7 */ 502*4882a593Smuzhiyun char res51[96]; 503*4882a593Smuzhiyun uint gaddr0; /* 0x24880 - Global address register 0 */ 504*4882a593Smuzhiyun uint gaddr1; /* 0x24884 - Global address register 1 */ 505*4882a593Smuzhiyun uint gaddr2; /* 0x24888 - Global address register 2 */ 506*4882a593Smuzhiyun uint gaddr3; /* 0x2488c - Global address register 3 */ 507*4882a593Smuzhiyun uint gaddr4; /* 0x24890 - Global address register 4 */ 508*4882a593Smuzhiyun uint gaddr5; /* 0x24894 - Global address register 5 */ 509*4882a593Smuzhiyun uint gaddr6; /* 0x24898 - Global address register 6 */ 510*4882a593Smuzhiyun uint gaddr7; /* 0x2489c - Global address register 7 */ 511*4882a593Smuzhiyun char res52[352]; 512*4882a593Smuzhiyun uint fifocfg; /* 0x24A00 - FIFO interface configuration register */ 513*4882a593Smuzhiyun char res53[500]; 514*4882a593Smuzhiyun uint attr; /* 0x24BF8 - DMA Attribute register */ 515*4882a593Smuzhiyun uint attreli; /* 0x24BFC - DMA Attribute extract length and index register */ 516*4882a593Smuzhiyun char res54[1024]; 517*4882a593Smuzhiyun } ccsr_tsec_t; 518*4882a593Smuzhiyun 519*4882a593Smuzhiyun /* PIC Registers(0x4_0000-0x6_1000) */ 520*4882a593Smuzhiyun 521*4882a593Smuzhiyun typedef struct ccsr_pic { 522*4882a593Smuzhiyun char res1[64]; 523*4882a593Smuzhiyun uint ipidr0; /* 0x40040 - Interprocessor Interrupt Dispatch Register 0 */ 524*4882a593Smuzhiyun char res2[12]; 525*4882a593Smuzhiyun uint ipidr1; /* 0x40050 - Interprocessor Interrupt Dispatch Register 1 */ 526*4882a593Smuzhiyun char res3[12]; 527*4882a593Smuzhiyun uint ipidr2; /* 0x40060 - Interprocessor Interrupt Dispatch Register 2 */ 528*4882a593Smuzhiyun char res4[12]; 529*4882a593Smuzhiyun uint ipidr3; /* 0x40070 - Interprocessor Interrupt Dispatch Register 3 */ 530*4882a593Smuzhiyun char res5[12]; 531*4882a593Smuzhiyun uint ctpr; /* 0x40080 - Current Task Priority Register */ 532*4882a593Smuzhiyun char res6[12]; 533*4882a593Smuzhiyun uint whoami; /* 0x40090 - Who Am I Register */ 534*4882a593Smuzhiyun char res7[12]; 535*4882a593Smuzhiyun uint iack; /* 0x400a0 - Interrupt Acknowledge Register */ 536*4882a593Smuzhiyun char res8[12]; 537*4882a593Smuzhiyun uint eoi; /* 0x400b0 - End Of Interrupt Register */ 538*4882a593Smuzhiyun char res9[3916]; 539*4882a593Smuzhiyun uint frr; /* 0x41000 - Feature Reporting Register */ 540*4882a593Smuzhiyun char res10[28]; 541*4882a593Smuzhiyun uint gcr; /* 0x41020 - Global Configuration Register */ 542*4882a593Smuzhiyun #define MPC86xx_PICGCR_RST 0x80000000 543*4882a593Smuzhiyun #define MPC86xx_PICGCR_MODE 0x20000000 544*4882a593Smuzhiyun char res11[92]; 545*4882a593Smuzhiyun uint vir; /* 0x41080 - Vendor Identification Register */ 546*4882a593Smuzhiyun char res12[12]; 547*4882a593Smuzhiyun uint pir; /* 0x41090 - Processor Initialization Register */ 548*4882a593Smuzhiyun char res13[12]; 549*4882a593Smuzhiyun uint ipivpr0; /* 0x410a0 - IPI Vector/Priority Register 0 */ 550*4882a593Smuzhiyun char res14[12]; 551*4882a593Smuzhiyun uint ipivpr1; /* 0x410b0 - IPI Vector/Priority Register 1 */ 552*4882a593Smuzhiyun char res15[12]; 553*4882a593Smuzhiyun uint ipivpr2; /* 0x410c0 - IPI Vector/Priority Register 2 */ 554*4882a593Smuzhiyun char res16[12]; 555*4882a593Smuzhiyun uint ipivpr3; /* 0x410d0 - IPI Vector/Priority Register 3 */ 556*4882a593Smuzhiyun char res17[12]; 557*4882a593Smuzhiyun uint svr; /* 0x410e0 - Spurious Vector Register */ 558*4882a593Smuzhiyun char res18[12]; 559*4882a593Smuzhiyun uint tfrr; /* 0x410f0 - Timer Frequency Reporting Register */ 560*4882a593Smuzhiyun char res19[12]; 561*4882a593Smuzhiyun uint gtccr0; /* 0x41100 - Global Timer Current Count Register 0 */ 562*4882a593Smuzhiyun char res20[12]; 563*4882a593Smuzhiyun uint gtbcr0; /* 0x41110 - Global Timer Base Count Register 0 */ 564*4882a593Smuzhiyun char res21[12]; 565*4882a593Smuzhiyun uint gtvpr0; /* 0x41120 - Global Timer Vector/Priority Register 0 */ 566*4882a593Smuzhiyun char res22[12]; 567*4882a593Smuzhiyun uint gtdr0; /* 0x41130 - Global Timer Destination Register 0 */ 568*4882a593Smuzhiyun char res23[12]; 569*4882a593Smuzhiyun uint gtccr1; /* 0x41140 - Global Timer Current Count Register 1 */ 570*4882a593Smuzhiyun char res24[12]; 571*4882a593Smuzhiyun uint gtbcr1; /* 0x41150 - Global Timer Base Count Register 1 */ 572*4882a593Smuzhiyun char res25[12]; 573*4882a593Smuzhiyun uint gtvpr1; /* 0x41160 - Global Timer Vector/Priority Register 1 */ 574*4882a593Smuzhiyun char res26[12]; 575*4882a593Smuzhiyun uint gtdr1; /* 0x41170 - Global Timer Destination Register 1 */ 576*4882a593Smuzhiyun char res27[12]; 577*4882a593Smuzhiyun uint gtccr2; /* 0x41180 - Global Timer Current Count Register 2 */ 578*4882a593Smuzhiyun char res28[12]; 579*4882a593Smuzhiyun uint gtbcr2; /* 0x41190 - Global Timer Base Count Register 2 */ 580*4882a593Smuzhiyun char res29[12]; 581*4882a593Smuzhiyun uint gtvpr2; /* 0x411a0 - Global Timer Vector/Priority Register 2 */ 582*4882a593Smuzhiyun char res30[12]; 583*4882a593Smuzhiyun uint gtdr2; /* 0x411b0 - Global Timer Destination Register 2 */ 584*4882a593Smuzhiyun char res31[12]; 585*4882a593Smuzhiyun uint gtccr3; /* 0x411c0 - Global Timer Current Count Register 3 */ 586*4882a593Smuzhiyun char res32[12]; 587*4882a593Smuzhiyun uint gtbcr3; /* 0x411d0 - Global Timer Base Count Register 3 */ 588*4882a593Smuzhiyun char res33[12]; 589*4882a593Smuzhiyun uint gtvpr3; /* 0x411e0 - Global Timer Vector/Priority Register 3 */ 590*4882a593Smuzhiyun char res34[12]; 591*4882a593Smuzhiyun uint gtdr3; /* 0x411f0 - Global Timer Destination Register 3 */ 592*4882a593Smuzhiyun char res35[268]; 593*4882a593Smuzhiyun uint tcr; /* 0x41300 - Timer Control Register */ 594*4882a593Smuzhiyun char res36[12]; 595*4882a593Smuzhiyun uint irqsr0; /* 0x41310 - IRQ_OUT Summary Register 0 */ 596*4882a593Smuzhiyun char res37[12]; 597*4882a593Smuzhiyun uint irqsr1; /* 0x41320 - IRQ_OUT Summary Register 1 */ 598*4882a593Smuzhiyun char res38[12]; 599*4882a593Smuzhiyun uint cisr0; /* 0x41330 - Critical Interrupt Summary Register 0 */ 600*4882a593Smuzhiyun char res39[12]; 601*4882a593Smuzhiyun uint cisr1; /* 0x41340 - Critical Interrupt Summary Register 1 */ 602*4882a593Smuzhiyun char res40[12]; 603*4882a593Smuzhiyun uint pm0mr0; /* 0x41350 - Performance monitor 0 mask register 0 */ 604*4882a593Smuzhiyun char res41[12]; 605*4882a593Smuzhiyun uint pm0mr1; /* 0x41360 - Performance monitor 0 mask register 1 */ 606*4882a593Smuzhiyun char res42[12]; 607*4882a593Smuzhiyun uint pm1mr0; /* 0x41370 - Performance monitor 1 mask register 0 */ 608*4882a593Smuzhiyun char res43[12]; 609*4882a593Smuzhiyun uint pm1mr1; /* 0x41380 - Performance monitor 1 mask register 1 */ 610*4882a593Smuzhiyun char res44[12]; 611*4882a593Smuzhiyun uint pm2mr0; /* 0x41390 - Performance monitor 2 mask register 0 */ 612*4882a593Smuzhiyun char res45[12]; 613*4882a593Smuzhiyun uint pm2mr1; /* 0x413A0 - Performance monitor 2 mask register 1 */ 614*4882a593Smuzhiyun char res46[12]; 615*4882a593Smuzhiyun uint pm3mr0; /* 0x413B0 - Performance monitor 3 mask register 0 */ 616*4882a593Smuzhiyun char res47[12]; 617*4882a593Smuzhiyun uint pm3mr1; /* 0x413C0 - Performance monitor 3 mask register 1 */ 618*4882a593Smuzhiyun char res48[60]; 619*4882a593Smuzhiyun uint msgr0; /* 0x41400 - Message Register 0 */ 620*4882a593Smuzhiyun char res49[12]; 621*4882a593Smuzhiyun uint msgr1; /* 0x41410 - Message Register 1 */ 622*4882a593Smuzhiyun char res50[12]; 623*4882a593Smuzhiyun uint msgr2; /* 0x41420 - Message Register 2 */ 624*4882a593Smuzhiyun char res51[12]; 625*4882a593Smuzhiyun uint msgr3; /* 0x41430 - Message Register 3 */ 626*4882a593Smuzhiyun char res52[204]; 627*4882a593Smuzhiyun uint mer; /* 0x41500 - Message Enable Register */ 628*4882a593Smuzhiyun char res53[12]; 629*4882a593Smuzhiyun uint msr; /* 0x41510 - Message Status Register */ 630*4882a593Smuzhiyun char res54[60140]; 631*4882a593Smuzhiyun uint eivpr0; /* 0x50000 - External Interrupt Vector/Priority Register 0 */ 632*4882a593Smuzhiyun char res55[12]; 633*4882a593Smuzhiyun uint eidr0; /* 0x50010 - External Interrupt Destination Register 0 */ 634*4882a593Smuzhiyun char res56[12]; 635*4882a593Smuzhiyun uint eivpr1; /* 0x50020 - External Interrupt Vector/Priority Register 1 */ 636*4882a593Smuzhiyun char res57[12]; 637*4882a593Smuzhiyun uint eidr1; /* 0x50030 - External Interrupt Destination Register 1 */ 638*4882a593Smuzhiyun char res58[12]; 639*4882a593Smuzhiyun uint eivpr2; /* 0x50040 - External Interrupt Vector/Priority Register 2 */ 640*4882a593Smuzhiyun char res59[12]; 641*4882a593Smuzhiyun uint eidr2; /* 0x50050 - External Interrupt Destination Register 2 */ 642*4882a593Smuzhiyun char res60[12]; 643*4882a593Smuzhiyun uint eivpr3; /* 0x50060 - External Interrupt Vector/Priority Register 3 */ 644*4882a593Smuzhiyun char res61[12]; 645*4882a593Smuzhiyun uint eidr3; /* 0x50070 - External Interrupt Destination Register 3 */ 646*4882a593Smuzhiyun char res62[12]; 647*4882a593Smuzhiyun uint eivpr4; /* 0x50080 - External Interrupt Vector/Priority Register 4 */ 648*4882a593Smuzhiyun char res63[12]; 649*4882a593Smuzhiyun uint eidr4; /* 0x50090 - External Interrupt Destination Register 4 */ 650*4882a593Smuzhiyun char res64[12]; 651*4882a593Smuzhiyun uint eivpr5; /* 0x500a0 - External Interrupt Vector/Priority Register 5 */ 652*4882a593Smuzhiyun char res65[12]; 653*4882a593Smuzhiyun uint eidr5; /* 0x500b0 - External Interrupt Destination Register 5 */ 654*4882a593Smuzhiyun char res66[12]; 655*4882a593Smuzhiyun uint eivpr6; /* 0x500c0 - External Interrupt Vector/Priority Register 6 */ 656*4882a593Smuzhiyun char res67[12]; 657*4882a593Smuzhiyun uint eidr6; /* 0x500d0 - External Interrupt Destination Register 6 */ 658*4882a593Smuzhiyun char res68[12]; 659*4882a593Smuzhiyun uint eivpr7; /* 0x500e0 - External Interrupt Vector/Priority Register 7 */ 660*4882a593Smuzhiyun char res69[12]; 661*4882a593Smuzhiyun uint eidr7; /* 0x500f0 - External Interrupt Destination Register 7 */ 662*4882a593Smuzhiyun char res70[12]; 663*4882a593Smuzhiyun uint eivpr8; /* 0x50100 - External Interrupt Vector/Priority Register 8 */ 664*4882a593Smuzhiyun char res71[12]; 665*4882a593Smuzhiyun uint eidr8; /* 0x50110 - External Interrupt Destination Register 8 */ 666*4882a593Smuzhiyun char res72[12]; 667*4882a593Smuzhiyun uint eivpr9; /* 0x50120 - External Interrupt Vector/Priority Register 9 */ 668*4882a593Smuzhiyun char res73[12]; 669*4882a593Smuzhiyun uint eidr9; /* 0x50130 - External Interrupt Destination Register 9 */ 670*4882a593Smuzhiyun char res74[12]; 671*4882a593Smuzhiyun uint eivpr10; /* 0x50140 - External Interrupt Vector/Priority Register 10 */ 672*4882a593Smuzhiyun char res75[12]; 673*4882a593Smuzhiyun uint eidr10; /* 0x50150 - External Interrupt Destination Register 10 */ 674*4882a593Smuzhiyun char res76[12]; 675*4882a593Smuzhiyun uint eivpr11; /* 0x50160 - External Interrupt Vector/Priority Register 11 */ 676*4882a593Smuzhiyun char res77[12]; 677*4882a593Smuzhiyun uint eidr11; /* 0x50170 - External Interrupt Destination Register 11 */ 678*4882a593Smuzhiyun char res78[140]; 679*4882a593Smuzhiyun uint iivpr0; /* 0x50200 - Internal Interrupt Vector/Priority Register 0 */ 680*4882a593Smuzhiyun char res79[12]; 681*4882a593Smuzhiyun uint iidr0; /* 0x50210 - Internal Interrupt Destination Register 0 */ 682*4882a593Smuzhiyun char res80[12]; 683*4882a593Smuzhiyun uint iivpr1; /* 0x50220 - Internal Interrupt Vector/Priority Register 1 */ 684*4882a593Smuzhiyun char res81[12]; 685*4882a593Smuzhiyun uint iidr1; /* 0x50230 - Internal Interrupt Destination Register 1 */ 686*4882a593Smuzhiyun char res82[12]; 687*4882a593Smuzhiyun uint iivpr2; /* 0x50240 - Internal Interrupt Vector/Priority Register 2 */ 688*4882a593Smuzhiyun char res83[12]; 689*4882a593Smuzhiyun uint iidr2; /* 0x50250 - Internal Interrupt Destination Register 2 */ 690*4882a593Smuzhiyun char res84[12]; 691*4882a593Smuzhiyun uint iivpr3; /* 0x50260 - Internal Interrupt Vector/Priority Register 3 */ 692*4882a593Smuzhiyun char res85[12]; 693*4882a593Smuzhiyun uint iidr3; /* 0x50270 - Internal Interrupt Destination Register 3 */ 694*4882a593Smuzhiyun char res86[12]; 695*4882a593Smuzhiyun uint iivpr4; /* 0x50280 - Internal Interrupt Vector/Priority Register 4 */ 696*4882a593Smuzhiyun char res87[12]; 697*4882a593Smuzhiyun uint iidr4; /* 0x50290 - Internal Interrupt Destination Register 4 */ 698*4882a593Smuzhiyun char res88[12]; 699*4882a593Smuzhiyun uint iivpr5; /* 0x502a0 - Internal Interrupt Vector/Priority Register 5 */ 700*4882a593Smuzhiyun char res89[12]; 701*4882a593Smuzhiyun uint iidr5; /* 0x502b0 - Internal Interrupt Destination Register 5 */ 702*4882a593Smuzhiyun char res90[12]; 703*4882a593Smuzhiyun uint iivpr6; /* 0x502c0 - Internal Interrupt Vector/Priority Register 6 */ 704*4882a593Smuzhiyun char res91[12]; 705*4882a593Smuzhiyun uint iidr6; /* 0x502d0 - Internal Interrupt Destination Register 6 */ 706*4882a593Smuzhiyun char res92[12]; 707*4882a593Smuzhiyun uint iivpr7; /* 0x502e0 - Internal Interrupt Vector/Priority Register 7 */ 708*4882a593Smuzhiyun char res93[12]; 709*4882a593Smuzhiyun uint iidr7; /* 0x502f0 - Internal Interrupt Destination Register 7 */ 710*4882a593Smuzhiyun char res94[12]; 711*4882a593Smuzhiyun uint iivpr8; /* 0x50300 - Internal Interrupt Vector/Priority Register 8 */ 712*4882a593Smuzhiyun char res95[12]; 713*4882a593Smuzhiyun uint iidr8; /* 0x50310 - Internal Interrupt Destination Register 8 */ 714*4882a593Smuzhiyun char res96[12]; 715*4882a593Smuzhiyun uint iivpr9; /* 0x50320 - Internal Interrupt Vector/Priority Register 9 */ 716*4882a593Smuzhiyun char res97[12]; 717*4882a593Smuzhiyun uint iidr9; /* 0x50330 - Internal Interrupt Destination Register 9 */ 718*4882a593Smuzhiyun char res98[12]; 719*4882a593Smuzhiyun uint iivpr10; /* 0x50340 - Internal Interrupt Vector/Priority Register 10 */ 720*4882a593Smuzhiyun char res99[12]; 721*4882a593Smuzhiyun uint iidr10; /* 0x50350 - Internal Interrupt Destination Register 10 */ 722*4882a593Smuzhiyun char res100[12]; 723*4882a593Smuzhiyun uint iivpr11; /* 0x50360 - Internal Interrupt Vector/Priority Register 11 */ 724*4882a593Smuzhiyun char res101[12]; 725*4882a593Smuzhiyun uint iidr11; /* 0x50370 - Internal Interrupt Destination Register 11 */ 726*4882a593Smuzhiyun char res102[12]; 727*4882a593Smuzhiyun uint iivpr12; /* 0x50380 - Internal Interrupt Vector/Priority Register 12 */ 728*4882a593Smuzhiyun char res103[12]; 729*4882a593Smuzhiyun uint iidr12; /* 0x50390 - Internal Interrupt Destination Register 12 */ 730*4882a593Smuzhiyun char res104[12]; 731*4882a593Smuzhiyun uint iivpr13; /* 0x503a0 - Internal Interrupt Vector/Priority Register 13 */ 732*4882a593Smuzhiyun char res105[12]; 733*4882a593Smuzhiyun uint iidr13; /* 0x503b0 - Internal Interrupt Destination Register 13 */ 734*4882a593Smuzhiyun char res106[12]; 735*4882a593Smuzhiyun uint iivpr14; /* 0x503c0 - Internal Interrupt Vector/Priority Register 14 */ 736*4882a593Smuzhiyun char res107[12]; 737*4882a593Smuzhiyun uint iidr14; /* 0x503d0 - Internal Interrupt Destination Register 14 */ 738*4882a593Smuzhiyun char res108[12]; 739*4882a593Smuzhiyun uint iivpr15; /* 0x503e0 - Internal Interrupt Vector/Priority Register 15 */ 740*4882a593Smuzhiyun char res109[12]; 741*4882a593Smuzhiyun uint iidr15; /* 0x503f0 - Internal Interrupt Destination Register 15 */ 742*4882a593Smuzhiyun char res110[12]; 743*4882a593Smuzhiyun uint iivpr16; /* 0x50400 - Internal Interrupt Vector/Priority Register 16 */ 744*4882a593Smuzhiyun char res111[12]; 745*4882a593Smuzhiyun uint iidr16; /* 0x50410 - Internal Interrupt Destination Register 16 */ 746*4882a593Smuzhiyun char res112[12]; 747*4882a593Smuzhiyun uint iivpr17; /* 0x50420 - Internal Interrupt Vector/Priority Register 17 */ 748*4882a593Smuzhiyun char res113[12]; 749*4882a593Smuzhiyun uint iidr17; /* 0x50430 - Internal Interrupt Destination Register 17 */ 750*4882a593Smuzhiyun char res114[12]; 751*4882a593Smuzhiyun uint iivpr18; /* 0x50440 - Internal Interrupt Vector/Priority Register 18 */ 752*4882a593Smuzhiyun char res115[12]; 753*4882a593Smuzhiyun uint iidr18; /* 0x50450 - Internal Interrupt Destination Register 18 */ 754*4882a593Smuzhiyun char res116[12]; 755*4882a593Smuzhiyun uint iivpr19; /* 0x50460 - Internal Interrupt Vector/Priority Register 19 */ 756*4882a593Smuzhiyun char res117[12]; 757*4882a593Smuzhiyun uint iidr19; /* 0x50470 - Internal Interrupt Destination Register 19 */ 758*4882a593Smuzhiyun char res118[12]; 759*4882a593Smuzhiyun uint iivpr20; /* 0x50480 - Internal Interrupt Vector/Priority Register 20 */ 760*4882a593Smuzhiyun char res119[12]; 761*4882a593Smuzhiyun uint iidr20; /* 0x50490 - Internal Interrupt Destination Register 20 */ 762*4882a593Smuzhiyun char res120[12]; 763*4882a593Smuzhiyun uint iivpr21; /* 0x504a0 - Internal Interrupt Vector/Priority Register 21 */ 764*4882a593Smuzhiyun char res121[12]; 765*4882a593Smuzhiyun uint iidr21; /* 0x504b0 - Internal Interrupt Destination Register 21 */ 766*4882a593Smuzhiyun char res122[12]; 767*4882a593Smuzhiyun uint iivpr22; /* 0x504c0 - Internal Interrupt Vector/Priority Register 22 */ 768*4882a593Smuzhiyun char res123[12]; 769*4882a593Smuzhiyun uint iidr22; /* 0x504d0 - Internal Interrupt Destination Register 22 */ 770*4882a593Smuzhiyun char res124[12]; 771*4882a593Smuzhiyun uint iivpr23; /* 0x504e0 - Internal Interrupt Vector/Priority Register 23 */ 772*4882a593Smuzhiyun char res125[12]; 773*4882a593Smuzhiyun uint iidr23; /* 0x504f0 - Internal Interrupt Destination Register 23 */ 774*4882a593Smuzhiyun char res126[12]; 775*4882a593Smuzhiyun uint iivpr24; /* 0x50500 - Internal Interrupt Vector/Priority Register 24 */ 776*4882a593Smuzhiyun char res127[12]; 777*4882a593Smuzhiyun uint iidr24; /* 0x50510 - Internal Interrupt Destination Register 24 */ 778*4882a593Smuzhiyun char res128[12]; 779*4882a593Smuzhiyun uint iivpr25; /* 0x50520 - Internal Interrupt Vector/Priority Register 25 */ 780*4882a593Smuzhiyun char res129[12]; 781*4882a593Smuzhiyun uint iidr25; /* 0x50530 - Internal Interrupt Destination Register 25 */ 782*4882a593Smuzhiyun char res130[12]; 783*4882a593Smuzhiyun uint iivpr26; /* 0x50540 - Internal Interrupt Vector/Priority Register 26 */ 784*4882a593Smuzhiyun char res131[12]; 785*4882a593Smuzhiyun uint iidr26; /* 0x50550 - Internal Interrupt Destination Register 26 */ 786*4882a593Smuzhiyun char res132[12]; 787*4882a593Smuzhiyun uint iivpr27; /* 0x50560 - Internal Interrupt Vector/Priority Register 27 */ 788*4882a593Smuzhiyun char res133[12]; 789*4882a593Smuzhiyun uint iidr27; /* 0x50570 - Internal Interrupt Destination Register 27 */ 790*4882a593Smuzhiyun char res134[12]; 791*4882a593Smuzhiyun uint iivpr28; /* 0x50580 - Internal Interrupt Vector/Priority Register 28 */ 792*4882a593Smuzhiyun char res135[12]; 793*4882a593Smuzhiyun uint iidr28; /* 0x50590 - Internal Interrupt Destination Register 28 */ 794*4882a593Smuzhiyun char res136[12]; 795*4882a593Smuzhiyun uint iivpr29; /* 0x505a0 - Internal Interrupt Vector/Priority Register 29 */ 796*4882a593Smuzhiyun char res137[12]; 797*4882a593Smuzhiyun uint iidr29; /* 0x505b0 - Internal Interrupt Destination Register 29 */ 798*4882a593Smuzhiyun char res138[12]; 799*4882a593Smuzhiyun uint iivpr30; /* 0x505c0 - Internal Interrupt Vector/Priority Register 30 */ 800*4882a593Smuzhiyun char res139[12]; 801*4882a593Smuzhiyun uint iidr30; /* 0x505d0 - Internal Interrupt Destination Register 30 */ 802*4882a593Smuzhiyun char res140[12]; 803*4882a593Smuzhiyun uint iivpr31; /* 0x505e0 - Internal Interrupt Vector/Priority Register 31 */ 804*4882a593Smuzhiyun char res141[12]; 805*4882a593Smuzhiyun uint iidr31; /* 0x505f0 - Internal Interrupt Destination Register 31 */ 806*4882a593Smuzhiyun char res142[4108]; 807*4882a593Smuzhiyun uint mivpr0; /* 0x51600 - Messaging Interrupt Vector/Priority Register 0 */ 808*4882a593Smuzhiyun char res143[12]; 809*4882a593Smuzhiyun uint midr0; /* 0x51610 - Messaging Interrupt Destination Register 0 */ 810*4882a593Smuzhiyun char res144[12]; 811*4882a593Smuzhiyun uint mivpr1; /* 0x51620 - Messaging Interrupt Vector/Priority Register 1 */ 812*4882a593Smuzhiyun char res145[12]; 813*4882a593Smuzhiyun uint midr1; /* 0x51630 - Messaging Interrupt Destination Register 1 */ 814*4882a593Smuzhiyun char res146[12]; 815*4882a593Smuzhiyun uint mivpr2; /* 0x51640 - Messaging Interrupt Vector/Priority Register 2 */ 816*4882a593Smuzhiyun char res147[12]; 817*4882a593Smuzhiyun uint midr2; /* 0x51650 - Messaging Interrupt Destination Register 2 */ 818*4882a593Smuzhiyun char res148[12]; 819*4882a593Smuzhiyun uint mivpr3; /* 0x51660 - Messaging Interrupt Vector/Priority Register 3 */ 820*4882a593Smuzhiyun char res149[12]; 821*4882a593Smuzhiyun uint midr3; /* 0x51670 - Messaging Interrupt Destination Register 3 */ 822*4882a593Smuzhiyun char res150[59852]; 823*4882a593Smuzhiyun uint ipi0dr0; /* 0x60040 - Processor 0 Interprocessor Interrupt Dispatch Register 0 */ 824*4882a593Smuzhiyun char res151[12]; 825*4882a593Smuzhiyun uint ipi0dr1; /* 0x60050 - Processor 0 Interprocessor Interrupt Dispatch Register 1 */ 826*4882a593Smuzhiyun char res152[12]; 827*4882a593Smuzhiyun uint ipi0dr2; /* 0x60060 - Processor 0 Interprocessor Interrupt Dispatch Register 2 */ 828*4882a593Smuzhiyun char res153[12]; 829*4882a593Smuzhiyun uint ipi0dr3; /* 0x60070 - Processor 0 Interprocessor Interrupt Dispatch Register 3 */ 830*4882a593Smuzhiyun char res154[12]; 831*4882a593Smuzhiyun uint ctpr0; /* 0x60080 - Current Task Priority Register for Processor 0 */ 832*4882a593Smuzhiyun char res155[12]; 833*4882a593Smuzhiyun uint whoami0; /* 0x60090 - Who Am I Register for Processor 0 */ 834*4882a593Smuzhiyun char res156[12]; 835*4882a593Smuzhiyun uint iack0; /* 0x600a0 - Interrupt Acknowledge Register for Processor 0 */ 836*4882a593Smuzhiyun char res157[12]; 837*4882a593Smuzhiyun uint eoi0; /* 0x600b0 - End Of Interrupt Register for Processor 0 */ 838*4882a593Smuzhiyun char res158[3916]; 839*4882a593Smuzhiyun } ccsr_pic_t; 840*4882a593Smuzhiyun 841*4882a593Smuzhiyun /* RapidIO Registers(0xc_0000-0xe_0000) */ 842*4882a593Smuzhiyun 843*4882a593Smuzhiyun typedef struct ccsr_rio { 844*4882a593Smuzhiyun uint didcar; /* 0xc0000 - Device Identity Capability Register */ 845*4882a593Smuzhiyun uint dicar; /* 0xc0004 - Device Information Capability Register */ 846*4882a593Smuzhiyun uint aidcar; /* 0xc0008 - Assembly Identity Capability Register */ 847*4882a593Smuzhiyun uint aicar; /* 0xc000c - Assembly Information Capability Register */ 848*4882a593Smuzhiyun uint pefcar; /* 0xc0010 - Processing Element Features Capability Register */ 849*4882a593Smuzhiyun uint spicar; /* 0xc0014 - Switch Port Information Capability Register */ 850*4882a593Smuzhiyun uint socar; /* 0xc0018 - Source Operations Capability Register */ 851*4882a593Smuzhiyun uint docar; /* 0xc001c - Destination Operations Capability Register */ 852*4882a593Smuzhiyun char res1[32]; 853*4882a593Smuzhiyun uint msr; /* 0xc0040 - Mailbox Command And Status Register */ 854*4882a593Smuzhiyun uint pwdcsr; /* 0xc0044 - Port-Write and Doorbell Command And Status Register */ 855*4882a593Smuzhiyun char res2[4]; 856*4882a593Smuzhiyun uint pellccsr; /* 0xc004c - Processing Element Logic Layer Control Command and Status Register */ 857*4882a593Smuzhiyun char res3[12]; 858*4882a593Smuzhiyun uint lcsbacsr; /* 0xc005c - Local Configuration Space Base Address Command and Status Register */ 859*4882a593Smuzhiyun uint bdidcsr; /* 0xc0060 - Base Device ID Command and Status Register */ 860*4882a593Smuzhiyun char res4[4]; 861*4882a593Smuzhiyun uint hbdidlcsr; /* 0xc0068 - Host Base Device ID Lock Command and Status Register */ 862*4882a593Smuzhiyun uint ctcsr; /* 0xc006c - Component Tag Command and Status Register */ 863*4882a593Smuzhiyun char res5[144]; 864*4882a593Smuzhiyun uint pmbh0csr; /* 0xc0100 - 8/16 LP-LVDS Port Maintenance Block Header 0 Command and Status Register */ 865*4882a593Smuzhiyun char res6[28]; 866*4882a593Smuzhiyun uint pltoccsr; /* 0xc0120 - Port Link Time-out Control Command and Status Register */ 867*4882a593Smuzhiyun uint prtoccsr; /* 0xc0124 - Port Response Time-out Control Command and Status Register */ 868*4882a593Smuzhiyun char res7[20]; 869*4882a593Smuzhiyun uint pgccsr; /* 0xc013c - Port General Command and Status Register */ 870*4882a593Smuzhiyun uint plmreqcsr; /* 0xc0140 - Port Link Maintenance Request Command and Status Register */ 871*4882a593Smuzhiyun uint plmrespcsr; /* 0xc0144 - Port Link Maintenance Response Command and Status Register */ 872*4882a593Smuzhiyun uint plascsr; /* 0xc0148 - Port Local Ackid Status Command and Status Register */ 873*4882a593Smuzhiyun char res8[12]; 874*4882a593Smuzhiyun uint pescsr; /* 0xc0158 - Port Error and Status Command and Status Register */ 875*4882a593Smuzhiyun uint pccsr; /* 0xc015c - Port Control Command and Status Register */ 876*4882a593Smuzhiyun char res9[1184]; 877*4882a593Smuzhiyun uint erbh; /* 0xc0600 - Error Reporting Block Header Register */ 878*4882a593Smuzhiyun char res10[4]; 879*4882a593Smuzhiyun uint ltledcsr; /* 0xc0608 - Logical/Transport layer error detect status register */ 880*4882a593Smuzhiyun uint ltleecsr; /* 0xc060c - Logical/Transport layer error enable register */ 881*4882a593Smuzhiyun char res11[4]; 882*4882a593Smuzhiyun uint ltlaccsr; /* 0xc0614 - Logical/Transport layer addresss capture register */ 883*4882a593Smuzhiyun uint ltldidccsr; /* 0xc0618 - Logical/Transport layer device ID capture register */ 884*4882a593Smuzhiyun uint ltlcccsr; /* 0xc061c - Logical/Transport layer control capture register */ 885*4882a593Smuzhiyun char res12[32]; 886*4882a593Smuzhiyun uint edcsr; /* 0xc0640 - Port 0 error detect status register */ 887*4882a593Smuzhiyun uint erecsr; /* 0xc0644 - Port 0 error rate enable status register */ 888*4882a593Smuzhiyun uint ecacsr; /* 0xc0648 - Port 0 error capture attributes register */ 889*4882a593Smuzhiyun uint pcseccsr0; /* 0xc064c - Port 0 packet/control symbol error capture register 0 */ 890*4882a593Smuzhiyun uint peccsr1; /* 0xc0650 - Port 0 error capture command and status register 1 */ 891*4882a593Smuzhiyun uint peccsr2; /* 0xc0654 - Port 0 error capture command and status register 2 */ 892*4882a593Smuzhiyun uint peccsr3; /* 0xc0658 - Port 0 error capture command and status register 3 */ 893*4882a593Smuzhiyun char res13[12]; 894*4882a593Smuzhiyun uint ercsr; /* 0xc0668 - Port 0 error rate command and status register */ 895*4882a593Smuzhiyun uint ertcsr; /* 0xc066C - Port 0 error rate threshold status register*/ 896*4882a593Smuzhiyun char res14[63892]; 897*4882a593Smuzhiyun uint llcr; /* 0xd0004 - Logical Layer Configuration Register */ 898*4882a593Smuzhiyun char res15[12]; 899*4882a593Smuzhiyun uint epwisr; /* 0xd0010 - Error / Port-Write Interrupt Status Register */ 900*4882a593Smuzhiyun char res16[12]; 901*4882a593Smuzhiyun uint lretcr; /* 0xd0020 - Logical Retry Error Threshold Configuration Register */ 902*4882a593Smuzhiyun char res17[92]; 903*4882a593Smuzhiyun uint pretcr; /* 0xd0080 - Physical Retry Erorr Threshold Configuration Register */ 904*4882a593Smuzhiyun char res18[124]; 905*4882a593Smuzhiyun uint adidcsr; /* 0xd0100 - Port 0 Alt. Device ID Command and Status Register */ 906*4882a593Smuzhiyun char res19[28]; 907*4882a593Smuzhiyun uint ptaacr; /* 0xd0120 - Port 0 Pass-Through/Accept-All Configuration Register */ 908*4882a593Smuzhiyun char res20[12]; 909*4882a593Smuzhiyun uint iecsr; /* 0xd0130 - Port 0 Implementation Error Status Register */ 910*4882a593Smuzhiyun char res21[12]; 911*4882a593Smuzhiyun uint pcr; /* 0xd0140 - Port 0 Phsyical Configuration RegisterRegister */ 912*4882a593Smuzhiyun char res22[20]; 913*4882a593Smuzhiyun uint slcsr; /* 0xd0158 - Port 0 Serial Link Command and Status Register */ 914*4882a593Smuzhiyun char res23[4]; 915*4882a593Smuzhiyun uint sleir; /* 0xd0160 - Port 0 Serial Link Error Injection Register */ 916*4882a593Smuzhiyun char res24[2716]; 917*4882a593Smuzhiyun uint rowtar0; /* 0xd0c00 - RapidIO Outbound Window Translation Address Register 0 */ 918*4882a593Smuzhiyun uint rowtear0; /* 0xd0c04 - RapidIO Outbound Window Translation Ext. Address Register 0 */ 919*4882a593Smuzhiyun char res25[8]; 920*4882a593Smuzhiyun uint rowar0; /* 0xd0c10 - RapidIO Outbound Attributes Register 0 */ 921*4882a593Smuzhiyun char res26[12]; 922*4882a593Smuzhiyun uint rowtar1; /* 0xd0c20 - RapidIO Outbound Window Translation Address Register 1 */ 923*4882a593Smuzhiyun uint rowtear1; /* 0xd0c24 - RapidIO Outbound Window Translation Ext. Address Register 1 */ 924*4882a593Smuzhiyun uint rowbar1; /* 0xd0c28 - RapidIO Outbound Window Base Address Register 1 */ 925*4882a593Smuzhiyun char res27[4]; 926*4882a593Smuzhiyun uint rowar1; /* 0xd0c30 - RapidIO Outbound Attributes Register 1 */ 927*4882a593Smuzhiyun uint rows1r1; /* 0xd0c34 - RapidIO Outbound Window Segment 1 Register 1 */ 928*4882a593Smuzhiyun uint rows2r1; /* 0xd0c38 - RapidIO Outbound Window Segment 2 Register 1 */ 929*4882a593Smuzhiyun uint rows3r1; /* 0xd0c3c - RapidIO Outbound Window Segment 3 Register 1 */ 930*4882a593Smuzhiyun uint rowtar2; /* 0xd0c40 - RapidIO Outbound Window Translation Address Register 2 */ 931*4882a593Smuzhiyun uint rowtear2; /* 0xd0c44 - RapidIO Outbound Window Translation Ext. Address Register 2 */ 932*4882a593Smuzhiyun uint rowbar2; /* 0xd0c48 - RapidIO Outbound Window Base Address Register 2 */ 933*4882a593Smuzhiyun char res28[4]; 934*4882a593Smuzhiyun uint rowar2; /* 0xd0c50 - RapidIO Outbound Attributes Register 2 */ 935*4882a593Smuzhiyun uint rows1r2; /* 0xd0c54 - RapidIO Outbound Window Segment 1 Register 2 */ 936*4882a593Smuzhiyun uint rows2r2; /* 0xd0c58 - RapidIO Outbound Window Segment 2 Register 2 */ 937*4882a593Smuzhiyun uint rows3r2; /* 0xd0c5c - RapidIO Outbound Window Segment 3 Register 2 */ 938*4882a593Smuzhiyun uint rowtar3; /* 0xd0c60 - RapidIO Outbound Window Translation Address Register 3 */ 939*4882a593Smuzhiyun uint rowtear3; /* 0xd0c64 - RapidIO Outbound Window Translation Ext. Address Register 3 */ 940*4882a593Smuzhiyun uint rowbar3; /* 0xd0c68 - RapidIO Outbound Window Base Address Register 3 */ 941*4882a593Smuzhiyun char res29[4]; 942*4882a593Smuzhiyun uint rowar3; /* 0xd0c70 - RapidIO Outbound Attributes Register 3 */ 943*4882a593Smuzhiyun uint rows1r3; /* 0xd0c74 - RapidIO Outbound Window Segment 1 Register 3 */ 944*4882a593Smuzhiyun uint rows2r3; /* 0xd0c78 - RapidIO Outbound Window Segment 2 Register 3 */ 945*4882a593Smuzhiyun uint rows3r3; /* 0xd0c7c - RapidIO Outbound Window Segment 3 Register 3 */ 946*4882a593Smuzhiyun uint rowtar4; /* 0xd0c80 - RapidIO Outbound Window Translation Address Register 4 */ 947*4882a593Smuzhiyun uint rowtear4; /* 0xd0c84 - RapidIO Outbound Window Translation Ext. Address Register 4 */ 948*4882a593Smuzhiyun uint rowbar4; /* 0xd0c88 - RapidIO Outbound Window Base Address Register 4 */ 949*4882a593Smuzhiyun char res30[4]; 950*4882a593Smuzhiyun uint rowar4; /* 0xd0c90 - RapidIO Outbound Attributes Register 4 */ 951*4882a593Smuzhiyun uint rows1r4; /* 0xd0c94 - RapidIO Outbound Window Segment 1 Register 4 */ 952*4882a593Smuzhiyun uint rows2r4; /* 0xd0c98 - RapidIO Outbound Window Segment 2 Register 4 */ 953*4882a593Smuzhiyun uint rows3r4; /* 0xd0c9c - RapidIO Outbound Window Segment 3 Register 4 */ 954*4882a593Smuzhiyun uint rowtar5; /* 0xd0ca0 - RapidIO Outbound Window Translation Address Register 5 */ 955*4882a593Smuzhiyun uint rowtear5; /* 0xd0ca4 - RapidIO Outbound Window Translation Ext. Address Register 5 */ 956*4882a593Smuzhiyun uint rowbar5; /* 0xd0ca8 - RapidIO Outbound Window Base Address Register 5 */ 957*4882a593Smuzhiyun char res31[4]; 958*4882a593Smuzhiyun uint rowar5; /* 0xd0cb0 - RapidIO Outbound Attributes Register 5 */ 959*4882a593Smuzhiyun uint rows1r5; /* 0xd0cb4 - RapidIO Outbound Window Segment 1 Register 5 */ 960*4882a593Smuzhiyun uint rows2r5; /* 0xd0cb8 - RapidIO Outbound Window Segment 2 Register 5 */ 961*4882a593Smuzhiyun uint rows3r5; /* 0xd0cbc - RapidIO Outbound Window Segment 3 Register 5 */ 962*4882a593Smuzhiyun uint rowtar6; /* 0xd0cc0 - RapidIO Outbound Window Translation Address Register 6 */ 963*4882a593Smuzhiyun uint rowtear6; /* 0xd0cc4 - RapidIO Outbound Window Translation Ext. Address Register 6 */ 964*4882a593Smuzhiyun uint rowbar6; /* 0xd0cc8 - RapidIO Outbound Window Base Address Register 6 */ 965*4882a593Smuzhiyun char res32[4]; 966*4882a593Smuzhiyun uint rowar6; /* 0xd0cd0 - RapidIO Outbound Attributes Register 6 */ 967*4882a593Smuzhiyun uint rows1r6; /* 0xd0cd4 - RapidIO Outbound Window Segment 1 Register 6 */ 968*4882a593Smuzhiyun uint rows2r6; /* 0xd0cd8 - RapidIO Outbound Window Segment 2 Register 6 */ 969*4882a593Smuzhiyun uint rows3r6; /* 0xd0cdc - RapidIO Outbound Window Segment 3 Register 6 */ 970*4882a593Smuzhiyun uint rowtar7; /* 0xd0ce0 - RapidIO Outbound Window Translation Address Register 7 */ 971*4882a593Smuzhiyun uint rowtear7; /* 0xd0ce4 - RapidIO Outbound Window Translation Ext. Address Register 7 */ 972*4882a593Smuzhiyun uint rowbar7; /* 0xd0ce8 - RapidIO Outbound Window Base Address Register 7 */ 973*4882a593Smuzhiyun char res33[4]; 974*4882a593Smuzhiyun uint rowar7; /* 0xd0cf0 - RapidIO Outbound Attributes Register 7 */ 975*4882a593Smuzhiyun uint rows1r7; /* 0xd0cf4 - RapidIO Outbound Window Segment 1 Register 7 */ 976*4882a593Smuzhiyun uint rows2r7; /* 0xd0cf8 - RapidIO Outbound Window Segment 2 Register 7 */ 977*4882a593Smuzhiyun uint rows3r7; /* 0xd0cfc - RapidIO Outbound Window Segment 3 Register 7 */ 978*4882a593Smuzhiyun uint rowtar8; /* 0xd0d00 - RapidIO Outbound Window Translation Address Register 8 */ 979*4882a593Smuzhiyun uint rowtear8; /* 0xd0d04 - RapidIO Outbound Window Translation Ext. Address Register 8 */ 980*4882a593Smuzhiyun uint rowbar8; /* 0xd0d08 - RapidIO Outbound Window Base Address Register 8 */ 981*4882a593Smuzhiyun char res34[4]; 982*4882a593Smuzhiyun uint rowar8; /* 0xd0d10 - RapidIO Outbound Attributes Register 8 */ 983*4882a593Smuzhiyun uint rows1r8; /* 0xd0d14 - RapidIO Outbound Window Segment 1 Register 8 */ 984*4882a593Smuzhiyun uint rows2r8; /* 0xd0d18 - RapidIO Outbound Window Segment 2 Register 8 */ 985*4882a593Smuzhiyun uint rows3r8; /* 0xd0d1c - RapidIO Outbound Window Segment 3 Register 8 */ 986*4882a593Smuzhiyun char res35[64]; 987*4882a593Smuzhiyun uint riwtar4; /* 0xd0d60 - RapidIO Inbound Window Translation Address Register 4 */ 988*4882a593Smuzhiyun uint riwbar4; /* 0xd0d68 - RapidIO Inbound Window Base Address Register 4 */ 989*4882a593Smuzhiyun char res36[4]; 990*4882a593Smuzhiyun uint riwar4; /* 0xd0d70 - RapidIO Inbound Attributes Register 4 */ 991*4882a593Smuzhiyun char res37[12]; 992*4882a593Smuzhiyun uint riwtar3; /* 0xd0d80 - RapidIO Inbound Window Translation Address Register 3 */ 993*4882a593Smuzhiyun char res38[4]; 994*4882a593Smuzhiyun uint riwbar3; /* 0xd0d88 - RapidIO Inbound Window Base Address Register 3 */ 995*4882a593Smuzhiyun char res39[4]; 996*4882a593Smuzhiyun uint riwar3; /* 0xd0d90 - RapidIO Inbound Attributes Register 3 */ 997*4882a593Smuzhiyun char res40[12]; 998*4882a593Smuzhiyun uint riwtar2; /* 0xd0da0 - RapidIO Inbound Window Translation Address Register 2 */ 999*4882a593Smuzhiyun char res41[4]; 1000*4882a593Smuzhiyun uint riwbar2; /* 0xd0da8 - RapidIO Inbound Window Base Address Register 2 */ 1001*4882a593Smuzhiyun char res42[4]; 1002*4882a593Smuzhiyun uint riwar2; /* 0xd0db0 - RapidIO Inbound Attributes Register 2 */ 1003*4882a593Smuzhiyun char res43[12]; 1004*4882a593Smuzhiyun uint riwtar1; /* 0xd0dc0 - RapidIO Inbound Window Translation Address Register 1 */ 1005*4882a593Smuzhiyun char res44[4]; 1006*4882a593Smuzhiyun uint riwbar1; /* 0xd0dc8 - RapidIO Inbound Window Base Address Register 1 */ 1007*4882a593Smuzhiyun char res45[4]; 1008*4882a593Smuzhiyun uint riwar1; /* 0xd0dd0 - RapidIO Inbound Attributes Register 1 */ 1009*4882a593Smuzhiyun char res46[12]; 1010*4882a593Smuzhiyun uint riwtar0; /* 0xd0de0 - RapidIO Inbound Window Translation Address Register 0 */ 1011*4882a593Smuzhiyun char res47[12]; 1012*4882a593Smuzhiyun uint riwar0; /* 0xd0df0 - RapidIO Inbound Attributes Register 0 */ 1013*4882a593Smuzhiyun char res48[12]; 1014*4882a593Smuzhiyun uint pnfedr; /* 0xd0e00 - Port Notification/Fatal Error Detect Register */ 1015*4882a593Smuzhiyun uint pnfedir; /* 0xd0e04 - Port Notification/Fatal Error Detect Register */ 1016*4882a593Smuzhiyun uint pnfeier; /* 0xd0e08 - Port Notification/Fatal Error Interrupt Enable Register */ 1017*4882a593Smuzhiyun uint pecr; /* 0xd0e0c - Port Error Control Register */ 1018*4882a593Smuzhiyun uint pepcsr0; /* 0xd0e10 - Port Error Packet/Control Symbol Register 0 */ 1019*4882a593Smuzhiyun uint pepr1; /* 0xd0e14 - Port Error Packet Register 1 */ 1020*4882a593Smuzhiyun uint pepr2; /* 0xd0e18 - Port Error Packet Register 2 */ 1021*4882a593Smuzhiyun char res49[4]; 1022*4882a593Smuzhiyun uint predr; /* 0xd0e20 - Port Recoverable Error Detect Register */ 1023*4882a593Smuzhiyun char res50[4]; 1024*4882a593Smuzhiyun uint pertr; /* 0xd0e28 - Port Error Recovery Threshold Register */ 1025*4882a593Smuzhiyun uint prtr; /* 0xd0e2c - Port Retry Threshold Register */ 1026*4882a593Smuzhiyun char res51[8656]; 1027*4882a593Smuzhiyun uint omr; /* 0xd3000 - Outbound Mode Register */ 1028*4882a593Smuzhiyun uint osr; /* 0xd3004 - Outbound Status Register */ 1029*4882a593Smuzhiyun uint eodqtpar; /* 0xd3008 - Extended Outbound Descriptor Queue Tail Pointer Address Register */ 1030*4882a593Smuzhiyun uint odqtpar; /* 0xd300c - Outbound Descriptor Queue Tail Pointer Address Register */ 1031*4882a593Smuzhiyun uint eosar; /* 0xd3010 - Extended Outbound Unit Source Address Register */ 1032*4882a593Smuzhiyun uint osar; /* 0xd3014 - Outbound Unit Source Address Register */ 1033*4882a593Smuzhiyun uint odpr; /* 0xd3018 - Outbound Destination Port Register */ 1034*4882a593Smuzhiyun uint odatr; /* 0xd301c - Outbound Destination Attributes Register */ 1035*4882a593Smuzhiyun uint odcr; /* 0xd3020 - Outbound Doubleword Count Register */ 1036*4882a593Smuzhiyun uint eodqhpar; /* 0xd3024 - Extended Outbound Descriptor Queue Head Pointer Address Register */ 1037*4882a593Smuzhiyun uint odqhpar; /* 0xd3028 - Outbound Descriptor Queue Head Pointer Address Register */ 1038*4882a593Smuzhiyun uint oretr; /* 0xd302C - Outbound Retry Error Threshold Register */ 1039*4882a593Smuzhiyun uint omgr; /* 0xd3030 - Outbound Multicast Group Register */ 1040*4882a593Smuzhiyun uint omlr; /* 0xd3034 - Outbound Multicast List Register */ 1041*4882a593Smuzhiyun char res52[40]; 1042*4882a593Smuzhiyun uint imr; /* 0xd3060 - Outbound Mode Register */ 1043*4882a593Smuzhiyun uint isr; /* 0xd3064 - Inbound Status Register */ 1044*4882a593Smuzhiyun uint eidqtpar; /* 0xd3068 - Extended Inbound Descriptor Queue Tail Pointer Address Register */ 1045*4882a593Smuzhiyun uint idqtpar; /* 0xd306c - Inbound Descriptor Queue Tail Pointer Address Register */ 1046*4882a593Smuzhiyun uint eifqhpar; /* 0xd3070 - Extended Inbound Frame Queue Head Pointer Address Register */ 1047*4882a593Smuzhiyun uint ifqhpar; /* 0xd3074 - Inbound Frame Queue Head Pointer Address Register */ 1048*4882a593Smuzhiyun uint imirir; /* 0xd3078 - Inbound Maximum Interrutp Report Interval Register */ 1049*4882a593Smuzhiyun char res53[900]; 1050*4882a593Smuzhiyun uint oddmr; /* 0xd3400 - Outbound Doorbell Mode Register */ 1051*4882a593Smuzhiyun uint oddsr; /* 0xd3404 - Outbound Doorbell Status Register */ 1052*4882a593Smuzhiyun char res54[16]; 1053*4882a593Smuzhiyun uint oddpr; /* 0xd3418 - Outbound Doorbell Destination Port Register */ 1054*4882a593Smuzhiyun uint oddatr; /* 0xd341C - Outbound Doorbell Destination Attributes Register */ 1055*4882a593Smuzhiyun char res55[12]; 1056*4882a593Smuzhiyun uint oddretr; /* 0xd342C - Outbound Doorbell Retry Threshold Configuration Register */ 1057*4882a593Smuzhiyun char res56[48]; 1058*4882a593Smuzhiyun uint idmr; /* 0xd3460 - Inbound Doorbell Mode Register */ 1059*4882a593Smuzhiyun uint idsr; /* 0xd3464 - Inbound Doorbell Status Register */ 1060*4882a593Smuzhiyun uint iedqtpar; /* 0xd3468 - Extended Inbound Doorbell Queue Tail Pointer Address Register */ 1061*4882a593Smuzhiyun uint iqtpar; /* 0xd346c - Inbound Doorbell Queue Tail Pointer Address Register */ 1062*4882a593Smuzhiyun uint iedqhpar; /* 0xd3470 - Extended Inbound Doorbell Queue Head Pointer Address Register */ 1063*4882a593Smuzhiyun uint idqhpar; /* 0xd3474 - Inbound Doorbell Queue Head Pointer Address Register */ 1064*4882a593Smuzhiyun uint idmirir; /* 0xd3478 - Inbound Doorbell Max Interrupt Report Interval Register */ 1065*4882a593Smuzhiyun char res57[100]; 1066*4882a593Smuzhiyun uint pwmr; /* 0xd34e0 - Port-Write Mode Register */ 1067*4882a593Smuzhiyun uint pwsr; /* 0xd34e4 - Port-Write Status Register */ 1068*4882a593Smuzhiyun uint epwqbar; /* 0xd34e8 - Extended Port-Write Queue Base Address Register */ 1069*4882a593Smuzhiyun uint pwqbar; /* 0xd34ec - Port-Write Queue Base Address Register */ 1070*4882a593Smuzhiyun char res58[51984]; 1071*4882a593Smuzhiyun } ccsr_rio_t; 1072*4882a593Smuzhiyun 1073*4882a593Smuzhiyun /* Global Utilities Register Block(0xe_0000-0xf_ffff) */ 1074*4882a593Smuzhiyun typedef struct ccsr_gur { 1075*4882a593Smuzhiyun uint porpllsr; /* 0xe0000 - POR PLL ratio status register */ 1076*4882a593Smuzhiyun uint porbmsr; /* 0xe0004 - POR boot mode status register */ 1077*4882a593Smuzhiyun uint porimpscr; /* 0xe0008 - POR I/O impedance status and control register */ 1078*4882a593Smuzhiyun uint pordevsr; /* 0xe000c - POR I/O device status regsiter */ 1079*4882a593Smuzhiyun uint pordbgmsr; /* 0xe0010 - POR debug mode status register */ 1080*4882a593Smuzhiyun char res1[12]; 1081*4882a593Smuzhiyun uint gpporcr; /* 0xe0020 - General-purpose POR configuration register */ 1082*4882a593Smuzhiyun char res2[12]; 1083*4882a593Smuzhiyun uint gpiocr; /* 0xe0030 - GPIO control register */ 1084*4882a593Smuzhiyun char res3[12]; 1085*4882a593Smuzhiyun uint gpoutdr; /* 0xe0040 - General-purpose output data register */ 1086*4882a593Smuzhiyun char res4[12]; 1087*4882a593Smuzhiyun uint gpindr; /* 0xe0050 - General-purpose input data register */ 1088*4882a593Smuzhiyun char res5[12]; 1089*4882a593Smuzhiyun uint pmuxcr; /* 0xe0060 - Alternate function signal multiplex control */ 1090*4882a593Smuzhiyun char res6[12]; 1091*4882a593Smuzhiyun uint devdisr; /* 0xe0070 - Device disable control */ 1092*4882a593Smuzhiyun char res7[12]; 1093*4882a593Smuzhiyun uint powmgtcsr; /* 0xe0080 - Power management status and control register */ 1094*4882a593Smuzhiyun char res8[12]; 1095*4882a593Smuzhiyun uint mcpsumr; /* 0xe0090 - Machine check summary register */ 1096*4882a593Smuzhiyun uint rstrscr; /* 0xe0094 - Reset request status and control register */ 1097*4882a593Smuzhiyun char res9[8]; 1098*4882a593Smuzhiyun uint pvr; /* 0xe00a0 - Processor version register */ 1099*4882a593Smuzhiyun uint svr; /* 0xe00a4 - System version register */ 1100*4882a593Smuzhiyun char res10a[8]; 1101*4882a593Smuzhiyun uint rstcr; /* 0xe00b0 - Reset control register */ 1102*4882a593Smuzhiyun char res10b[1868]; 1103*4882a593Smuzhiyun uint clkdvdr; /* 0xe0800 - Clock Divide register */ 1104*4882a593Smuzhiyun char res10c[796]; 1105*4882a593Smuzhiyun uint ddr1clkdr; /* 0xe0b20 - DDRC1 Clock Disable register */ 1106*4882a593Smuzhiyun char res10d[4]; 1107*4882a593Smuzhiyun uint ddr2clkdr; /* 0xe0b28 - DDRC2 Clock Disable register */ 1108*4882a593Smuzhiyun char res10e[724]; 1109*4882a593Smuzhiyun uint clkocr; /* 0xe0e00 - Clock out select register */ 1110*4882a593Smuzhiyun char res11[12]; 1111*4882a593Smuzhiyun uint ddrdllcr; /* 0xe0e10 - DDR DLL control register */ 1112*4882a593Smuzhiyun char res12[12]; 1113*4882a593Smuzhiyun uint lbcdllcr; /* 0xe0e20 - LBC DLL control register */ 1114*4882a593Smuzhiyun char res13a[224]; 1115*4882a593Smuzhiyun uint srds1cr0; /* 0xe0f04 - SerDes1 control register 0 */ 1116*4882a593Smuzhiyun char res13b[4]; 1117*4882a593Smuzhiyun uint srds1cr1; /* 0xe0f08 - SerDes1 control register 1 */ 1118*4882a593Smuzhiyun char res14[24]; 1119*4882a593Smuzhiyun uint ddrioovcr; /* 0xe0f24 - DDR IO Overdrive Control register */ 1120*4882a593Smuzhiyun char res15a[24]; 1121*4882a593Smuzhiyun uint srds2cr0; /* 0xe0f40 - SerDes2 control register 0 */ 1122*4882a593Smuzhiyun uint srds2cr1; /* 0xe0f44 - SerDes2 control register 1 */ 1123*4882a593Smuzhiyun char res16[184]; 1124*4882a593Smuzhiyun } ccsr_gur_t; 1125*4882a593Smuzhiyun 1126*4882a593Smuzhiyun #define MPC8610_PORBMSR_HA 0x00070000 1127*4882a593Smuzhiyun #define MPC8610_PORBMSR_HA_SHIFT 16 1128*4882a593Smuzhiyun #define MPC8641_PORBMSR_HA 0x00060000 1129*4882a593Smuzhiyun #define MPC8641_PORBMSR_HA_SHIFT 17 1130*4882a593Smuzhiyun #define MPC8610_PORDEVSR_IO_SEL 0x00380000 1131*4882a593Smuzhiyun #define MPC8610_PORDEVSR_IO_SEL_SHIFT 19 1132*4882a593Smuzhiyun #define MPC8641_PORDEVSR_IO_SEL 0x000F0000 1133*4882a593Smuzhiyun #define MPC8641_PORDEVSR_IO_SEL_SHIFT 16 1134*4882a593Smuzhiyun #define MPC86xx_PORDEVSR_CORE1TE 0x00000080 /* ASMP (Core1 addr trans) */ 1135*4882a593Smuzhiyun #define MPC86xx_DEVDISR_PCIEX1 0x80000000 1136*4882a593Smuzhiyun #define MPC86xx_DEVDISR_PCIEX2 0x40000000 1137*4882a593Smuzhiyun #define MPC86xx_DEVDISR_PCI1 0x80000000 1138*4882a593Smuzhiyun #define MPC86xx_DEVDISR_PCIE1 0x40000000 1139*4882a593Smuzhiyun #define MPC86xx_DEVDISR_PCIE2 0x20000000 1140*4882a593Smuzhiyun #define MPC86xx_DEVDISR_SRIO 0x00080000 1141*4882a593Smuzhiyun #define MPC86xx_DEVDISR_RMSG 0x00040000 1142*4882a593Smuzhiyun #define MPC86xx_DEVDISR_CPU0 0x00008000 1143*4882a593Smuzhiyun #define MPC86xx_DEVDISR_CPU1 0x00004000 1144*4882a593Smuzhiyun #define MPC86xx_RSTCR_HRST_REQ 0x00000002 1145*4882a593Smuzhiyun 1146*4882a593Smuzhiyun /* 1147*4882a593Smuzhiyun * Watchdog register block(0xe_4000-0xe_4fff) 1148*4882a593Smuzhiyun */ 1149*4882a593Smuzhiyun typedef struct ccsr_wdt { 1150*4882a593Smuzhiyun uint res0; 1151*4882a593Smuzhiyun uint swcrr; /* System watchdog control register */ 1152*4882a593Smuzhiyun uint swcnr; /* System watchdog count register */ 1153*4882a593Smuzhiyun char res1[2]; 1154*4882a593Smuzhiyun ushort swsrr; /* System watchdog service register */ 1155*4882a593Smuzhiyun char res2[4080]; 1156*4882a593Smuzhiyun } ccsr_wdt_t; 1157*4882a593Smuzhiyun 1158*4882a593Smuzhiyun typedef struct immap { 1159*4882a593Smuzhiyun ccsr_local_mcm_t im_local_mcm; 1160*4882a593Smuzhiyun struct ccsr_ddr im_ddr1; 1161*4882a593Smuzhiyun ccsr_i2c_t im_i2c; 1162*4882a593Smuzhiyun ccsr_duart_t im_duart; 1163*4882a593Smuzhiyun fsl_lbc_t im_lbc; 1164*4882a593Smuzhiyun struct ccsr_ddr im_ddr2; 1165*4882a593Smuzhiyun char res1[4096]; 1166*4882a593Smuzhiyun ccsr_pex_t im_pex1; 1167*4882a593Smuzhiyun ccsr_pex_t im_pex2; 1168*4882a593Smuzhiyun ccsr_ht_t im_ht; 1169*4882a593Smuzhiyun char res2[90112]; 1170*4882a593Smuzhiyun ccsr_dma_t im_dma; 1171*4882a593Smuzhiyun char res3[8192]; 1172*4882a593Smuzhiyun ccsr_tsec_t im_tsec1; 1173*4882a593Smuzhiyun ccsr_tsec_t im_tsec2; 1174*4882a593Smuzhiyun ccsr_tsec_t im_tsec3; 1175*4882a593Smuzhiyun ccsr_tsec_t im_tsec4; 1176*4882a593Smuzhiyun char res4[98304]; 1177*4882a593Smuzhiyun ccsr_pic_t im_pic; 1178*4882a593Smuzhiyun char res5[389120]; 1179*4882a593Smuzhiyun ccsr_rio_t im_rio; 1180*4882a593Smuzhiyun ccsr_gur_t im_gur; 1181*4882a593Smuzhiyun char res6[12288]; 1182*4882a593Smuzhiyun ccsr_wdt_t im_wdt; 1183*4882a593Smuzhiyun } immap_t; 1184*4882a593Smuzhiyun 1185*4882a593Smuzhiyun extern immap_t *immr; 1186*4882a593Smuzhiyun 1187*4882a593Smuzhiyun #define CONFIG_SYS_MPC8xxx_DDR_OFFSET 0x2000 1188*4882a593Smuzhiyun #define CONFIG_SYS_FSL_DDR_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC8xxx_DDR_OFFSET) 1189*4882a593Smuzhiyun #define CONFIG_SYS_MPC8xxx_DDR2_OFFSET 0x6000 1190*4882a593Smuzhiyun #define CONFIG_SYS_FSL_DDR2_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC8xxx_DDR2_OFFSET) 1191*4882a593Smuzhiyun #define CONFIG_SYS_MPC86xx_DMA_OFFSET 0x21000 1192*4882a593Smuzhiyun #define CONFIG_SYS_MPC86xx_DMA_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC86xx_DMA_OFFSET) 1193*4882a593Smuzhiyun #define CONFIG_SYS_MPC86xx_PIC_OFFSET 0x40000 1194*4882a593Smuzhiyun #define CONFIG_SYS_MPC8xxx_PIC_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC86xx_PIC_OFFSET) 1195*4882a593Smuzhiyun 1196*4882a593Smuzhiyun 1197*4882a593Smuzhiyun #define CONFIG_SYS_MPC86xx_PCI1_OFFSET 0x8000 1198*4882a593Smuzhiyun #ifdef CONFIG_ARCH_MPC8610 1199*4882a593Smuzhiyun #define CONFIG_SYS_MPC86xx_PCIE1_OFFSET 0xa000 1200*4882a593Smuzhiyun #else 1201*4882a593Smuzhiyun #define CONFIG_SYS_MPC86xx_PCIE1_OFFSET 0x8000 1202*4882a593Smuzhiyun #endif 1203*4882a593Smuzhiyun #define CONFIG_SYS_MPC86xx_PCIE2_OFFSET 0x9000 1204*4882a593Smuzhiyun 1205*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_ADDR \ 1206*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_MPC86xx_PCI1_OFFSET) 1207*4882a593Smuzhiyun #define CONFIG_SYS_PCI2_ADDR \ 1208*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_MPC86xx_PCI2_OFFSET) 1209*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_ADDR \ 1210*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_MPC86xx_PCIE1_OFFSET) 1211*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_ADDR \ 1212*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_MPC86xx_PCIE2_OFFSET) 1213*4882a593Smuzhiyun 1214*4882a593Smuzhiyun #define CONFIG_SYS_TSEC1_OFFSET 0x24000 1215*4882a593Smuzhiyun #define CONFIG_SYS_MDIO1_OFFSET 0x24000 1216*4882a593Smuzhiyun #define CONFIG_SYS_LBC_ADDR (&((immap_t *)CONFIG_SYS_IMMR)->im_lbc) 1217*4882a593Smuzhiyun 1218*4882a593Smuzhiyun #define TSEC_BASE_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC1_OFFSET) 1219*4882a593Smuzhiyun #define MDIO_BASE_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MDIO1_OFFSET) 1220*4882a593Smuzhiyun 1221*4882a593Smuzhiyun #endif /*__IMMAP_86xx__*/ 1222