1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * MPC85xx Internal Memory Map 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright 2007-2012 Freescale Semiconductor, Inc. 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * Copyright(c) 2002,2003 Motorola Inc. 7*4882a593Smuzhiyun * Xianghua Xiao (x.xiao@motorola.com) 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 10*4882a593Smuzhiyun */ 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun #ifndef __IMMAP_85xx__ 13*4882a593Smuzhiyun #define __IMMAP_85xx__ 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun #include <asm/types.h> 16*4882a593Smuzhiyun #include <asm/fsl_dma.h> 17*4882a593Smuzhiyun #include <asm/fsl_i2c.h> 18*4882a593Smuzhiyun #include <fsl_ifc.h> 19*4882a593Smuzhiyun #include <fsl_sec.h> 20*4882a593Smuzhiyun #include <fsl_sfp.h> 21*4882a593Smuzhiyun #include <asm/fsl_lbc.h> 22*4882a593Smuzhiyun #include <fsl_fman.h> 23*4882a593Smuzhiyun #include <fsl_immap.h> 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun typedef struct ccsr_local { 26*4882a593Smuzhiyun u32 ccsrbarh; /* CCSR Base Addr High */ 27*4882a593Smuzhiyun u32 ccsrbarl; /* CCSR Base Addr Low */ 28*4882a593Smuzhiyun u32 ccsrar; /* CCSR Attr */ 29*4882a593Smuzhiyun #define CCSRAR_C 0x80000000 /* Commit */ 30*4882a593Smuzhiyun u8 res1[4]; 31*4882a593Smuzhiyun u32 altcbarh; /* Alternate Configuration Base Addr High */ 32*4882a593Smuzhiyun u32 altcbarl; /* Alternate Configuration Base Addr Low */ 33*4882a593Smuzhiyun u32 altcar; /* Alternate Configuration Attr */ 34*4882a593Smuzhiyun u8 res2[4]; 35*4882a593Smuzhiyun u32 bstrh; /* Boot space translation high */ 36*4882a593Smuzhiyun u32 bstrl; /* Boot space translation Low */ 37*4882a593Smuzhiyun u32 bstrar; /* Boot space translation attributes */ 38*4882a593Smuzhiyun u8 res3[0xbd4]; 39*4882a593Smuzhiyun struct { 40*4882a593Smuzhiyun u32 lawbarh; /* LAWn base addr high */ 41*4882a593Smuzhiyun u32 lawbarl; /* LAWn base addr low */ 42*4882a593Smuzhiyun u32 lawar; /* LAWn attributes */ 43*4882a593Smuzhiyun u8 res4[4]; 44*4882a593Smuzhiyun } law[32]; 45*4882a593Smuzhiyun u8 res35[0x204]; 46*4882a593Smuzhiyun } ccsr_local_t; 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun /* Local-Access Registers & ECM Registers */ 49*4882a593Smuzhiyun typedef struct ccsr_local_ecm { 50*4882a593Smuzhiyun u32 ccsrbar; /* CCSR Base Addr */ 51*4882a593Smuzhiyun u8 res1[4]; 52*4882a593Smuzhiyun u32 altcbar; /* Alternate Configuration Base Addr */ 53*4882a593Smuzhiyun u8 res2[4]; 54*4882a593Smuzhiyun u32 altcar; /* Alternate Configuration Attr */ 55*4882a593Smuzhiyun u8 res3[12]; 56*4882a593Smuzhiyun u32 bptr; /* Boot Page Translation */ 57*4882a593Smuzhiyun u8 res4[3044]; 58*4882a593Smuzhiyun u32 lawbar0; /* Local Access Window 0 Base Addr */ 59*4882a593Smuzhiyun u8 res5[4]; 60*4882a593Smuzhiyun u32 lawar0; /* Local Access Window 0 Attrs */ 61*4882a593Smuzhiyun u8 res6[20]; 62*4882a593Smuzhiyun u32 lawbar1; /* Local Access Window 1 Base Addr */ 63*4882a593Smuzhiyun u8 res7[4]; 64*4882a593Smuzhiyun u32 lawar1; /* Local Access Window 1 Attrs */ 65*4882a593Smuzhiyun u8 res8[20]; 66*4882a593Smuzhiyun u32 lawbar2; /* Local Access Window 2 Base Addr */ 67*4882a593Smuzhiyun u8 res9[4]; 68*4882a593Smuzhiyun u32 lawar2; /* Local Access Window 2 Attrs */ 69*4882a593Smuzhiyun u8 res10[20]; 70*4882a593Smuzhiyun u32 lawbar3; /* Local Access Window 3 Base Addr */ 71*4882a593Smuzhiyun u8 res11[4]; 72*4882a593Smuzhiyun u32 lawar3; /* Local Access Window 3 Attrs */ 73*4882a593Smuzhiyun u8 res12[20]; 74*4882a593Smuzhiyun u32 lawbar4; /* Local Access Window 4 Base Addr */ 75*4882a593Smuzhiyun u8 res13[4]; 76*4882a593Smuzhiyun u32 lawar4; /* Local Access Window 4 Attrs */ 77*4882a593Smuzhiyun u8 res14[20]; 78*4882a593Smuzhiyun u32 lawbar5; /* Local Access Window 5 Base Addr */ 79*4882a593Smuzhiyun u8 res15[4]; 80*4882a593Smuzhiyun u32 lawar5; /* Local Access Window 5 Attrs */ 81*4882a593Smuzhiyun u8 res16[20]; 82*4882a593Smuzhiyun u32 lawbar6; /* Local Access Window 6 Base Addr */ 83*4882a593Smuzhiyun u8 res17[4]; 84*4882a593Smuzhiyun u32 lawar6; /* Local Access Window 6 Attrs */ 85*4882a593Smuzhiyun u8 res18[20]; 86*4882a593Smuzhiyun u32 lawbar7; /* Local Access Window 7 Base Addr */ 87*4882a593Smuzhiyun u8 res19[4]; 88*4882a593Smuzhiyun u32 lawar7; /* Local Access Window 7 Attrs */ 89*4882a593Smuzhiyun u8 res19_8a[20]; 90*4882a593Smuzhiyun u32 lawbar8; /* Local Access Window 8 Base Addr */ 91*4882a593Smuzhiyun u8 res19_8b[4]; 92*4882a593Smuzhiyun u32 lawar8; /* Local Access Window 8 Attrs */ 93*4882a593Smuzhiyun u8 res19_9a[20]; 94*4882a593Smuzhiyun u32 lawbar9; /* Local Access Window 9 Base Addr */ 95*4882a593Smuzhiyun u8 res19_9b[4]; 96*4882a593Smuzhiyun u32 lawar9; /* Local Access Window 9 Attrs */ 97*4882a593Smuzhiyun u8 res19_10a[20]; 98*4882a593Smuzhiyun u32 lawbar10; /* Local Access Window 10 Base Addr */ 99*4882a593Smuzhiyun u8 res19_10b[4]; 100*4882a593Smuzhiyun u32 lawar10; /* Local Access Window 10 Attrs */ 101*4882a593Smuzhiyun u8 res19_11a[20]; 102*4882a593Smuzhiyun u32 lawbar11; /* Local Access Window 11 Base Addr */ 103*4882a593Smuzhiyun u8 res19_11b[4]; 104*4882a593Smuzhiyun u32 lawar11; /* Local Access Window 11 Attrs */ 105*4882a593Smuzhiyun u8 res20[652]; 106*4882a593Smuzhiyun u32 eebacr; /* ECM CCB Addr Configuration */ 107*4882a593Smuzhiyun u8 res21[12]; 108*4882a593Smuzhiyun u32 eebpcr; /* ECM CCB Port Configuration */ 109*4882a593Smuzhiyun u8 res22[3564]; 110*4882a593Smuzhiyun u32 eedr; /* ECM Error Detect */ 111*4882a593Smuzhiyun u8 res23[4]; 112*4882a593Smuzhiyun u32 eeer; /* ECM Error Enable */ 113*4882a593Smuzhiyun u32 eeatr; /* ECM Error Attrs Capture */ 114*4882a593Smuzhiyun u32 eeadr; /* ECM Error Addr Capture */ 115*4882a593Smuzhiyun u8 res24[492]; 116*4882a593Smuzhiyun } ccsr_local_ecm_t; 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun #define DDR_EOR_RD_BDW_OPT_DIS 0x80000000 /* Read BDW Opt. disable */ 119*4882a593Smuzhiyun #define DDR_EOR_ADDR_HASH_EN 0x40000000 /* Address hash enabled */ 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun /* I2C Registers */ 122*4882a593Smuzhiyun typedef struct ccsr_i2c { 123*4882a593Smuzhiyun struct fsl_i2c_base i2c[1]; 124*4882a593Smuzhiyun u8 res[4096 - 1 * sizeof(struct fsl_i2c_base)]; 125*4882a593Smuzhiyun } ccsr_i2c_t; 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun #if defined(CONFIG_ARCH_MPC8540) || \ 128*4882a593Smuzhiyun defined(CONFIG_ARCH_MPC8541) || \ 129*4882a593Smuzhiyun defined(CONFIG_ARCH_MPC8548) || \ 130*4882a593Smuzhiyun defined(CONFIG_ARCH_MPC8555) 131*4882a593Smuzhiyun /* DUART Registers */ 132*4882a593Smuzhiyun typedef struct ccsr_duart { 133*4882a593Smuzhiyun u8 res1[1280]; 134*4882a593Smuzhiyun /* URBR1, UTHR1, UDLB1 with the same addr */ 135*4882a593Smuzhiyun u8 urbr1_uthr1_udlb1; 136*4882a593Smuzhiyun /* UIER1, UDMB1 with the same addr01 */ 137*4882a593Smuzhiyun u8 uier1_udmb1; 138*4882a593Smuzhiyun /* UIIR1, UFCR1, UAFR1 with the same addr */ 139*4882a593Smuzhiyun u8 uiir1_ufcr1_uafr1; 140*4882a593Smuzhiyun u8 ulcr1; /* UART1 Line Control */ 141*4882a593Smuzhiyun u8 umcr1; /* UART1 Modem Control */ 142*4882a593Smuzhiyun u8 ulsr1; /* UART1 Line Status */ 143*4882a593Smuzhiyun u8 umsr1; /* UART1 Modem Status */ 144*4882a593Smuzhiyun u8 uscr1; /* UART1 Scratch */ 145*4882a593Smuzhiyun u8 res2[8]; 146*4882a593Smuzhiyun u8 udsr1; /* UART1 DMA Status */ 147*4882a593Smuzhiyun u8 res3[239]; 148*4882a593Smuzhiyun /* URBR2, UTHR2, UDLB2 with the same addr */ 149*4882a593Smuzhiyun u8 urbr2_uthr2_udlb2; 150*4882a593Smuzhiyun /* UIER2, UDMB2 with the same addr */ 151*4882a593Smuzhiyun u8 uier2_udmb2; 152*4882a593Smuzhiyun /* UIIR2, UFCR2, UAFR2 with the same addr */ 153*4882a593Smuzhiyun u8 uiir2_ufcr2_uafr2; 154*4882a593Smuzhiyun u8 ulcr2; /* UART2 Line Control */ 155*4882a593Smuzhiyun u8 umcr2; /* UART2 Modem Control */ 156*4882a593Smuzhiyun u8 ulsr2; /* UART2 Line Status */ 157*4882a593Smuzhiyun u8 umsr2; /* UART2 Modem Status */ 158*4882a593Smuzhiyun u8 uscr2; /* UART2 Scratch */ 159*4882a593Smuzhiyun u8 res4[8]; 160*4882a593Smuzhiyun u8 udsr2; /* UART2 DMA Status */ 161*4882a593Smuzhiyun u8 res5[2543]; 162*4882a593Smuzhiyun } ccsr_duart_t; 163*4882a593Smuzhiyun #else /* MPC8560 uses UART on its CPM */ 164*4882a593Smuzhiyun typedef struct ccsr_duart { 165*4882a593Smuzhiyun u8 res[4096]; 166*4882a593Smuzhiyun } ccsr_duart_t; 167*4882a593Smuzhiyun #endif 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun /* eSPI Registers */ 170*4882a593Smuzhiyun typedef struct ccsr_espi { 171*4882a593Smuzhiyun u32 mode; /* eSPI mode */ 172*4882a593Smuzhiyun u32 event; /* eSPI event */ 173*4882a593Smuzhiyun u32 mask; /* eSPI mask */ 174*4882a593Smuzhiyun u32 com; /* eSPI command */ 175*4882a593Smuzhiyun u32 tx; /* eSPI transmit FIFO access */ 176*4882a593Smuzhiyun u32 rx; /* eSPI receive FIFO access */ 177*4882a593Smuzhiyun u8 res1[8]; /* reserved */ 178*4882a593Smuzhiyun u32 csmode[4]; /* 0x2c: sSPI CS0/1/2/3 mode */ 179*4882a593Smuzhiyun u8 res2[4048]; /* fill up to 0x1000 */ 180*4882a593Smuzhiyun } ccsr_espi_t; 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun /* PCI Registers */ 183*4882a593Smuzhiyun typedef struct ccsr_pcix { 184*4882a593Smuzhiyun u32 cfg_addr; /* PCIX Configuration Addr */ 185*4882a593Smuzhiyun u32 cfg_data; /* PCIX Configuration Data */ 186*4882a593Smuzhiyun u32 int_ack; /* PCIX IRQ Acknowledge */ 187*4882a593Smuzhiyun u8 res000c[52]; 188*4882a593Smuzhiyun u32 liodn_base; /* PCIX LIODN base register */ 189*4882a593Smuzhiyun u8 res0044[2996]; 190*4882a593Smuzhiyun u32 ipver1; /* PCIX IP block revision register 1 */ 191*4882a593Smuzhiyun u32 ipver2; /* PCIX IP block revision register 2 */ 192*4882a593Smuzhiyun u32 potar0; /* PCIX Outbound Transaction Addr 0 */ 193*4882a593Smuzhiyun u32 potear0; /* PCIX Outbound Translation Extended Addr 0 */ 194*4882a593Smuzhiyun u32 powbar0; /* PCIX Outbound Window Base Addr 0 */ 195*4882a593Smuzhiyun u32 powbear0; /* PCIX Outbound Window Base Extended Addr 0 */ 196*4882a593Smuzhiyun u32 powar0; /* PCIX Outbound Window Attrs 0 */ 197*4882a593Smuzhiyun u8 res2[12]; 198*4882a593Smuzhiyun u32 potar1; /* PCIX Outbound Transaction Addr 1 */ 199*4882a593Smuzhiyun u32 potear1; /* PCIX Outbound Translation Extended Addr 1 */ 200*4882a593Smuzhiyun u32 powbar1; /* PCIX Outbound Window Base Addr 1 */ 201*4882a593Smuzhiyun u32 powbear1; /* PCIX Outbound Window Base Extended Addr 1 */ 202*4882a593Smuzhiyun u32 powar1; /* PCIX Outbound Window Attrs 1 */ 203*4882a593Smuzhiyun u8 res3[12]; 204*4882a593Smuzhiyun u32 potar2; /* PCIX Outbound Transaction Addr 2 */ 205*4882a593Smuzhiyun u32 potear2; /* PCIX Outbound Translation Extended Addr 2 */ 206*4882a593Smuzhiyun u32 powbar2; /* PCIX Outbound Window Base Addr 2 */ 207*4882a593Smuzhiyun u32 powbear2; /* PCIX Outbound Window Base Extended Addr 2 */ 208*4882a593Smuzhiyun u32 powar2; /* PCIX Outbound Window Attrs 2 */ 209*4882a593Smuzhiyun u8 res4[12]; 210*4882a593Smuzhiyun u32 potar3; /* PCIX Outbound Transaction Addr 3 */ 211*4882a593Smuzhiyun u32 potear3; /* PCIX Outbound Translation Extended Addr 3 */ 212*4882a593Smuzhiyun u32 powbar3; /* PCIX Outbound Window Base Addr 3 */ 213*4882a593Smuzhiyun u32 powbear3; /* PCIX Outbound Window Base Extended Addr 3 */ 214*4882a593Smuzhiyun u32 powar3; /* PCIX Outbound Window Attrs 3 */ 215*4882a593Smuzhiyun u8 res5[12]; 216*4882a593Smuzhiyun u32 potar4; /* PCIX Outbound Transaction Addr 4 */ 217*4882a593Smuzhiyun u32 potear4; /* PCIX Outbound Translation Extended Addr 4 */ 218*4882a593Smuzhiyun u32 powbar4; /* PCIX Outbound Window Base Addr 4 */ 219*4882a593Smuzhiyun u32 powbear4; /* PCIX Outbound Window Base Extended Addr 4 */ 220*4882a593Smuzhiyun u32 powar4; /* PCIX Outbound Window Attrs 4 */ 221*4882a593Smuzhiyun u8 res6[268]; 222*4882a593Smuzhiyun u32 pitar3; /* PCIX Inbound Translation Addr 3 */ 223*4882a593Smuzhiyun u32 pitear3; /* PCIX Inbound Translation Extended Addr 3 */ 224*4882a593Smuzhiyun u32 piwbar3; /* PCIX Inbound Window Base Addr 3 */ 225*4882a593Smuzhiyun u32 piwbear3; /* PCIX Inbound Window Base Extended Addr 3 */ 226*4882a593Smuzhiyun u32 piwar3; /* PCIX Inbound Window Attrs 3 */ 227*4882a593Smuzhiyun u8 res7[12]; 228*4882a593Smuzhiyun u32 pitar2; /* PCIX Inbound Translation Addr 2 */ 229*4882a593Smuzhiyun u32 pitear2; /* PCIX Inbound Translation Extended Addr 2 */ 230*4882a593Smuzhiyun u32 piwbar2; /* PCIX Inbound Window Base Addr 2 */ 231*4882a593Smuzhiyun u32 piwbear2; /* PCIX Inbound Window Base Extended Addr 2 */ 232*4882a593Smuzhiyun u32 piwar2; /* PCIX Inbound Window Attrs 2 */ 233*4882a593Smuzhiyun u8 res8[12]; 234*4882a593Smuzhiyun u32 pitar1; /* PCIX Inbound Translation Addr 1 */ 235*4882a593Smuzhiyun u32 pitear1; /* PCIX Inbound Translation Extended Addr 1 */ 236*4882a593Smuzhiyun u32 piwbar1; /* PCIX Inbound Window Base Addr 1 */ 237*4882a593Smuzhiyun u8 res9[4]; 238*4882a593Smuzhiyun u32 piwar1; /* PCIX Inbound Window Attrs 1 */ 239*4882a593Smuzhiyun u8 res10[12]; 240*4882a593Smuzhiyun u32 pedr; /* PCIX Error Detect */ 241*4882a593Smuzhiyun u32 pecdr; /* PCIX Error Capture Disable */ 242*4882a593Smuzhiyun u32 peer; /* PCIX Error Enable */ 243*4882a593Smuzhiyun u32 peattrcr; /* PCIX Error Attrs Capture */ 244*4882a593Smuzhiyun u32 peaddrcr; /* PCIX Error Addr Capture */ 245*4882a593Smuzhiyun u32 peextaddrcr; /* PCIX Error Extended Addr Capture */ 246*4882a593Smuzhiyun u32 pedlcr; /* PCIX Error Data Low Capture */ 247*4882a593Smuzhiyun u32 pedhcr; /* PCIX Error Error Data High Capture */ 248*4882a593Smuzhiyun u32 gas_timr; /* PCIX Gasket Timer */ 249*4882a593Smuzhiyun u8 res11[476]; 250*4882a593Smuzhiyun } ccsr_pcix_t; 251*4882a593Smuzhiyun 252*4882a593Smuzhiyun #define PCIX_COMMAND 0x62 253*4882a593Smuzhiyun #define POWAR_EN 0x80000000 254*4882a593Smuzhiyun #define POWAR_IO_READ 0x00080000 255*4882a593Smuzhiyun #define POWAR_MEM_READ 0x00040000 256*4882a593Smuzhiyun #define POWAR_IO_WRITE 0x00008000 257*4882a593Smuzhiyun #define POWAR_MEM_WRITE 0x00004000 258*4882a593Smuzhiyun #define POWAR_MEM_512M 0x0000001c 259*4882a593Smuzhiyun #define POWAR_IO_1M 0x00000013 260*4882a593Smuzhiyun 261*4882a593Smuzhiyun #define PIWAR_EN 0x80000000 262*4882a593Smuzhiyun #define PIWAR_PF 0x20000000 263*4882a593Smuzhiyun #define PIWAR_LOCAL 0x00f00000 264*4882a593Smuzhiyun #define PIWAR_READ_SNOOP 0x00050000 265*4882a593Smuzhiyun #define PIWAR_WRITE_SNOOP 0x00005000 266*4882a593Smuzhiyun #define PIWAR_MEM_2G 0x0000001e 267*4882a593Smuzhiyun 268*4882a593Smuzhiyun #ifndef CONFIG_MPC85XX_GPIO 269*4882a593Smuzhiyun typedef struct ccsr_gpio { 270*4882a593Smuzhiyun u32 gpdir; 271*4882a593Smuzhiyun u32 gpodr; 272*4882a593Smuzhiyun u32 gpdat; 273*4882a593Smuzhiyun u32 gpier; 274*4882a593Smuzhiyun u32 gpimr; 275*4882a593Smuzhiyun u32 gpicr; 276*4882a593Smuzhiyun } ccsr_gpio_t; 277*4882a593Smuzhiyun #endif 278*4882a593Smuzhiyun 279*4882a593Smuzhiyun /* L2 Cache Registers */ 280*4882a593Smuzhiyun typedef struct ccsr_l2cache { 281*4882a593Smuzhiyun u32 l2ctl; /* L2 configuration 0 */ 282*4882a593Smuzhiyun u8 res1[12]; 283*4882a593Smuzhiyun u32 l2cewar0; /* L2 cache external write addr 0 */ 284*4882a593Smuzhiyun u8 res2[4]; 285*4882a593Smuzhiyun u32 l2cewcr0; /* L2 cache external write control 0 */ 286*4882a593Smuzhiyun u8 res3[4]; 287*4882a593Smuzhiyun u32 l2cewar1; /* L2 cache external write addr 1 */ 288*4882a593Smuzhiyun u8 res4[4]; 289*4882a593Smuzhiyun u32 l2cewcr1; /* L2 cache external write control 1 */ 290*4882a593Smuzhiyun u8 res5[4]; 291*4882a593Smuzhiyun u32 l2cewar2; /* L2 cache external write addr 2 */ 292*4882a593Smuzhiyun u8 res6[4]; 293*4882a593Smuzhiyun u32 l2cewcr2; /* L2 cache external write control 2 */ 294*4882a593Smuzhiyun u8 res7[4]; 295*4882a593Smuzhiyun u32 l2cewar3; /* L2 cache external write addr 3 */ 296*4882a593Smuzhiyun u8 res8[4]; 297*4882a593Smuzhiyun u32 l2cewcr3; /* L2 cache external write control 3 */ 298*4882a593Smuzhiyun u8 res9[180]; 299*4882a593Smuzhiyun u32 l2srbar0; /* L2 memory-mapped SRAM base addr 0 */ 300*4882a593Smuzhiyun u8 res10[4]; 301*4882a593Smuzhiyun u32 l2srbar1; /* L2 memory-mapped SRAM base addr 1 */ 302*4882a593Smuzhiyun u8 res11[3316]; 303*4882a593Smuzhiyun u32 l2errinjhi; /* L2 error injection mask high */ 304*4882a593Smuzhiyun u32 l2errinjlo; /* L2 error injection mask low */ 305*4882a593Smuzhiyun u32 l2errinjctl; /* L2 error injection tag/ECC control */ 306*4882a593Smuzhiyun u8 res12[20]; 307*4882a593Smuzhiyun u32 l2captdatahi; /* L2 error data high capture */ 308*4882a593Smuzhiyun u32 l2captdatalo; /* L2 error data low capture */ 309*4882a593Smuzhiyun u32 l2captecc; /* L2 error ECC capture */ 310*4882a593Smuzhiyun u8 res13[20]; 311*4882a593Smuzhiyun u32 l2errdet; /* L2 error detect */ 312*4882a593Smuzhiyun u32 l2errdis; /* L2 error disable */ 313*4882a593Smuzhiyun u32 l2errinten; /* L2 error interrupt enable */ 314*4882a593Smuzhiyun u32 l2errattr; /* L2 error attributes capture */ 315*4882a593Smuzhiyun u32 l2erraddr; /* L2 error addr capture */ 316*4882a593Smuzhiyun u8 res14[4]; 317*4882a593Smuzhiyun u32 l2errctl; /* L2 error control */ 318*4882a593Smuzhiyun u8 res15[420]; 319*4882a593Smuzhiyun } ccsr_l2cache_t; 320*4882a593Smuzhiyun 321*4882a593Smuzhiyun #define MPC85xx_L2CTL_L2E 0x80000000 322*4882a593Smuzhiyun #define MPC85xx_L2CTL_L2SRAM_ENTIRE 0x00010000 323*4882a593Smuzhiyun #define MPC85xx_L2ERRDIS_MBECC 0x00000008 324*4882a593Smuzhiyun #define MPC85xx_L2ERRDIS_SBECC 0x00000004 325*4882a593Smuzhiyun 326*4882a593Smuzhiyun /* DMA Registers */ 327*4882a593Smuzhiyun typedef struct ccsr_dma { 328*4882a593Smuzhiyun u8 res1[256]; 329*4882a593Smuzhiyun struct fsl_dma dma[4]; 330*4882a593Smuzhiyun u32 dgsr; /* DMA General Status */ 331*4882a593Smuzhiyun u8 res2[11516]; 332*4882a593Smuzhiyun } ccsr_dma_t; 333*4882a593Smuzhiyun 334*4882a593Smuzhiyun /* tsec */ 335*4882a593Smuzhiyun typedef struct ccsr_tsec { 336*4882a593Smuzhiyun u8 res1[16]; 337*4882a593Smuzhiyun u32 ievent; /* IRQ Event */ 338*4882a593Smuzhiyun u32 imask; /* IRQ Mask */ 339*4882a593Smuzhiyun u32 edis; /* Error Disabled */ 340*4882a593Smuzhiyun u8 res2[4]; 341*4882a593Smuzhiyun u32 ecntrl; /* Ethernet Control */ 342*4882a593Smuzhiyun u32 minflr; /* Minimum Frame Len */ 343*4882a593Smuzhiyun u32 ptv; /* Pause Time Value */ 344*4882a593Smuzhiyun u32 dmactrl; /* DMA Control */ 345*4882a593Smuzhiyun u32 tbipa; /* TBI PHY Addr */ 346*4882a593Smuzhiyun u8 res3[88]; 347*4882a593Smuzhiyun u32 fifo_tx_thr; /* FIFO transmit threshold */ 348*4882a593Smuzhiyun u8 res4[8]; 349*4882a593Smuzhiyun u32 fifo_tx_starve; /* FIFO transmit starve */ 350*4882a593Smuzhiyun u32 fifo_tx_starve_shutoff; /* FIFO transmit starve shutoff */ 351*4882a593Smuzhiyun u8 res5[96]; 352*4882a593Smuzhiyun u32 tctrl; /* TX Control */ 353*4882a593Smuzhiyun u32 tstat; /* TX Status */ 354*4882a593Smuzhiyun u8 res6[4]; 355*4882a593Smuzhiyun u32 tbdlen; /* TX Buffer Desc Data Len */ 356*4882a593Smuzhiyun u8 res7[16]; 357*4882a593Smuzhiyun u32 ctbptrh; /* Current TX Buffer Desc Ptr High */ 358*4882a593Smuzhiyun u32 ctbptr; /* Current TX Buffer Desc Ptr */ 359*4882a593Smuzhiyun u8 res8[88]; 360*4882a593Smuzhiyun u32 tbptrh; /* TX Buffer Desc Ptr High */ 361*4882a593Smuzhiyun u32 tbptr; /* TX Buffer Desc Ptr Low */ 362*4882a593Smuzhiyun u8 res9[120]; 363*4882a593Smuzhiyun u32 tbaseh; /* TX Desc Base Addr High */ 364*4882a593Smuzhiyun u32 tbase; /* TX Desc Base Addr */ 365*4882a593Smuzhiyun u8 res10[168]; 366*4882a593Smuzhiyun u32 ostbd; /* Out-of-Sequence(OOS) TX Buffer Desc */ 367*4882a593Smuzhiyun u32 ostbdp; /* OOS TX Data Buffer Ptr */ 368*4882a593Smuzhiyun u32 os32tbdp; /* OOS 32 Bytes TX Data Buffer Ptr Low */ 369*4882a593Smuzhiyun u32 os32iptrh; /* OOS 32 Bytes TX Insert Ptr High */ 370*4882a593Smuzhiyun u32 os32iptrl; /* OOS 32 Bytes TX Insert Ptr Low */ 371*4882a593Smuzhiyun u32 os32tbdr; /* OOS 32 Bytes TX Reserved */ 372*4882a593Smuzhiyun u32 os32iil; /* OOS 32 Bytes TX Insert Idx/Len */ 373*4882a593Smuzhiyun u8 res11[52]; 374*4882a593Smuzhiyun u32 rctrl; /* RX Control */ 375*4882a593Smuzhiyun u32 rstat; /* RX Status */ 376*4882a593Smuzhiyun u8 res12[4]; 377*4882a593Smuzhiyun u32 rbdlen; /* RxBD Data Len */ 378*4882a593Smuzhiyun u8 res13[16]; 379*4882a593Smuzhiyun u32 crbptrh; /* Current RX Buffer Desc Ptr High */ 380*4882a593Smuzhiyun u32 crbptr; /* Current RX Buffer Desc Ptr */ 381*4882a593Smuzhiyun u8 res14[24]; 382*4882a593Smuzhiyun u32 mrblr; /* Maximum RX Buffer Len */ 383*4882a593Smuzhiyun u32 mrblr2r3; /* Maximum RX Buffer Len R2R3 */ 384*4882a593Smuzhiyun u8 res15[56]; 385*4882a593Smuzhiyun u32 rbptrh; /* RX Buffer Desc Ptr High 0 */ 386*4882a593Smuzhiyun u32 rbptr; /* RX Buffer Desc Ptr */ 387*4882a593Smuzhiyun u32 rbptrh1; /* RX Buffer Desc Ptr High 1 */ 388*4882a593Smuzhiyun u32 rbptrl1; /* RX Buffer Desc Ptr Low 1 */ 389*4882a593Smuzhiyun u32 rbptrh2; /* RX Buffer Desc Ptr High 2 */ 390*4882a593Smuzhiyun u32 rbptrl2; /* RX Buffer Desc Ptr Low 2 */ 391*4882a593Smuzhiyun u32 rbptrh3; /* RX Buffer Desc Ptr High 3 */ 392*4882a593Smuzhiyun u32 rbptrl3; /* RX Buffer Desc Ptr Low 3 */ 393*4882a593Smuzhiyun u8 res16[96]; 394*4882a593Smuzhiyun u32 rbaseh; /* RX Desc Base Addr High 0 */ 395*4882a593Smuzhiyun u32 rbase; /* RX Desc Base Addr */ 396*4882a593Smuzhiyun u32 rbaseh1; /* RX Desc Base Addr High 1 */ 397*4882a593Smuzhiyun u32 rbasel1; /* RX Desc Base Addr Low 1 */ 398*4882a593Smuzhiyun u32 rbaseh2; /* RX Desc Base Addr High 2 */ 399*4882a593Smuzhiyun u32 rbasel2; /* RX Desc Base Addr Low 2 */ 400*4882a593Smuzhiyun u32 rbaseh3; /* RX Desc Base Addr High 3 */ 401*4882a593Smuzhiyun u32 rbasel3; /* RX Desc Base Addr Low 3 */ 402*4882a593Smuzhiyun u8 res17[224]; 403*4882a593Smuzhiyun u32 maccfg1; /* MAC Configuration 1 */ 404*4882a593Smuzhiyun u32 maccfg2; /* MAC Configuration 2 */ 405*4882a593Smuzhiyun u32 ipgifg; /* Inter Packet Gap/Inter Frame Gap */ 406*4882a593Smuzhiyun u32 hafdup; /* Half Duplex */ 407*4882a593Smuzhiyun u32 maxfrm; /* Maximum Frame Len */ 408*4882a593Smuzhiyun u8 res18[12]; 409*4882a593Smuzhiyun u32 miimcfg; /* MII Management Configuration */ 410*4882a593Smuzhiyun u32 miimcom; /* MII Management Cmd */ 411*4882a593Smuzhiyun u32 miimadd; /* MII Management Addr */ 412*4882a593Smuzhiyun u32 miimcon; /* MII Management Control */ 413*4882a593Smuzhiyun u32 miimstat; /* MII Management Status */ 414*4882a593Smuzhiyun u32 miimind; /* MII Management Indicator */ 415*4882a593Smuzhiyun u8 res19[4]; 416*4882a593Smuzhiyun u32 ifstat; /* Interface Status */ 417*4882a593Smuzhiyun u32 macstnaddr1; /* Station Addr Part 1 */ 418*4882a593Smuzhiyun u32 macstnaddr2; /* Station Addr Part 2 */ 419*4882a593Smuzhiyun u8 res20[312]; 420*4882a593Smuzhiyun u32 tr64; /* TX & RX 64-byte Frame Counter */ 421*4882a593Smuzhiyun u32 tr127; /* TX & RX 65-127 byte Frame Counter */ 422*4882a593Smuzhiyun u32 tr255; /* TX & RX 128-255 byte Frame Counter */ 423*4882a593Smuzhiyun u32 tr511; /* TX & RX 256-511 byte Frame Counter */ 424*4882a593Smuzhiyun u32 tr1k; /* TX & RX 512-1023 byte Frame Counter */ 425*4882a593Smuzhiyun u32 trmax; /* TX & RX 1024-1518 byte Frame Counter */ 426*4882a593Smuzhiyun u32 trmgv; /* TX & RX 1519-1522 byte Good VLAN Frame */ 427*4882a593Smuzhiyun u32 rbyt; /* RX Byte Counter */ 428*4882a593Smuzhiyun u32 rpkt; /* RX Packet Counter */ 429*4882a593Smuzhiyun u32 rfcs; /* RX FCS Error Counter */ 430*4882a593Smuzhiyun u32 rmca; /* RX Multicast Packet Counter */ 431*4882a593Smuzhiyun u32 rbca; /* RX Broadcast Packet Counter */ 432*4882a593Smuzhiyun u32 rxcf; /* RX Control Frame Packet Counter */ 433*4882a593Smuzhiyun u32 rxpf; /* RX Pause Frame Packet Counter */ 434*4882a593Smuzhiyun u32 rxuo; /* RX Unknown OP Code Counter */ 435*4882a593Smuzhiyun u32 raln; /* RX Alignment Error Counter */ 436*4882a593Smuzhiyun u32 rflr; /* RX Frame Len Error Counter */ 437*4882a593Smuzhiyun u32 rcde; /* RX Code Error Counter */ 438*4882a593Smuzhiyun u32 rcse; /* RX Carrier Sense Error Counter */ 439*4882a593Smuzhiyun u32 rund; /* RX Undersize Packet Counter */ 440*4882a593Smuzhiyun u32 rovr; /* RX Oversize Packet Counter */ 441*4882a593Smuzhiyun u32 rfrg; /* RX Fragments Counter */ 442*4882a593Smuzhiyun u32 rjbr; /* RX Jabber Counter */ 443*4882a593Smuzhiyun u32 rdrp; /* RX Drop Counter */ 444*4882a593Smuzhiyun u32 tbyt; /* TX Byte Counter Counter */ 445*4882a593Smuzhiyun u32 tpkt; /* TX Packet Counter */ 446*4882a593Smuzhiyun u32 tmca; /* TX Multicast Packet Counter */ 447*4882a593Smuzhiyun u32 tbca; /* TX Broadcast Packet Counter */ 448*4882a593Smuzhiyun u32 txpf; /* TX Pause Control Frame Counter */ 449*4882a593Smuzhiyun u32 tdfr; /* TX Deferral Packet Counter */ 450*4882a593Smuzhiyun u32 tedf; /* TX Excessive Deferral Packet Counter */ 451*4882a593Smuzhiyun u32 tscl; /* TX Single Collision Packet Counter */ 452*4882a593Smuzhiyun u32 tmcl; /* TX Multiple Collision Packet Counter */ 453*4882a593Smuzhiyun u32 tlcl; /* TX Late Collision Packet Counter */ 454*4882a593Smuzhiyun u32 txcl; /* TX Excessive Collision Packet Counter */ 455*4882a593Smuzhiyun u32 tncl; /* TX Total Collision Counter */ 456*4882a593Smuzhiyun u8 res21[4]; 457*4882a593Smuzhiyun u32 tdrp; /* TX Drop Frame Counter */ 458*4882a593Smuzhiyun u32 tjbr; /* TX Jabber Frame Counter */ 459*4882a593Smuzhiyun u32 tfcs; /* TX FCS Error Counter */ 460*4882a593Smuzhiyun u32 txcf; /* TX Control Frame Counter */ 461*4882a593Smuzhiyun u32 tovr; /* TX Oversize Frame Counter */ 462*4882a593Smuzhiyun u32 tund; /* TX Undersize Frame Counter */ 463*4882a593Smuzhiyun u32 tfrg; /* TX Fragments Frame Counter */ 464*4882a593Smuzhiyun u32 car1; /* Carry One */ 465*4882a593Smuzhiyun u32 car2; /* Carry Two */ 466*4882a593Smuzhiyun u32 cam1; /* Carry Mask One */ 467*4882a593Smuzhiyun u32 cam2; /* Carry Mask Two */ 468*4882a593Smuzhiyun u8 res22[192]; 469*4882a593Smuzhiyun u32 iaddr0; /* Indivdual addr 0 */ 470*4882a593Smuzhiyun u32 iaddr1; /* Indivdual addr 1 */ 471*4882a593Smuzhiyun u32 iaddr2; /* Indivdual addr 2 */ 472*4882a593Smuzhiyun u32 iaddr3; /* Indivdual addr 3 */ 473*4882a593Smuzhiyun u32 iaddr4; /* Indivdual addr 4 */ 474*4882a593Smuzhiyun u32 iaddr5; /* Indivdual addr 5 */ 475*4882a593Smuzhiyun u32 iaddr6; /* Indivdual addr 6 */ 476*4882a593Smuzhiyun u32 iaddr7; /* Indivdual addr 7 */ 477*4882a593Smuzhiyun u8 res23[96]; 478*4882a593Smuzhiyun u32 gaddr0; /* Global addr 0 */ 479*4882a593Smuzhiyun u32 gaddr1; /* Global addr 1 */ 480*4882a593Smuzhiyun u32 gaddr2; /* Global addr 2 */ 481*4882a593Smuzhiyun u32 gaddr3; /* Global addr 3 */ 482*4882a593Smuzhiyun u32 gaddr4; /* Global addr 4 */ 483*4882a593Smuzhiyun u32 gaddr5; /* Global addr 5 */ 484*4882a593Smuzhiyun u32 gaddr6; /* Global addr 6 */ 485*4882a593Smuzhiyun u32 gaddr7; /* Global addr 7 */ 486*4882a593Smuzhiyun u8 res24[96]; 487*4882a593Smuzhiyun u32 pmd0; /* Pattern Match Data */ 488*4882a593Smuzhiyun u8 res25[4]; 489*4882a593Smuzhiyun u32 pmask0; /* Pattern Mask */ 490*4882a593Smuzhiyun u8 res26[4]; 491*4882a593Smuzhiyun u32 pcntrl0; /* Pattern Match Control */ 492*4882a593Smuzhiyun u8 res27[4]; 493*4882a593Smuzhiyun u32 pattrb0; /* Pattern Match Attrs */ 494*4882a593Smuzhiyun u32 pattrbeli0; /* Pattern Match Attrs Extract Len & Idx */ 495*4882a593Smuzhiyun u32 pmd1; /* Pattern Match Data */ 496*4882a593Smuzhiyun u8 res28[4]; 497*4882a593Smuzhiyun u32 pmask1; /* Pattern Mask */ 498*4882a593Smuzhiyun u8 res29[4]; 499*4882a593Smuzhiyun u32 pcntrl1; /* Pattern Match Control */ 500*4882a593Smuzhiyun u8 res30[4]; 501*4882a593Smuzhiyun u32 pattrb1; /* Pattern Match Attrs */ 502*4882a593Smuzhiyun u32 pattrbeli1; /* Pattern Match Attrs Extract Len & Idx */ 503*4882a593Smuzhiyun u32 pmd2; /* Pattern Match Data */ 504*4882a593Smuzhiyun u8 res31[4]; 505*4882a593Smuzhiyun u32 pmask2; /* Pattern Mask */ 506*4882a593Smuzhiyun u8 res32[4]; 507*4882a593Smuzhiyun u32 pcntrl2; /* Pattern Match Control */ 508*4882a593Smuzhiyun u8 res33[4]; 509*4882a593Smuzhiyun u32 pattrb2; /* Pattern Match Attrs */ 510*4882a593Smuzhiyun u32 pattrbeli2; /* Pattern Match Attrs Extract Len & Idx */ 511*4882a593Smuzhiyun u32 pmd3; /* Pattern Match Data */ 512*4882a593Smuzhiyun u8 res34[4]; 513*4882a593Smuzhiyun u32 pmask3; /* Pattern Mask */ 514*4882a593Smuzhiyun u8 res35[4]; 515*4882a593Smuzhiyun u32 pcntrl3; /* Pattern Match Control */ 516*4882a593Smuzhiyun u8 res36[4]; 517*4882a593Smuzhiyun u32 pattrb3; /* Pattern Match Attrs */ 518*4882a593Smuzhiyun u32 pattrbeli3; /* Pattern Match Attrs Extract Len & Idx */ 519*4882a593Smuzhiyun u32 pmd4; /* Pattern Match Data */ 520*4882a593Smuzhiyun u8 res37[4]; 521*4882a593Smuzhiyun u32 pmask4; /* Pattern Mask */ 522*4882a593Smuzhiyun u8 res38[4]; 523*4882a593Smuzhiyun u32 pcntrl4; /* Pattern Match Control */ 524*4882a593Smuzhiyun u8 res39[4]; 525*4882a593Smuzhiyun u32 pattrb4; /* Pattern Match Attrs */ 526*4882a593Smuzhiyun u32 pattrbeli4; /* Pattern Match Attrs Extract Len & Idx */ 527*4882a593Smuzhiyun u32 pmd5; /* Pattern Match Data */ 528*4882a593Smuzhiyun u8 res40[4]; 529*4882a593Smuzhiyun u32 pmask5; /* Pattern Mask */ 530*4882a593Smuzhiyun u8 res41[4]; 531*4882a593Smuzhiyun u32 pcntrl5; /* Pattern Match Control */ 532*4882a593Smuzhiyun u8 res42[4]; 533*4882a593Smuzhiyun u32 pattrb5; /* Pattern Match Attrs */ 534*4882a593Smuzhiyun u32 pattrbeli5; /* Pattern Match Attrs Extract Len & Idx */ 535*4882a593Smuzhiyun u32 pmd6; /* Pattern Match Data */ 536*4882a593Smuzhiyun u8 res43[4]; 537*4882a593Smuzhiyun u32 pmask6; /* Pattern Mask */ 538*4882a593Smuzhiyun u8 res44[4]; 539*4882a593Smuzhiyun u32 pcntrl6; /* Pattern Match Control */ 540*4882a593Smuzhiyun u8 res45[4]; 541*4882a593Smuzhiyun u32 pattrb6; /* Pattern Match Attrs */ 542*4882a593Smuzhiyun u32 pattrbeli6; /* Pattern Match Attrs Extract Len & Idx */ 543*4882a593Smuzhiyun u32 pmd7; /* Pattern Match Data */ 544*4882a593Smuzhiyun u8 res46[4]; 545*4882a593Smuzhiyun u32 pmask7; /* Pattern Mask */ 546*4882a593Smuzhiyun u8 res47[4]; 547*4882a593Smuzhiyun u32 pcntrl7; /* Pattern Match Control */ 548*4882a593Smuzhiyun u8 res48[4]; 549*4882a593Smuzhiyun u32 pattrb7; /* Pattern Match Attrs */ 550*4882a593Smuzhiyun u32 pattrbeli7; /* Pattern Match Attrs Extract Len & Idx */ 551*4882a593Smuzhiyun u32 pmd8; /* Pattern Match Data */ 552*4882a593Smuzhiyun u8 res49[4]; 553*4882a593Smuzhiyun u32 pmask8; /* Pattern Mask */ 554*4882a593Smuzhiyun u8 res50[4]; 555*4882a593Smuzhiyun u32 pcntrl8; /* Pattern Match Control */ 556*4882a593Smuzhiyun u8 res51[4]; 557*4882a593Smuzhiyun u32 pattrb8; /* Pattern Match Attrs */ 558*4882a593Smuzhiyun u32 pattrbeli8; /* Pattern Match Attrs Extract Len & Idx */ 559*4882a593Smuzhiyun u32 pmd9; /* Pattern Match Data */ 560*4882a593Smuzhiyun u8 res52[4]; 561*4882a593Smuzhiyun u32 pmask9; /* Pattern Mask */ 562*4882a593Smuzhiyun u8 res53[4]; 563*4882a593Smuzhiyun u32 pcntrl9; /* Pattern Match Control */ 564*4882a593Smuzhiyun u8 res54[4]; 565*4882a593Smuzhiyun u32 pattrb9; /* Pattern Match Attrs */ 566*4882a593Smuzhiyun u32 pattrbeli9; /* Pattern Match Attrs Extract Len & Idx */ 567*4882a593Smuzhiyun u32 pmd10; /* Pattern Match Data */ 568*4882a593Smuzhiyun u8 res55[4]; 569*4882a593Smuzhiyun u32 pmask10; /* Pattern Mask */ 570*4882a593Smuzhiyun u8 res56[4]; 571*4882a593Smuzhiyun u32 pcntrl10; /* Pattern Match Control */ 572*4882a593Smuzhiyun u8 res57[4]; 573*4882a593Smuzhiyun u32 pattrb10; /* Pattern Match Attrs */ 574*4882a593Smuzhiyun u32 pattrbeli10; /* Pattern Match Attrs Extract Len & Idx */ 575*4882a593Smuzhiyun u32 pmd11; /* Pattern Match Data */ 576*4882a593Smuzhiyun u8 res58[4]; 577*4882a593Smuzhiyun u32 pmask11; /* Pattern Mask */ 578*4882a593Smuzhiyun u8 res59[4]; 579*4882a593Smuzhiyun u32 pcntrl11; /* Pattern Match Control */ 580*4882a593Smuzhiyun u8 res60[4]; 581*4882a593Smuzhiyun u32 pattrb11; /* Pattern Match Attrs */ 582*4882a593Smuzhiyun u32 pattrbeli11; /* Pattern Match Attrs Extract Len & Idx */ 583*4882a593Smuzhiyun u32 pmd12; /* Pattern Match Data */ 584*4882a593Smuzhiyun u8 res61[4]; 585*4882a593Smuzhiyun u32 pmask12; /* Pattern Mask */ 586*4882a593Smuzhiyun u8 res62[4]; 587*4882a593Smuzhiyun u32 pcntrl12; /* Pattern Match Control */ 588*4882a593Smuzhiyun u8 res63[4]; 589*4882a593Smuzhiyun u32 pattrb12; /* Pattern Match Attrs */ 590*4882a593Smuzhiyun u32 pattrbeli12; /* Pattern Match Attrs Extract Len & Idx */ 591*4882a593Smuzhiyun u32 pmd13; /* Pattern Match Data */ 592*4882a593Smuzhiyun u8 res64[4]; 593*4882a593Smuzhiyun u32 pmask13; /* Pattern Mask */ 594*4882a593Smuzhiyun u8 res65[4]; 595*4882a593Smuzhiyun u32 pcntrl13; /* Pattern Match Control */ 596*4882a593Smuzhiyun u8 res66[4]; 597*4882a593Smuzhiyun u32 pattrb13; /* Pattern Match Attrs */ 598*4882a593Smuzhiyun u32 pattrbeli13; /* Pattern Match Attrs Extract Len & Idx */ 599*4882a593Smuzhiyun u32 pmd14; /* Pattern Match Data */ 600*4882a593Smuzhiyun u8 res67[4]; 601*4882a593Smuzhiyun u32 pmask14; /* Pattern Mask */ 602*4882a593Smuzhiyun u8 res68[4]; 603*4882a593Smuzhiyun u32 pcntrl14; /* Pattern Match Control */ 604*4882a593Smuzhiyun u8 res69[4]; 605*4882a593Smuzhiyun u32 pattrb14; /* Pattern Match Attrs */ 606*4882a593Smuzhiyun u32 pattrbeli14; /* Pattern Match Attrs Extract Len & Idx */ 607*4882a593Smuzhiyun u32 pmd15; /* Pattern Match Data */ 608*4882a593Smuzhiyun u8 res70[4]; 609*4882a593Smuzhiyun u32 pmask15; /* Pattern Mask */ 610*4882a593Smuzhiyun u8 res71[4]; 611*4882a593Smuzhiyun u32 pcntrl15; /* Pattern Match Control */ 612*4882a593Smuzhiyun u8 res72[4]; 613*4882a593Smuzhiyun u32 pattrb15; /* Pattern Match Attrs */ 614*4882a593Smuzhiyun u32 pattrbeli15; /* Pattern Match Attrs Extract Len & Idx */ 615*4882a593Smuzhiyun u8 res73[248]; 616*4882a593Smuzhiyun u32 attr; /* Attrs */ 617*4882a593Smuzhiyun u32 attreli; /* Attrs Extract Len & Idx */ 618*4882a593Smuzhiyun u8 res74[1024]; 619*4882a593Smuzhiyun } ccsr_tsec_t; 620*4882a593Smuzhiyun 621*4882a593Smuzhiyun /* PIC Registers */ 622*4882a593Smuzhiyun typedef struct ccsr_pic { 623*4882a593Smuzhiyun u8 res1[64]; 624*4882a593Smuzhiyun u32 ipidr0; /* Interprocessor IRQ Dispatch 0 */ 625*4882a593Smuzhiyun u8 res2[12]; 626*4882a593Smuzhiyun u32 ipidr1; /* Interprocessor IRQ Dispatch 1 */ 627*4882a593Smuzhiyun u8 res3[12]; 628*4882a593Smuzhiyun u32 ipidr2; /* Interprocessor IRQ Dispatch 2 */ 629*4882a593Smuzhiyun u8 res4[12]; 630*4882a593Smuzhiyun u32 ipidr3; /* Interprocessor IRQ Dispatch 3 */ 631*4882a593Smuzhiyun u8 res5[12]; 632*4882a593Smuzhiyun u32 ctpr; /* Current Task Priority */ 633*4882a593Smuzhiyun u8 res6[12]; 634*4882a593Smuzhiyun u32 whoami; /* Who Am I */ 635*4882a593Smuzhiyun u8 res7[12]; 636*4882a593Smuzhiyun u32 iack; /* IRQ Acknowledge */ 637*4882a593Smuzhiyun u8 res8[12]; 638*4882a593Smuzhiyun u32 eoi; /* End Of IRQ */ 639*4882a593Smuzhiyun u8 res9[3916]; 640*4882a593Smuzhiyun u32 frr; /* Feature Reporting */ 641*4882a593Smuzhiyun u8 res10[28]; 642*4882a593Smuzhiyun u32 gcr; /* Global Configuration */ 643*4882a593Smuzhiyun #define MPC85xx_PICGCR_RST 0x80000000 644*4882a593Smuzhiyun #define MPC85xx_PICGCR_M 0x20000000 645*4882a593Smuzhiyun u8 res11[92]; 646*4882a593Smuzhiyun u32 vir; /* Vendor Identification */ 647*4882a593Smuzhiyun u8 res12[12]; 648*4882a593Smuzhiyun u32 pir; /* Processor Initialization */ 649*4882a593Smuzhiyun u8 res13[12]; 650*4882a593Smuzhiyun u32 ipivpr0; /* IPI Vector/Priority 0 */ 651*4882a593Smuzhiyun u8 res14[12]; 652*4882a593Smuzhiyun u32 ipivpr1; /* IPI Vector/Priority 1 */ 653*4882a593Smuzhiyun u8 res15[12]; 654*4882a593Smuzhiyun u32 ipivpr2; /* IPI Vector/Priority 2 */ 655*4882a593Smuzhiyun u8 res16[12]; 656*4882a593Smuzhiyun u32 ipivpr3; /* IPI Vector/Priority 3 */ 657*4882a593Smuzhiyun u8 res17[12]; 658*4882a593Smuzhiyun u32 svr; /* Spurious Vector */ 659*4882a593Smuzhiyun u8 res18[12]; 660*4882a593Smuzhiyun u32 tfrr; /* Timer Frequency Reporting */ 661*4882a593Smuzhiyun u8 res19[12]; 662*4882a593Smuzhiyun u32 gtccr0; /* Global Timer Current Count 0 */ 663*4882a593Smuzhiyun u8 res20[12]; 664*4882a593Smuzhiyun u32 gtbcr0; /* Global Timer Base Count 0 */ 665*4882a593Smuzhiyun u8 res21[12]; 666*4882a593Smuzhiyun u32 gtvpr0; /* Global Timer Vector/Priority 0 */ 667*4882a593Smuzhiyun u8 res22[12]; 668*4882a593Smuzhiyun u32 gtdr0; /* Global Timer Destination 0 */ 669*4882a593Smuzhiyun u8 res23[12]; 670*4882a593Smuzhiyun u32 gtccr1; /* Global Timer Current Count 1 */ 671*4882a593Smuzhiyun u8 res24[12]; 672*4882a593Smuzhiyun u32 gtbcr1; /* Global Timer Base Count 1 */ 673*4882a593Smuzhiyun u8 res25[12]; 674*4882a593Smuzhiyun u32 gtvpr1; /* Global Timer Vector/Priority 1 */ 675*4882a593Smuzhiyun u8 res26[12]; 676*4882a593Smuzhiyun u32 gtdr1; /* Global Timer Destination 1 */ 677*4882a593Smuzhiyun u8 res27[12]; 678*4882a593Smuzhiyun u32 gtccr2; /* Global Timer Current Count 2 */ 679*4882a593Smuzhiyun u8 res28[12]; 680*4882a593Smuzhiyun u32 gtbcr2; /* Global Timer Base Count 2 */ 681*4882a593Smuzhiyun u8 res29[12]; 682*4882a593Smuzhiyun u32 gtvpr2; /* Global Timer Vector/Priority 2 */ 683*4882a593Smuzhiyun u8 res30[12]; 684*4882a593Smuzhiyun u32 gtdr2; /* Global Timer Destination 2 */ 685*4882a593Smuzhiyun u8 res31[12]; 686*4882a593Smuzhiyun u32 gtccr3; /* Global Timer Current Count 3 */ 687*4882a593Smuzhiyun u8 res32[12]; 688*4882a593Smuzhiyun u32 gtbcr3; /* Global Timer Base Count 3 */ 689*4882a593Smuzhiyun u8 res33[12]; 690*4882a593Smuzhiyun u32 gtvpr3; /* Global Timer Vector/Priority 3 */ 691*4882a593Smuzhiyun u8 res34[12]; 692*4882a593Smuzhiyun u32 gtdr3; /* Global Timer Destination 3 */ 693*4882a593Smuzhiyun u8 res35[268]; 694*4882a593Smuzhiyun u32 tcr; /* Timer Control */ 695*4882a593Smuzhiyun u8 res36[12]; 696*4882a593Smuzhiyun u32 irqsr0; /* IRQ_OUT Summary 0 */ 697*4882a593Smuzhiyun u8 res37[12]; 698*4882a593Smuzhiyun u32 irqsr1; /* IRQ_OUT Summary 1 */ 699*4882a593Smuzhiyun u8 res38[12]; 700*4882a593Smuzhiyun u32 cisr0; /* Critical IRQ Summary 0 */ 701*4882a593Smuzhiyun u8 res39[12]; 702*4882a593Smuzhiyun u32 cisr1; /* Critical IRQ Summary 1 */ 703*4882a593Smuzhiyun u8 res40[188]; 704*4882a593Smuzhiyun u32 msgr0; /* Message 0 */ 705*4882a593Smuzhiyun u8 res41[12]; 706*4882a593Smuzhiyun u32 msgr1; /* Message 1 */ 707*4882a593Smuzhiyun u8 res42[12]; 708*4882a593Smuzhiyun u32 msgr2; /* Message 2 */ 709*4882a593Smuzhiyun u8 res43[12]; 710*4882a593Smuzhiyun u32 msgr3; /* Message 3 */ 711*4882a593Smuzhiyun u8 res44[204]; 712*4882a593Smuzhiyun u32 mer; /* Message Enable */ 713*4882a593Smuzhiyun u8 res45[12]; 714*4882a593Smuzhiyun u32 msr; /* Message Status */ 715*4882a593Smuzhiyun u8 res46[60140]; 716*4882a593Smuzhiyun u32 eivpr0; /* External IRQ Vector/Priority 0 */ 717*4882a593Smuzhiyun u8 res47[12]; 718*4882a593Smuzhiyun u32 eidr0; /* External IRQ Destination 0 */ 719*4882a593Smuzhiyun u8 res48[12]; 720*4882a593Smuzhiyun u32 eivpr1; /* External IRQ Vector/Priority 1 */ 721*4882a593Smuzhiyun u8 res49[12]; 722*4882a593Smuzhiyun u32 eidr1; /* External IRQ Destination 1 */ 723*4882a593Smuzhiyun u8 res50[12]; 724*4882a593Smuzhiyun u32 eivpr2; /* External IRQ Vector/Priority 2 */ 725*4882a593Smuzhiyun u8 res51[12]; 726*4882a593Smuzhiyun u32 eidr2; /* External IRQ Destination 2 */ 727*4882a593Smuzhiyun u8 res52[12]; 728*4882a593Smuzhiyun u32 eivpr3; /* External IRQ Vector/Priority 3 */ 729*4882a593Smuzhiyun u8 res53[12]; 730*4882a593Smuzhiyun u32 eidr3; /* External IRQ Destination 3 */ 731*4882a593Smuzhiyun u8 res54[12]; 732*4882a593Smuzhiyun u32 eivpr4; /* External IRQ Vector/Priority 4 */ 733*4882a593Smuzhiyun u8 res55[12]; 734*4882a593Smuzhiyun u32 eidr4; /* External IRQ Destination 4 */ 735*4882a593Smuzhiyun u8 res56[12]; 736*4882a593Smuzhiyun u32 eivpr5; /* External IRQ Vector/Priority 5 */ 737*4882a593Smuzhiyun u8 res57[12]; 738*4882a593Smuzhiyun u32 eidr5; /* External IRQ Destination 5 */ 739*4882a593Smuzhiyun u8 res58[12]; 740*4882a593Smuzhiyun u32 eivpr6; /* External IRQ Vector/Priority 6 */ 741*4882a593Smuzhiyun u8 res59[12]; 742*4882a593Smuzhiyun u32 eidr6; /* External IRQ Destination 6 */ 743*4882a593Smuzhiyun u8 res60[12]; 744*4882a593Smuzhiyun u32 eivpr7; /* External IRQ Vector/Priority 7 */ 745*4882a593Smuzhiyun u8 res61[12]; 746*4882a593Smuzhiyun u32 eidr7; /* External IRQ Destination 7 */ 747*4882a593Smuzhiyun u8 res62[12]; 748*4882a593Smuzhiyun u32 eivpr8; /* External IRQ Vector/Priority 8 */ 749*4882a593Smuzhiyun u8 res63[12]; 750*4882a593Smuzhiyun u32 eidr8; /* External IRQ Destination 8 */ 751*4882a593Smuzhiyun u8 res64[12]; 752*4882a593Smuzhiyun u32 eivpr9; /* External IRQ Vector/Priority 9 */ 753*4882a593Smuzhiyun u8 res65[12]; 754*4882a593Smuzhiyun u32 eidr9; /* External IRQ Destination 9 */ 755*4882a593Smuzhiyun u8 res66[12]; 756*4882a593Smuzhiyun u32 eivpr10; /* External IRQ Vector/Priority 10 */ 757*4882a593Smuzhiyun u8 res67[12]; 758*4882a593Smuzhiyun u32 eidr10; /* External IRQ Destination 10 */ 759*4882a593Smuzhiyun u8 res68[12]; 760*4882a593Smuzhiyun u32 eivpr11; /* External IRQ Vector/Priority 11 */ 761*4882a593Smuzhiyun u8 res69[12]; 762*4882a593Smuzhiyun u32 eidr11; /* External IRQ Destination 11 */ 763*4882a593Smuzhiyun u8 res70[140]; 764*4882a593Smuzhiyun u32 iivpr0; /* Internal IRQ Vector/Priority 0 */ 765*4882a593Smuzhiyun u8 res71[12]; 766*4882a593Smuzhiyun u32 iidr0; /* Internal IRQ Destination 0 */ 767*4882a593Smuzhiyun u8 res72[12]; 768*4882a593Smuzhiyun u32 iivpr1; /* Internal IRQ Vector/Priority 1 */ 769*4882a593Smuzhiyun u8 res73[12]; 770*4882a593Smuzhiyun u32 iidr1; /* Internal IRQ Destination 1 */ 771*4882a593Smuzhiyun u8 res74[12]; 772*4882a593Smuzhiyun u32 iivpr2; /* Internal IRQ Vector/Priority 2 */ 773*4882a593Smuzhiyun u8 res75[12]; 774*4882a593Smuzhiyun u32 iidr2; /* Internal IRQ Destination 2 */ 775*4882a593Smuzhiyun u8 res76[12]; 776*4882a593Smuzhiyun u32 iivpr3; /* Internal IRQ Vector/Priority 3 */ 777*4882a593Smuzhiyun u8 res77[12]; 778*4882a593Smuzhiyun u32 iidr3; /* Internal IRQ Destination 3 */ 779*4882a593Smuzhiyun u8 res78[12]; 780*4882a593Smuzhiyun u32 iivpr4; /* Internal IRQ Vector/Priority 4 */ 781*4882a593Smuzhiyun u8 res79[12]; 782*4882a593Smuzhiyun u32 iidr4; /* Internal IRQ Destination 4 */ 783*4882a593Smuzhiyun u8 res80[12]; 784*4882a593Smuzhiyun u32 iivpr5; /* Internal IRQ Vector/Priority 5 */ 785*4882a593Smuzhiyun u8 res81[12]; 786*4882a593Smuzhiyun u32 iidr5; /* Internal IRQ Destination 5 */ 787*4882a593Smuzhiyun u8 res82[12]; 788*4882a593Smuzhiyun u32 iivpr6; /* Internal IRQ Vector/Priority 6 */ 789*4882a593Smuzhiyun u8 res83[12]; 790*4882a593Smuzhiyun u32 iidr6; /* Internal IRQ Destination 6 */ 791*4882a593Smuzhiyun u8 res84[12]; 792*4882a593Smuzhiyun u32 iivpr7; /* Internal IRQ Vector/Priority 7 */ 793*4882a593Smuzhiyun u8 res85[12]; 794*4882a593Smuzhiyun u32 iidr7; /* Internal IRQ Destination 7 */ 795*4882a593Smuzhiyun u8 res86[12]; 796*4882a593Smuzhiyun u32 iivpr8; /* Internal IRQ Vector/Priority 8 */ 797*4882a593Smuzhiyun u8 res87[12]; 798*4882a593Smuzhiyun u32 iidr8; /* Internal IRQ Destination 8 */ 799*4882a593Smuzhiyun u8 res88[12]; 800*4882a593Smuzhiyun u32 iivpr9; /* Internal IRQ Vector/Priority 9 */ 801*4882a593Smuzhiyun u8 res89[12]; 802*4882a593Smuzhiyun u32 iidr9; /* Internal IRQ Destination 9 */ 803*4882a593Smuzhiyun u8 res90[12]; 804*4882a593Smuzhiyun u32 iivpr10; /* Internal IRQ Vector/Priority 10 */ 805*4882a593Smuzhiyun u8 res91[12]; 806*4882a593Smuzhiyun u32 iidr10; /* Internal IRQ Destination 10 */ 807*4882a593Smuzhiyun u8 res92[12]; 808*4882a593Smuzhiyun u32 iivpr11; /* Internal IRQ Vector/Priority 11 */ 809*4882a593Smuzhiyun u8 res93[12]; 810*4882a593Smuzhiyun u32 iidr11; /* Internal IRQ Destination 11 */ 811*4882a593Smuzhiyun u8 res94[12]; 812*4882a593Smuzhiyun u32 iivpr12; /* Internal IRQ Vector/Priority 12 */ 813*4882a593Smuzhiyun u8 res95[12]; 814*4882a593Smuzhiyun u32 iidr12; /* Internal IRQ Destination 12 */ 815*4882a593Smuzhiyun u8 res96[12]; 816*4882a593Smuzhiyun u32 iivpr13; /* Internal IRQ Vector/Priority 13 */ 817*4882a593Smuzhiyun u8 res97[12]; 818*4882a593Smuzhiyun u32 iidr13; /* Internal IRQ Destination 13 */ 819*4882a593Smuzhiyun u8 res98[12]; 820*4882a593Smuzhiyun u32 iivpr14; /* Internal IRQ Vector/Priority 14 */ 821*4882a593Smuzhiyun u8 res99[12]; 822*4882a593Smuzhiyun u32 iidr14; /* Internal IRQ Destination 14 */ 823*4882a593Smuzhiyun u8 res100[12]; 824*4882a593Smuzhiyun u32 iivpr15; /* Internal IRQ Vector/Priority 15 */ 825*4882a593Smuzhiyun u8 res101[12]; 826*4882a593Smuzhiyun u32 iidr15; /* Internal IRQ Destination 15 */ 827*4882a593Smuzhiyun u8 res102[12]; 828*4882a593Smuzhiyun u32 iivpr16; /* Internal IRQ Vector/Priority 16 */ 829*4882a593Smuzhiyun u8 res103[12]; 830*4882a593Smuzhiyun u32 iidr16; /* Internal IRQ Destination 16 */ 831*4882a593Smuzhiyun u8 res104[12]; 832*4882a593Smuzhiyun u32 iivpr17; /* Internal IRQ Vector/Priority 17 */ 833*4882a593Smuzhiyun u8 res105[12]; 834*4882a593Smuzhiyun u32 iidr17; /* Internal IRQ Destination 17 */ 835*4882a593Smuzhiyun u8 res106[12]; 836*4882a593Smuzhiyun u32 iivpr18; /* Internal IRQ Vector/Priority 18 */ 837*4882a593Smuzhiyun u8 res107[12]; 838*4882a593Smuzhiyun u32 iidr18; /* Internal IRQ Destination 18 */ 839*4882a593Smuzhiyun u8 res108[12]; 840*4882a593Smuzhiyun u32 iivpr19; /* Internal IRQ Vector/Priority 19 */ 841*4882a593Smuzhiyun u8 res109[12]; 842*4882a593Smuzhiyun u32 iidr19; /* Internal IRQ Destination 19 */ 843*4882a593Smuzhiyun u8 res110[12]; 844*4882a593Smuzhiyun u32 iivpr20; /* Internal IRQ Vector/Priority 20 */ 845*4882a593Smuzhiyun u8 res111[12]; 846*4882a593Smuzhiyun u32 iidr20; /* Internal IRQ Destination 20 */ 847*4882a593Smuzhiyun u8 res112[12]; 848*4882a593Smuzhiyun u32 iivpr21; /* Internal IRQ Vector/Priority 21 */ 849*4882a593Smuzhiyun u8 res113[12]; 850*4882a593Smuzhiyun u32 iidr21; /* Internal IRQ Destination 21 */ 851*4882a593Smuzhiyun u8 res114[12]; 852*4882a593Smuzhiyun u32 iivpr22; /* Internal IRQ Vector/Priority 22 */ 853*4882a593Smuzhiyun u8 res115[12]; 854*4882a593Smuzhiyun u32 iidr22; /* Internal IRQ Destination 22 */ 855*4882a593Smuzhiyun u8 res116[12]; 856*4882a593Smuzhiyun u32 iivpr23; /* Internal IRQ Vector/Priority 23 */ 857*4882a593Smuzhiyun u8 res117[12]; 858*4882a593Smuzhiyun u32 iidr23; /* Internal IRQ Destination 23 */ 859*4882a593Smuzhiyun u8 res118[12]; 860*4882a593Smuzhiyun u32 iivpr24; /* Internal IRQ Vector/Priority 24 */ 861*4882a593Smuzhiyun u8 res119[12]; 862*4882a593Smuzhiyun u32 iidr24; /* Internal IRQ Destination 24 */ 863*4882a593Smuzhiyun u8 res120[12]; 864*4882a593Smuzhiyun u32 iivpr25; /* Internal IRQ Vector/Priority 25 */ 865*4882a593Smuzhiyun u8 res121[12]; 866*4882a593Smuzhiyun u32 iidr25; /* Internal IRQ Destination 25 */ 867*4882a593Smuzhiyun u8 res122[12]; 868*4882a593Smuzhiyun u32 iivpr26; /* Internal IRQ Vector/Priority 26 */ 869*4882a593Smuzhiyun u8 res123[12]; 870*4882a593Smuzhiyun u32 iidr26; /* Internal IRQ Destination 26 */ 871*4882a593Smuzhiyun u8 res124[12]; 872*4882a593Smuzhiyun u32 iivpr27; /* Internal IRQ Vector/Priority 27 */ 873*4882a593Smuzhiyun u8 res125[12]; 874*4882a593Smuzhiyun u32 iidr27; /* Internal IRQ Destination 27 */ 875*4882a593Smuzhiyun u8 res126[12]; 876*4882a593Smuzhiyun u32 iivpr28; /* Internal IRQ Vector/Priority 28 */ 877*4882a593Smuzhiyun u8 res127[12]; 878*4882a593Smuzhiyun u32 iidr28; /* Internal IRQ Destination 28 */ 879*4882a593Smuzhiyun u8 res128[12]; 880*4882a593Smuzhiyun u32 iivpr29; /* Internal IRQ Vector/Priority 29 */ 881*4882a593Smuzhiyun u8 res129[12]; 882*4882a593Smuzhiyun u32 iidr29; /* Internal IRQ Destination 29 */ 883*4882a593Smuzhiyun u8 res130[12]; 884*4882a593Smuzhiyun u32 iivpr30; /* Internal IRQ Vector/Priority 30 */ 885*4882a593Smuzhiyun u8 res131[12]; 886*4882a593Smuzhiyun u32 iidr30; /* Internal IRQ Destination 30 */ 887*4882a593Smuzhiyun u8 res132[12]; 888*4882a593Smuzhiyun u32 iivpr31; /* Internal IRQ Vector/Priority 31 */ 889*4882a593Smuzhiyun u8 res133[12]; 890*4882a593Smuzhiyun u32 iidr31; /* Internal IRQ Destination 31 */ 891*4882a593Smuzhiyun u8 res134[4108]; 892*4882a593Smuzhiyun u32 mivpr0; /* Messaging IRQ Vector/Priority 0 */ 893*4882a593Smuzhiyun u8 res135[12]; 894*4882a593Smuzhiyun u32 midr0; /* Messaging IRQ Destination 0 */ 895*4882a593Smuzhiyun u8 res136[12]; 896*4882a593Smuzhiyun u32 mivpr1; /* Messaging IRQ Vector/Priority 1 */ 897*4882a593Smuzhiyun u8 res137[12]; 898*4882a593Smuzhiyun u32 midr1; /* Messaging IRQ Destination 1 */ 899*4882a593Smuzhiyun u8 res138[12]; 900*4882a593Smuzhiyun u32 mivpr2; /* Messaging IRQ Vector/Priority 2 */ 901*4882a593Smuzhiyun u8 res139[12]; 902*4882a593Smuzhiyun u32 midr2; /* Messaging IRQ Destination 2 */ 903*4882a593Smuzhiyun u8 res140[12]; 904*4882a593Smuzhiyun u32 mivpr3; /* Messaging IRQ Vector/Priority 3 */ 905*4882a593Smuzhiyun u8 res141[12]; 906*4882a593Smuzhiyun u32 midr3; /* Messaging IRQ Destination 3 */ 907*4882a593Smuzhiyun u8 res142[59852]; 908*4882a593Smuzhiyun u32 ipi0dr0; /* Processor 0 Interprocessor IRQ Dispatch 0 */ 909*4882a593Smuzhiyun u8 res143[12]; 910*4882a593Smuzhiyun u32 ipi0dr1; /* Processor 0 Interprocessor IRQ Dispatch 1 */ 911*4882a593Smuzhiyun u8 res144[12]; 912*4882a593Smuzhiyun u32 ipi0dr2; /* Processor 0 Interprocessor IRQ Dispatch 2 */ 913*4882a593Smuzhiyun u8 res145[12]; 914*4882a593Smuzhiyun u32 ipi0dr3; /* Processor 0 Interprocessor IRQ Dispatch 3 */ 915*4882a593Smuzhiyun u8 res146[12]; 916*4882a593Smuzhiyun u32 ctpr0; /* Current Task Priority for Processor 0 */ 917*4882a593Smuzhiyun u8 res147[12]; 918*4882a593Smuzhiyun u32 whoami0; /* Who Am I for Processor 0 */ 919*4882a593Smuzhiyun u8 res148[12]; 920*4882a593Smuzhiyun u32 iack0; /* IRQ Acknowledge for Processor 0 */ 921*4882a593Smuzhiyun u8 res149[12]; 922*4882a593Smuzhiyun u32 eoi0; /* End Of IRQ for Processor 0 */ 923*4882a593Smuzhiyun u8 res150[130892]; 924*4882a593Smuzhiyun } ccsr_pic_t; 925*4882a593Smuzhiyun 926*4882a593Smuzhiyun /* CPM Block */ 927*4882a593Smuzhiyun #ifndef CONFIG_CPM2 928*4882a593Smuzhiyun typedef struct ccsr_cpm { 929*4882a593Smuzhiyun u8 res[262144]; 930*4882a593Smuzhiyun } ccsr_cpm_t; 931*4882a593Smuzhiyun #else 932*4882a593Smuzhiyun /* 933*4882a593Smuzhiyun * DPARM 934*4882a593Smuzhiyun * General SIU 935*4882a593Smuzhiyun */ 936*4882a593Smuzhiyun typedef struct ccsr_cpm_siu { 937*4882a593Smuzhiyun u8 res1[80]; 938*4882a593Smuzhiyun u32 smaer; 939*4882a593Smuzhiyun u32 smser; 940*4882a593Smuzhiyun u32 smevr; 941*4882a593Smuzhiyun u8 res2[4]; 942*4882a593Smuzhiyun u32 lmaer; 943*4882a593Smuzhiyun u32 lmser; 944*4882a593Smuzhiyun u32 lmevr; 945*4882a593Smuzhiyun u8 res3[2964]; 946*4882a593Smuzhiyun } ccsr_cpm_siu_t; 947*4882a593Smuzhiyun 948*4882a593Smuzhiyun /* IRQ Controller */ 949*4882a593Smuzhiyun typedef struct ccsr_cpm_intctl { 950*4882a593Smuzhiyun u16 sicr; 951*4882a593Smuzhiyun u8 res1[2]; 952*4882a593Smuzhiyun u32 sivec; 953*4882a593Smuzhiyun u32 sipnrh; 954*4882a593Smuzhiyun u32 sipnrl; 955*4882a593Smuzhiyun u32 siprr; 956*4882a593Smuzhiyun u32 scprrh; 957*4882a593Smuzhiyun u32 scprrl; 958*4882a593Smuzhiyun u32 simrh; 959*4882a593Smuzhiyun u32 simrl; 960*4882a593Smuzhiyun u32 siexr; 961*4882a593Smuzhiyun u8 res2[88]; 962*4882a593Smuzhiyun u32 sccr; 963*4882a593Smuzhiyun u8 res3[124]; 964*4882a593Smuzhiyun } ccsr_cpm_intctl_t; 965*4882a593Smuzhiyun 966*4882a593Smuzhiyun /* input/output port */ 967*4882a593Smuzhiyun typedef struct ccsr_cpm_iop { 968*4882a593Smuzhiyun u32 pdira; 969*4882a593Smuzhiyun u32 ppara; 970*4882a593Smuzhiyun u32 psora; 971*4882a593Smuzhiyun u32 podra; 972*4882a593Smuzhiyun u32 pdata; 973*4882a593Smuzhiyun u8 res1[12]; 974*4882a593Smuzhiyun u32 pdirb; 975*4882a593Smuzhiyun u32 pparb; 976*4882a593Smuzhiyun u32 psorb; 977*4882a593Smuzhiyun u32 podrb; 978*4882a593Smuzhiyun u32 pdatb; 979*4882a593Smuzhiyun u8 res2[12]; 980*4882a593Smuzhiyun u32 pdirc; 981*4882a593Smuzhiyun u32 pparc; 982*4882a593Smuzhiyun u32 psorc; 983*4882a593Smuzhiyun u32 podrc; 984*4882a593Smuzhiyun u32 pdatc; 985*4882a593Smuzhiyun u8 res3[12]; 986*4882a593Smuzhiyun u32 pdird; 987*4882a593Smuzhiyun u32 ppard; 988*4882a593Smuzhiyun u32 psord; 989*4882a593Smuzhiyun u32 podrd; 990*4882a593Smuzhiyun u32 pdatd; 991*4882a593Smuzhiyun u8 res4[12]; 992*4882a593Smuzhiyun } ccsr_cpm_iop_t; 993*4882a593Smuzhiyun 994*4882a593Smuzhiyun /* CPM timers */ 995*4882a593Smuzhiyun typedef struct ccsr_cpm_timer { 996*4882a593Smuzhiyun u8 tgcr1; 997*4882a593Smuzhiyun u8 res1[3]; 998*4882a593Smuzhiyun u8 tgcr2; 999*4882a593Smuzhiyun u8 res2[11]; 1000*4882a593Smuzhiyun u16 tmr1; 1001*4882a593Smuzhiyun u16 tmr2; 1002*4882a593Smuzhiyun u16 trr1; 1003*4882a593Smuzhiyun u16 trr2; 1004*4882a593Smuzhiyun u16 tcr1; 1005*4882a593Smuzhiyun u16 tcr2; 1006*4882a593Smuzhiyun u16 tcn1; 1007*4882a593Smuzhiyun u16 tcn2; 1008*4882a593Smuzhiyun u16 tmr3; 1009*4882a593Smuzhiyun u16 tmr4; 1010*4882a593Smuzhiyun u16 trr3; 1011*4882a593Smuzhiyun u16 trr4; 1012*4882a593Smuzhiyun u16 tcr3; 1013*4882a593Smuzhiyun u16 tcr4; 1014*4882a593Smuzhiyun u16 tcn3; 1015*4882a593Smuzhiyun u16 tcn4; 1016*4882a593Smuzhiyun u16 ter1; 1017*4882a593Smuzhiyun u16 ter2; 1018*4882a593Smuzhiyun u16 ter3; 1019*4882a593Smuzhiyun u16 ter4; 1020*4882a593Smuzhiyun u8 res3[608]; 1021*4882a593Smuzhiyun } ccsr_cpm_timer_t; 1022*4882a593Smuzhiyun 1023*4882a593Smuzhiyun /* SDMA */ 1024*4882a593Smuzhiyun typedef struct ccsr_cpm_sdma { 1025*4882a593Smuzhiyun u8 sdsr; 1026*4882a593Smuzhiyun u8 res1[3]; 1027*4882a593Smuzhiyun u8 sdmr; 1028*4882a593Smuzhiyun u8 res2[739]; 1029*4882a593Smuzhiyun } ccsr_cpm_sdma_t; 1030*4882a593Smuzhiyun 1031*4882a593Smuzhiyun /* FCC1 */ 1032*4882a593Smuzhiyun typedef struct ccsr_cpm_fcc1 { 1033*4882a593Smuzhiyun u32 gfmr; 1034*4882a593Smuzhiyun u32 fpsmr; 1035*4882a593Smuzhiyun u16 ftodr; 1036*4882a593Smuzhiyun u8 res1[2]; 1037*4882a593Smuzhiyun u16 fdsr; 1038*4882a593Smuzhiyun u8 res2[2]; 1039*4882a593Smuzhiyun u16 fcce; 1040*4882a593Smuzhiyun u8 res3[2]; 1041*4882a593Smuzhiyun u16 fccm; 1042*4882a593Smuzhiyun u8 res4[2]; 1043*4882a593Smuzhiyun u8 fccs; 1044*4882a593Smuzhiyun u8 res5[3]; 1045*4882a593Smuzhiyun u8 ftirr_phy[4]; 1046*4882a593Smuzhiyun } ccsr_cpm_fcc1_t; 1047*4882a593Smuzhiyun 1048*4882a593Smuzhiyun /* FCC2 */ 1049*4882a593Smuzhiyun typedef struct ccsr_cpm_fcc2 { 1050*4882a593Smuzhiyun u32 gfmr; 1051*4882a593Smuzhiyun u32 fpsmr; 1052*4882a593Smuzhiyun u16 ftodr; 1053*4882a593Smuzhiyun u8 res1[2]; 1054*4882a593Smuzhiyun u16 fdsr; 1055*4882a593Smuzhiyun u8 res2[2]; 1056*4882a593Smuzhiyun u16 fcce; 1057*4882a593Smuzhiyun u8 res3[2]; 1058*4882a593Smuzhiyun u16 fccm; 1059*4882a593Smuzhiyun u8 res4[2]; 1060*4882a593Smuzhiyun u8 fccs; 1061*4882a593Smuzhiyun u8 res5[3]; 1062*4882a593Smuzhiyun u8 ftirr_phy[4]; 1063*4882a593Smuzhiyun } ccsr_cpm_fcc2_t; 1064*4882a593Smuzhiyun 1065*4882a593Smuzhiyun /* FCC3 */ 1066*4882a593Smuzhiyun typedef struct ccsr_cpm_fcc3 { 1067*4882a593Smuzhiyun u32 gfmr; 1068*4882a593Smuzhiyun u32 fpsmr; 1069*4882a593Smuzhiyun u16 ftodr; 1070*4882a593Smuzhiyun u8 res1[2]; 1071*4882a593Smuzhiyun u16 fdsr; 1072*4882a593Smuzhiyun u8 res2[2]; 1073*4882a593Smuzhiyun u16 fcce; 1074*4882a593Smuzhiyun u8 res3[2]; 1075*4882a593Smuzhiyun u16 fccm; 1076*4882a593Smuzhiyun u8 res4[2]; 1077*4882a593Smuzhiyun u8 fccs; 1078*4882a593Smuzhiyun u8 res5[3]; 1079*4882a593Smuzhiyun u8 res[36]; 1080*4882a593Smuzhiyun } ccsr_cpm_fcc3_t; 1081*4882a593Smuzhiyun 1082*4882a593Smuzhiyun /* FCC1 extended */ 1083*4882a593Smuzhiyun typedef struct ccsr_cpm_fcc1_ext { 1084*4882a593Smuzhiyun u32 firper; 1085*4882a593Smuzhiyun u32 firer; 1086*4882a593Smuzhiyun u32 firsr_h; 1087*4882a593Smuzhiyun u32 firsr_l; 1088*4882a593Smuzhiyun u8 gfemr; 1089*4882a593Smuzhiyun u8 res[15]; 1090*4882a593Smuzhiyun 1091*4882a593Smuzhiyun } ccsr_cpm_fcc1_ext_t; 1092*4882a593Smuzhiyun 1093*4882a593Smuzhiyun /* FCC2 extended */ 1094*4882a593Smuzhiyun typedef struct ccsr_cpm_fcc2_ext { 1095*4882a593Smuzhiyun u32 firper; 1096*4882a593Smuzhiyun u32 firer; 1097*4882a593Smuzhiyun u32 firsr_h; 1098*4882a593Smuzhiyun u32 firsr_l; 1099*4882a593Smuzhiyun u8 gfemr; 1100*4882a593Smuzhiyun u8 res[31]; 1101*4882a593Smuzhiyun } ccsr_cpm_fcc2_ext_t; 1102*4882a593Smuzhiyun 1103*4882a593Smuzhiyun /* FCC3 extended */ 1104*4882a593Smuzhiyun typedef struct ccsr_cpm_fcc3_ext { 1105*4882a593Smuzhiyun u8 gfemr; 1106*4882a593Smuzhiyun u8 res[47]; 1107*4882a593Smuzhiyun } ccsr_cpm_fcc3_ext_t; 1108*4882a593Smuzhiyun 1109*4882a593Smuzhiyun /* TC layers */ 1110*4882a593Smuzhiyun typedef struct ccsr_cpm_tmp1 { 1111*4882a593Smuzhiyun u8 res[496]; 1112*4882a593Smuzhiyun } ccsr_cpm_tmp1_t; 1113*4882a593Smuzhiyun 1114*4882a593Smuzhiyun /* BRGs:5,6,7,8 */ 1115*4882a593Smuzhiyun typedef struct ccsr_cpm_brg2 { 1116*4882a593Smuzhiyun u32 brgc5; 1117*4882a593Smuzhiyun u32 brgc6; 1118*4882a593Smuzhiyun u32 brgc7; 1119*4882a593Smuzhiyun u32 brgc8; 1120*4882a593Smuzhiyun u8 res[608]; 1121*4882a593Smuzhiyun } ccsr_cpm_brg2_t; 1122*4882a593Smuzhiyun 1123*4882a593Smuzhiyun /* I2C */ 1124*4882a593Smuzhiyun typedef struct ccsr_cpm_i2c { 1125*4882a593Smuzhiyun u8 i2mod; 1126*4882a593Smuzhiyun u8 res1[3]; 1127*4882a593Smuzhiyun u8 i2add; 1128*4882a593Smuzhiyun u8 res2[3]; 1129*4882a593Smuzhiyun u8 i2brg; 1130*4882a593Smuzhiyun u8 res3[3]; 1131*4882a593Smuzhiyun u8 i2com; 1132*4882a593Smuzhiyun u8 res4[3]; 1133*4882a593Smuzhiyun u8 i2cer; 1134*4882a593Smuzhiyun u8 res5[3]; 1135*4882a593Smuzhiyun u8 i2cmr; 1136*4882a593Smuzhiyun u8 res6[331]; 1137*4882a593Smuzhiyun } ccsr_cpm_i2c_t; 1138*4882a593Smuzhiyun 1139*4882a593Smuzhiyun /* CPM core */ 1140*4882a593Smuzhiyun typedef struct ccsr_cpm_cp { 1141*4882a593Smuzhiyun u32 cpcr; 1142*4882a593Smuzhiyun u32 rccr; 1143*4882a593Smuzhiyun u8 res1[14]; 1144*4882a593Smuzhiyun u16 rter; 1145*4882a593Smuzhiyun u8 res2[2]; 1146*4882a593Smuzhiyun u16 rtmr; 1147*4882a593Smuzhiyun u16 rtscr; 1148*4882a593Smuzhiyun u8 res3[2]; 1149*4882a593Smuzhiyun u32 rtsr; 1150*4882a593Smuzhiyun u8 res4[12]; 1151*4882a593Smuzhiyun } ccsr_cpm_cp_t; 1152*4882a593Smuzhiyun 1153*4882a593Smuzhiyun /* BRGs:1,2,3,4 */ 1154*4882a593Smuzhiyun typedef struct ccsr_cpm_brg1 { 1155*4882a593Smuzhiyun u32 brgc1; 1156*4882a593Smuzhiyun u32 brgc2; 1157*4882a593Smuzhiyun u32 brgc3; 1158*4882a593Smuzhiyun u32 brgc4; 1159*4882a593Smuzhiyun } ccsr_cpm_brg1_t; 1160*4882a593Smuzhiyun 1161*4882a593Smuzhiyun /* SCC1-SCC4 */ 1162*4882a593Smuzhiyun typedef struct ccsr_cpm_scc { 1163*4882a593Smuzhiyun u32 gsmrl; 1164*4882a593Smuzhiyun u32 gsmrh; 1165*4882a593Smuzhiyun u16 psmr; 1166*4882a593Smuzhiyun u8 res1[2]; 1167*4882a593Smuzhiyun u16 todr; 1168*4882a593Smuzhiyun u16 dsr; 1169*4882a593Smuzhiyun u16 scce; 1170*4882a593Smuzhiyun u8 res2[2]; 1171*4882a593Smuzhiyun u16 sccm; 1172*4882a593Smuzhiyun u8 res3; 1173*4882a593Smuzhiyun u8 sccs; 1174*4882a593Smuzhiyun u8 res4[8]; 1175*4882a593Smuzhiyun } ccsr_cpm_scc_t; 1176*4882a593Smuzhiyun 1177*4882a593Smuzhiyun typedef struct ccsr_cpm_tmp2 { 1178*4882a593Smuzhiyun u8 res[32]; 1179*4882a593Smuzhiyun } ccsr_cpm_tmp2_t; 1180*4882a593Smuzhiyun 1181*4882a593Smuzhiyun /* SPI */ 1182*4882a593Smuzhiyun typedef struct ccsr_cpm_spi { 1183*4882a593Smuzhiyun u16 spmode; 1184*4882a593Smuzhiyun u8 res1[4]; 1185*4882a593Smuzhiyun u8 spie; 1186*4882a593Smuzhiyun u8 res2[3]; 1187*4882a593Smuzhiyun u8 spim; 1188*4882a593Smuzhiyun u8 res3[2]; 1189*4882a593Smuzhiyun u8 spcom; 1190*4882a593Smuzhiyun u8 res4[82]; 1191*4882a593Smuzhiyun } ccsr_cpm_spi_t; 1192*4882a593Smuzhiyun 1193*4882a593Smuzhiyun /* CPM MUX */ 1194*4882a593Smuzhiyun typedef struct ccsr_cpm_mux { 1195*4882a593Smuzhiyun u8 cmxsi1cr; 1196*4882a593Smuzhiyun u8 res1; 1197*4882a593Smuzhiyun u8 cmxsi2cr; 1198*4882a593Smuzhiyun u8 res2; 1199*4882a593Smuzhiyun u32 cmxfcr; 1200*4882a593Smuzhiyun u32 cmxscr; 1201*4882a593Smuzhiyun u8 res3[2]; 1202*4882a593Smuzhiyun u16 cmxuar; 1203*4882a593Smuzhiyun u8 res4[16]; 1204*4882a593Smuzhiyun } ccsr_cpm_mux_t; 1205*4882a593Smuzhiyun 1206*4882a593Smuzhiyun /* SI,MCC,etc */ 1207*4882a593Smuzhiyun typedef struct ccsr_cpm_tmp3 { 1208*4882a593Smuzhiyun u8 res[58592]; 1209*4882a593Smuzhiyun } ccsr_cpm_tmp3_t; 1210*4882a593Smuzhiyun 1211*4882a593Smuzhiyun typedef struct ccsr_cpm_iram { 1212*4882a593Smuzhiyun u32 iram[8192]; 1213*4882a593Smuzhiyun u8 res[98304]; 1214*4882a593Smuzhiyun } ccsr_cpm_iram_t; 1215*4882a593Smuzhiyun 1216*4882a593Smuzhiyun typedef struct ccsr_cpm { 1217*4882a593Smuzhiyun /* Some references are into the unique & known dpram spaces, 1218*4882a593Smuzhiyun * others are from the generic base. 1219*4882a593Smuzhiyun */ 1220*4882a593Smuzhiyun #define im_dprambase im_dpram1 1221*4882a593Smuzhiyun u8 im_dpram1[16*1024]; 1222*4882a593Smuzhiyun u8 res1[16*1024]; 1223*4882a593Smuzhiyun u8 im_dpram2[16*1024]; 1224*4882a593Smuzhiyun u8 res2[16*1024]; 1225*4882a593Smuzhiyun ccsr_cpm_siu_t im_cpm_siu; /* SIU Configuration */ 1226*4882a593Smuzhiyun ccsr_cpm_intctl_t im_cpm_intctl; /* IRQ Controller */ 1227*4882a593Smuzhiyun ccsr_cpm_iop_t im_cpm_iop; /* IO Port control/status */ 1228*4882a593Smuzhiyun ccsr_cpm_timer_t im_cpm_timer; /* CPM timers */ 1229*4882a593Smuzhiyun ccsr_cpm_sdma_t im_cpm_sdma; /* SDMA control/status */ 1230*4882a593Smuzhiyun ccsr_cpm_fcc1_t im_cpm_fcc1; 1231*4882a593Smuzhiyun ccsr_cpm_fcc2_t im_cpm_fcc2; 1232*4882a593Smuzhiyun ccsr_cpm_fcc3_t im_cpm_fcc3; 1233*4882a593Smuzhiyun ccsr_cpm_fcc1_ext_t im_cpm_fcc1_ext; 1234*4882a593Smuzhiyun ccsr_cpm_fcc2_ext_t im_cpm_fcc2_ext; 1235*4882a593Smuzhiyun ccsr_cpm_fcc3_ext_t im_cpm_fcc3_ext; 1236*4882a593Smuzhiyun ccsr_cpm_tmp1_t im_cpm_tmp1; 1237*4882a593Smuzhiyun ccsr_cpm_brg2_t im_cpm_brg2; 1238*4882a593Smuzhiyun ccsr_cpm_i2c_t im_cpm_i2c; 1239*4882a593Smuzhiyun ccsr_cpm_cp_t im_cpm_cp; 1240*4882a593Smuzhiyun ccsr_cpm_brg1_t im_cpm_brg1; 1241*4882a593Smuzhiyun ccsr_cpm_scc_t im_cpm_scc[4]; 1242*4882a593Smuzhiyun ccsr_cpm_tmp2_t im_cpm_tmp2; 1243*4882a593Smuzhiyun ccsr_cpm_spi_t im_cpm_spi; 1244*4882a593Smuzhiyun ccsr_cpm_mux_t im_cpm_mux; 1245*4882a593Smuzhiyun ccsr_cpm_tmp3_t im_cpm_tmp3; 1246*4882a593Smuzhiyun ccsr_cpm_iram_t im_cpm_iram; 1247*4882a593Smuzhiyun } ccsr_cpm_t; 1248*4882a593Smuzhiyun #endif 1249*4882a593Smuzhiyun 1250*4882a593Smuzhiyun #ifdef CONFIG_SYS_SRIO 1251*4882a593Smuzhiyun /* Architectural regsiters */ 1252*4882a593Smuzhiyun struct rio_arch { 1253*4882a593Smuzhiyun u32 didcar; /* Device Identity CAR */ 1254*4882a593Smuzhiyun u32 dicar; /* Device Information CAR */ 1255*4882a593Smuzhiyun u32 aidcar; /* Assembly Identity CAR */ 1256*4882a593Smuzhiyun u32 aicar; /* Assembly Information CAR */ 1257*4882a593Smuzhiyun u32 pefcar; /* Processing Element Features CAR */ 1258*4882a593Smuzhiyun u8 res0[4]; 1259*4882a593Smuzhiyun u32 socar; /* Source Operations CAR */ 1260*4882a593Smuzhiyun u32 docar; /* Destination Operations CAR */ 1261*4882a593Smuzhiyun u8 res1[32]; 1262*4882a593Smuzhiyun u32 mcsr; /* Mailbox CSR */ 1263*4882a593Smuzhiyun u32 pwdcsr; /* Port-Write and Doorbell CSR */ 1264*4882a593Smuzhiyun u8 res2[4]; 1265*4882a593Smuzhiyun u32 pellccsr; /* Processing Element Logic Layer CCSR */ 1266*4882a593Smuzhiyun u8 res3[12]; 1267*4882a593Smuzhiyun u32 lcsbacsr; /* Local Configuration Space BACSR */ 1268*4882a593Smuzhiyun u32 bdidcsr; /* Base Device ID CSR */ 1269*4882a593Smuzhiyun u8 res4[4]; 1270*4882a593Smuzhiyun u32 hbdidlcsr; /* Host Base Device ID Lock CSR */ 1271*4882a593Smuzhiyun u32 ctcsr; /* Component Tag CSR */ 1272*4882a593Smuzhiyun }; 1273*4882a593Smuzhiyun 1274*4882a593Smuzhiyun /* Extended Features Space: 1x/4x LP-Serial Port registers */ 1275*4882a593Smuzhiyun struct rio_lp_serial_port { 1276*4882a593Smuzhiyun u32 plmreqcsr; /* Port Link Maintenance Request CSR */ 1277*4882a593Smuzhiyun u32 plmrespcsr; /* Port Link Maintenance Response CS */ 1278*4882a593Smuzhiyun u32 plascsr; /* Port Local Ackid Status CSR */ 1279*4882a593Smuzhiyun u8 res0[12]; 1280*4882a593Smuzhiyun u32 pescsr; /* Port Error and Status CSR */ 1281*4882a593Smuzhiyun u32 pccsr; /* Port Control CSR */ 1282*4882a593Smuzhiyun }; 1283*4882a593Smuzhiyun 1284*4882a593Smuzhiyun /* Extended Features Space: 1x/4x LP-Serial registers */ 1285*4882a593Smuzhiyun struct rio_lp_serial { 1286*4882a593Smuzhiyun u32 pmbh0csr; /* Port Maintenance Block Header 0 CSR */ 1287*4882a593Smuzhiyun u8 res0[28]; 1288*4882a593Smuzhiyun u32 pltoccsr; /* Port Link Time-out CCSR */ 1289*4882a593Smuzhiyun u32 prtoccsr; /* Port Response Time-out CCSR */ 1290*4882a593Smuzhiyun u8 res1[20]; 1291*4882a593Smuzhiyun u32 pgccsr; /* Port General CSR */ 1292*4882a593Smuzhiyun struct rio_lp_serial_port port[CONFIG_SYS_FSL_SRIO_MAX_PORTS]; 1293*4882a593Smuzhiyun }; 1294*4882a593Smuzhiyun 1295*4882a593Smuzhiyun /* Logical error reporting registers */ 1296*4882a593Smuzhiyun struct rio_logical_err { 1297*4882a593Smuzhiyun u32 erbh; /* Error Reporting Block Header Register */ 1298*4882a593Smuzhiyun u8 res0[4]; 1299*4882a593Smuzhiyun u32 ltledcsr; /* Logical/Transport layer error DCSR */ 1300*4882a593Smuzhiyun u32 ltleecsr; /* Logical/Transport layer error ECSR */ 1301*4882a593Smuzhiyun u8 res1[4]; 1302*4882a593Smuzhiyun u32 ltlaccsr; /* Logical/Transport layer ACCSR */ 1303*4882a593Smuzhiyun u32 ltldidccsr; /* Logical/Transport layer DID CCSR */ 1304*4882a593Smuzhiyun u32 ltlcccsr; /* Logical/Transport layer control CCSR */ 1305*4882a593Smuzhiyun }; 1306*4882a593Smuzhiyun 1307*4882a593Smuzhiyun /* Physical error reporting port registers */ 1308*4882a593Smuzhiyun struct rio_phys_err_port { 1309*4882a593Smuzhiyun u32 edcsr; /* Port error detect CSR */ 1310*4882a593Smuzhiyun u32 erecsr; /* Port error rate enable CSR */ 1311*4882a593Smuzhiyun u32 ecacsr; /* Port error capture attributes CSR */ 1312*4882a593Smuzhiyun u32 pcseccsr0; /* Port packet/control symbol ECCSR 0 */ 1313*4882a593Smuzhiyun u32 peccsr[3]; /* Port error capture CSR */ 1314*4882a593Smuzhiyun u8 res0[12]; 1315*4882a593Smuzhiyun u32 ercsr; /* Port error rate CSR */ 1316*4882a593Smuzhiyun u32 ertcsr; /* Port error rate threshold CSR */ 1317*4882a593Smuzhiyun u8 res1[16]; 1318*4882a593Smuzhiyun }; 1319*4882a593Smuzhiyun 1320*4882a593Smuzhiyun /* Physical error reporting registers */ 1321*4882a593Smuzhiyun struct rio_phys_err { 1322*4882a593Smuzhiyun struct rio_phys_err_port port[CONFIG_SYS_FSL_SRIO_MAX_PORTS]; 1323*4882a593Smuzhiyun }; 1324*4882a593Smuzhiyun 1325*4882a593Smuzhiyun /* Implementation Space: General Port-Common */ 1326*4882a593Smuzhiyun struct rio_impl_common { 1327*4882a593Smuzhiyun u8 res0[4]; 1328*4882a593Smuzhiyun u32 llcr; /* Logical Layer Configuration Register */ 1329*4882a593Smuzhiyun u8 res1[8]; 1330*4882a593Smuzhiyun u32 epwisr; /* Error / Port-Write Interrupt SR */ 1331*4882a593Smuzhiyun u8 res2[12]; 1332*4882a593Smuzhiyun u32 lretcr; /* Logical Retry Error Threshold CR */ 1333*4882a593Smuzhiyun u8 res3[92]; 1334*4882a593Smuzhiyun u32 pretcr; /* Physical Retry Erorr Threshold CR */ 1335*4882a593Smuzhiyun u8 res4[124]; 1336*4882a593Smuzhiyun }; 1337*4882a593Smuzhiyun 1338*4882a593Smuzhiyun /* Implementation Space: Port Specific */ 1339*4882a593Smuzhiyun struct rio_impl_port_spec { 1340*4882a593Smuzhiyun u32 adidcsr; /* Port Alt. Device ID CSR */ 1341*4882a593Smuzhiyun u8 res0[28]; 1342*4882a593Smuzhiyun u32 ptaacr; /* Port Pass-Through/Accept-All CR */ 1343*4882a593Smuzhiyun u32 lopttlcr; 1344*4882a593Smuzhiyun u8 res1[8]; 1345*4882a593Smuzhiyun u32 iecsr; /* Port Implementation Error CSR */ 1346*4882a593Smuzhiyun u8 res2[12]; 1347*4882a593Smuzhiyun u32 pcr; /* Port Phsyical Configuration Register */ 1348*4882a593Smuzhiyun u8 res3[20]; 1349*4882a593Smuzhiyun u32 slcsr; /* Port Serial Link CSR */ 1350*4882a593Smuzhiyun u8 res4[4]; 1351*4882a593Smuzhiyun u32 sleicr; /* Port Serial Link Error Injection */ 1352*4882a593Smuzhiyun u32 a0txcr; /* Port Arbitration 0 Tx CR */ 1353*4882a593Smuzhiyun u32 a1txcr; /* Port Arbitration 1 Tx CR */ 1354*4882a593Smuzhiyun u32 a2txcr; /* Port Arbitration 2 Tx CR */ 1355*4882a593Smuzhiyun u32 mreqtxbacr[3]; /* Port Request Tx Buffer ACR */ 1356*4882a593Smuzhiyun u32 mrspfctxbacr; /* Port Response/Flow Control Tx Buffer ACR */ 1357*4882a593Smuzhiyun }; 1358*4882a593Smuzhiyun 1359*4882a593Smuzhiyun /* Implementation Space: register */ 1360*4882a593Smuzhiyun struct rio_implement { 1361*4882a593Smuzhiyun struct rio_impl_common com; 1362*4882a593Smuzhiyun struct rio_impl_port_spec port[CONFIG_SYS_FSL_SRIO_MAX_PORTS]; 1363*4882a593Smuzhiyun }; 1364*4882a593Smuzhiyun 1365*4882a593Smuzhiyun /* Revision Control Register */ 1366*4882a593Smuzhiyun struct rio_rev_ctrl { 1367*4882a593Smuzhiyun u32 ipbrr[2]; /* IP Block Revision Register */ 1368*4882a593Smuzhiyun }; 1369*4882a593Smuzhiyun 1370*4882a593Smuzhiyun struct rio_atmu_row { 1371*4882a593Smuzhiyun u32 rowtar; /* RapidIO Outbound Window TAR */ 1372*4882a593Smuzhiyun u32 rowtear; /* RapidIO Outbound Window TEAR */ 1373*4882a593Smuzhiyun u32 rowbar; 1374*4882a593Smuzhiyun u8 res0[4]; 1375*4882a593Smuzhiyun u32 rowar; /* RapidIO Outbound Attributes Register */ 1376*4882a593Smuzhiyun u32 rowsr[3]; /* Port RapidIO outbound window segment register */ 1377*4882a593Smuzhiyun }; 1378*4882a593Smuzhiyun 1379*4882a593Smuzhiyun struct rio_atmu_riw { 1380*4882a593Smuzhiyun u32 riwtar; /* RapidIO Inbound Window Translation AR */ 1381*4882a593Smuzhiyun u8 res0[4]; 1382*4882a593Smuzhiyun u32 riwbar; /* RapidIO Inbound Window Base AR */ 1383*4882a593Smuzhiyun u8 res1[4]; 1384*4882a593Smuzhiyun u32 riwar; /* RapidIO Inbound Attributes Register */ 1385*4882a593Smuzhiyun u8 res2[12]; 1386*4882a593Smuzhiyun }; 1387*4882a593Smuzhiyun 1388*4882a593Smuzhiyun /* ATMU window registers */ 1389*4882a593Smuzhiyun struct rio_atmu_win { 1390*4882a593Smuzhiyun struct rio_atmu_row outbw[CONFIG_SYS_FSL_SRIO_OB_WIN_NUM]; 1391*4882a593Smuzhiyun u8 res0[64]; 1392*4882a593Smuzhiyun struct rio_atmu_riw inbw[CONFIG_SYS_FSL_SRIO_IB_WIN_NUM]; 1393*4882a593Smuzhiyun }; 1394*4882a593Smuzhiyun 1395*4882a593Smuzhiyun struct rio_atmu { 1396*4882a593Smuzhiyun struct rio_atmu_win port[CONFIG_SYS_FSL_SRIO_MAX_PORTS]; 1397*4882a593Smuzhiyun }; 1398*4882a593Smuzhiyun 1399*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_RMU 1400*4882a593Smuzhiyun struct rio_msg { 1401*4882a593Smuzhiyun u32 omr; /* Outbound Mode Register */ 1402*4882a593Smuzhiyun u32 osr; /* Outbound Status Register */ 1403*4882a593Smuzhiyun u32 eodqdpar; /* Extended Outbound DQ DPAR */ 1404*4882a593Smuzhiyun u32 odqdpar; /* Outbound Descriptor Queue DPAR */ 1405*4882a593Smuzhiyun u32 eosar; /* Extended Outbound Unit Source AR */ 1406*4882a593Smuzhiyun u32 osar; /* Outbound Unit Source AR */ 1407*4882a593Smuzhiyun u32 odpr; /* Outbound Destination Port Register */ 1408*4882a593Smuzhiyun u32 odatr; /* Outbound Destination Attributes Register */ 1409*4882a593Smuzhiyun u32 odcr; /* Outbound Doubleword Count Register */ 1410*4882a593Smuzhiyun u32 eodqepar; /* Extended Outbound DQ EPAR */ 1411*4882a593Smuzhiyun u32 odqepar; /* Outbound Descriptor Queue EPAR */ 1412*4882a593Smuzhiyun u32 oretr; /* Outbound Retry Error Threshold Register */ 1413*4882a593Smuzhiyun u32 omgr; /* Outbound Multicast Group Register */ 1414*4882a593Smuzhiyun u32 omlr; /* Outbound Multicast List Register */ 1415*4882a593Smuzhiyun u8 res0[40]; 1416*4882a593Smuzhiyun u32 imr; /* Outbound Mode Register */ 1417*4882a593Smuzhiyun u32 isr; /* Inbound Status Register */ 1418*4882a593Smuzhiyun u32 eidqdpar; /* Extended Inbound Descriptor Queue DPAR */ 1419*4882a593Smuzhiyun u32 idqdpar; /* Inbound Descriptor Queue DPAR */ 1420*4882a593Smuzhiyun u32 eifqepar; /* Extended Inbound Frame Queue EPAR */ 1421*4882a593Smuzhiyun u32 ifqepar; /* Inbound Frame Queue EPAR */ 1422*4882a593Smuzhiyun u32 imirir; /* Inbound Maximum Interrutp RIR */ 1423*4882a593Smuzhiyun u8 res1[4]; 1424*4882a593Smuzhiyun u32 eihqepar; /* Extended inbound message header queue EPAR */ 1425*4882a593Smuzhiyun u32 ihqepar; /* Inbound message header queue EPAR */ 1426*4882a593Smuzhiyun u8 res2[120]; 1427*4882a593Smuzhiyun }; 1428*4882a593Smuzhiyun 1429*4882a593Smuzhiyun struct rio_dbell { 1430*4882a593Smuzhiyun u32 odmr; /* Outbound Doorbell Mode Register */ 1431*4882a593Smuzhiyun u32 odsr; /* Outbound Doorbell Status Register */ 1432*4882a593Smuzhiyun u8 res0[16]; 1433*4882a593Smuzhiyun u32 oddpr; /* Outbound Doorbell Destination Port */ 1434*4882a593Smuzhiyun u32 oddatr; /* Outbound Doorbell Destination AR */ 1435*4882a593Smuzhiyun u8 res1[12]; 1436*4882a593Smuzhiyun u32 oddretr; /* Outbound Doorbell Retry Threshold CR */ 1437*4882a593Smuzhiyun u8 res2[48]; 1438*4882a593Smuzhiyun u32 idmr; /* Inbound Doorbell Mode Register */ 1439*4882a593Smuzhiyun u32 idsr; /* Inbound Doorbell Status Register */ 1440*4882a593Smuzhiyun u32 iedqdpar; /* Extended Inbound Doorbell Queue DPAR */ 1441*4882a593Smuzhiyun u32 iqdpar; /* Inbound Doorbell Queue DPAR */ 1442*4882a593Smuzhiyun u32 iedqepar; /* Extended Inbound Doorbell Queue EPAR */ 1443*4882a593Smuzhiyun u32 idqepar; /* Inbound Doorbell Queue EPAR */ 1444*4882a593Smuzhiyun u32 idmirir; /* Inbound Doorbell Max Interrupt RIR */ 1445*4882a593Smuzhiyun }; 1446*4882a593Smuzhiyun 1447*4882a593Smuzhiyun struct rio_pw { 1448*4882a593Smuzhiyun u32 pwmr; /* Port-Write Mode Register */ 1449*4882a593Smuzhiyun u32 pwsr; /* Port-Write Status Register */ 1450*4882a593Smuzhiyun u32 epwqbar; /* Extended Port-Write Queue BAR */ 1451*4882a593Smuzhiyun u32 pwqbar; /* Port-Write Queue Base Address Register */ 1452*4882a593Smuzhiyun }; 1453*4882a593Smuzhiyun #endif 1454*4882a593Smuzhiyun 1455*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_SRIO_LIODN 1456*4882a593Smuzhiyun struct rio_liodn { 1457*4882a593Smuzhiyun u32 plbr; 1458*4882a593Smuzhiyun u8 res0[28]; 1459*4882a593Smuzhiyun u32 plaor; 1460*4882a593Smuzhiyun u8 res1[12]; 1461*4882a593Smuzhiyun u32 pludr; 1462*4882a593Smuzhiyun u32 plldr; 1463*4882a593Smuzhiyun u8 res2[456]; 1464*4882a593Smuzhiyun }; 1465*4882a593Smuzhiyun #endif 1466*4882a593Smuzhiyun 1467*4882a593Smuzhiyun /* RapidIO Registers */ 1468*4882a593Smuzhiyun struct ccsr_rio { 1469*4882a593Smuzhiyun struct rio_arch arch; 1470*4882a593Smuzhiyun u8 res0[144]; 1471*4882a593Smuzhiyun struct rio_lp_serial lp_serial; 1472*4882a593Smuzhiyun u8 res1[1152]; 1473*4882a593Smuzhiyun struct rio_logical_err logical_err; 1474*4882a593Smuzhiyun u8 res2[32]; 1475*4882a593Smuzhiyun struct rio_phys_err phys_err; 1476*4882a593Smuzhiyun u8 res3[63808]; 1477*4882a593Smuzhiyun struct rio_implement impl; 1478*4882a593Smuzhiyun u8 res4[2552]; 1479*4882a593Smuzhiyun struct rio_rev_ctrl rev; 1480*4882a593Smuzhiyun struct rio_atmu atmu; 1481*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_RMU 1482*4882a593Smuzhiyun u8 res5[8192]; 1483*4882a593Smuzhiyun struct rio_msg msg[CONFIG_SYS_FSL_SRIO_MSG_UNIT_NUM]; 1484*4882a593Smuzhiyun u8 res6[512]; 1485*4882a593Smuzhiyun struct rio_dbell dbell; 1486*4882a593Smuzhiyun u8 res7[100]; 1487*4882a593Smuzhiyun struct rio_pw pw; 1488*4882a593Smuzhiyun #endif 1489*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_SRIO_LIODN 1490*4882a593Smuzhiyun u8 res5[8192]; 1491*4882a593Smuzhiyun struct rio_liodn liodn[CONFIG_SYS_FSL_SRIO_MAX_PORTS]; 1492*4882a593Smuzhiyun #endif 1493*4882a593Smuzhiyun }; 1494*4882a593Smuzhiyun #endif 1495*4882a593Smuzhiyun 1496*4882a593Smuzhiyun /* Quick Engine Block Pin Muxing Registers */ 1497*4882a593Smuzhiyun typedef struct par_io { 1498*4882a593Smuzhiyun u32 cpodr; 1499*4882a593Smuzhiyun u32 cpdat; 1500*4882a593Smuzhiyun u32 cpdir1; 1501*4882a593Smuzhiyun u32 cpdir2; 1502*4882a593Smuzhiyun u32 cppar1; 1503*4882a593Smuzhiyun u32 cppar2; 1504*4882a593Smuzhiyun u8 res[8]; 1505*4882a593Smuzhiyun } par_io_t; 1506*4882a593Smuzhiyun 1507*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_CPC 1508*4882a593Smuzhiyun /* 1509*4882a593Smuzhiyun * Define a single offset that is the start of all the CPC register 1510*4882a593Smuzhiyun * blocks - if there is more than one CPC, we expect these to be 1511*4882a593Smuzhiyun * contiguous 4k regions 1512*4882a593Smuzhiyun */ 1513*4882a593Smuzhiyun 1514*4882a593Smuzhiyun typedef struct cpc_corenet { 1515*4882a593Smuzhiyun u32 cpccsr0; /* Config/status reg */ 1516*4882a593Smuzhiyun u32 res1; 1517*4882a593Smuzhiyun u32 cpccfg0; /* Configuration register */ 1518*4882a593Smuzhiyun u32 res2; 1519*4882a593Smuzhiyun u32 cpcewcr0; /* External Write reg 0 */ 1520*4882a593Smuzhiyun u32 cpcewabr0; /* External write base reg 0 */ 1521*4882a593Smuzhiyun u32 res3[2]; 1522*4882a593Smuzhiyun u32 cpcewcr1; /* External Write reg 1 */ 1523*4882a593Smuzhiyun u32 cpcewabr1; /* External write base reg 1 */ 1524*4882a593Smuzhiyun u32 res4[54]; 1525*4882a593Smuzhiyun u32 cpcsrcr1; /* SRAM control reg 1 */ 1526*4882a593Smuzhiyun u32 cpcsrcr0; /* SRAM control reg 0 */ 1527*4882a593Smuzhiyun u32 res5[62]; 1528*4882a593Smuzhiyun struct { 1529*4882a593Smuzhiyun u32 id; /* partition ID */ 1530*4882a593Smuzhiyun u32 res; 1531*4882a593Smuzhiyun u32 alloc; /* partition allocation */ 1532*4882a593Smuzhiyun u32 way; /* partition way */ 1533*4882a593Smuzhiyun } partition_regs[16]; 1534*4882a593Smuzhiyun u32 res6[704]; 1535*4882a593Smuzhiyun u32 cpcerrinjhi; /* Error injection high */ 1536*4882a593Smuzhiyun u32 cpcerrinjlo; /* Error injection lo */ 1537*4882a593Smuzhiyun u32 cpcerrinjctl; /* Error injection control */ 1538*4882a593Smuzhiyun u32 res7[5]; 1539*4882a593Smuzhiyun u32 cpccaptdatahi; /* capture data high */ 1540*4882a593Smuzhiyun u32 cpccaptdatalo; /* capture data low */ 1541*4882a593Smuzhiyun u32 cpcaptecc; /* capture ECC */ 1542*4882a593Smuzhiyun u32 res8[5]; 1543*4882a593Smuzhiyun u32 cpcerrdet; /* error detect */ 1544*4882a593Smuzhiyun u32 cpcerrdis; /* error disable */ 1545*4882a593Smuzhiyun u32 cpcerrinten; /* errir interrupt enable */ 1546*4882a593Smuzhiyun u32 cpcerrattr; /* error attribute */ 1547*4882a593Smuzhiyun u32 cpcerreaddr; /* error extended address */ 1548*4882a593Smuzhiyun u32 cpcerraddr; /* error address */ 1549*4882a593Smuzhiyun u32 cpcerrctl; /* error control */ 1550*4882a593Smuzhiyun u32 res9[41]; /* pad out to 4k */ 1551*4882a593Smuzhiyun u32 cpchdbcr0; /* hardware debug control register 0 */ 1552*4882a593Smuzhiyun u32 res10[63]; /* pad out to 4k */ 1553*4882a593Smuzhiyun } cpc_corenet_t; 1554*4882a593Smuzhiyun 1555*4882a593Smuzhiyun #define CPC_CSR0_CE 0x80000000 /* Cache Enable */ 1556*4882a593Smuzhiyun #define CPC_CSR0_PE 0x40000000 /* Enable ECC */ 1557*4882a593Smuzhiyun #define CPC_CSR0_FI 0x00200000 /* Cache Flash Invalidate */ 1558*4882a593Smuzhiyun #define CPC_CSR0_WT 0x00080000 /* Write-through mode */ 1559*4882a593Smuzhiyun #define CPC_CSR0_FL 0x00000800 /* Hardware cache flush */ 1560*4882a593Smuzhiyun #define CPC_CSR0_LFC 0x00000400 /* Cache Lock Flash Clear */ 1561*4882a593Smuzhiyun #define CPC_CFG0_SZ_MASK 0x00003fff 1562*4882a593Smuzhiyun #define CPC_CFG0_SZ_K(x) ((x & CPC_CFG0_SZ_MASK) << 6) 1563*4882a593Smuzhiyun #define CPC_CFG0_NUM_WAYS(x) (((x >> 14) & 0x1f) + 1) 1564*4882a593Smuzhiyun #define CPC_CFG0_LINE_SZ(x) ((((x >> 23) & 0x3) + 1) * 32) 1565*4882a593Smuzhiyun #define CPC_SRCR1_SRBARU_MASK 0x0000ffff 1566*4882a593Smuzhiyun #define CPC_SRCR1_SRBARU(x) (((unsigned long long)x >> 32) \ 1567*4882a593Smuzhiyun & CPC_SRCR1_SRBARU_MASK) 1568*4882a593Smuzhiyun #define CPC_SRCR0_SRBARL_MASK 0xffff8000 1569*4882a593Smuzhiyun #define CPC_SRCR0_SRBARL(x) (x & CPC_SRCR0_SRBARL_MASK) 1570*4882a593Smuzhiyun #define CPC_SRCR0_INTLVEN 0x00000100 1571*4882a593Smuzhiyun #define CPC_SRCR0_SRAMSZ_1_WAY 0x00000000 1572*4882a593Smuzhiyun #define CPC_SRCR0_SRAMSZ_2_WAY 0x00000002 1573*4882a593Smuzhiyun #define CPC_SRCR0_SRAMSZ_4_WAY 0x00000004 1574*4882a593Smuzhiyun #define CPC_SRCR0_SRAMSZ_8_WAY 0x00000006 1575*4882a593Smuzhiyun #define CPC_SRCR0_SRAMSZ_16_WAY 0x00000008 1576*4882a593Smuzhiyun #define CPC_SRCR0_SRAMSZ_32_WAY 0x0000000a 1577*4882a593Smuzhiyun #define CPC_SRCR0_SRAMEN 0x00000001 1578*4882a593Smuzhiyun #define CPC_ERRDIS_TMHITDIS 0x00000080 /* multi-way hit disable */ 1579*4882a593Smuzhiyun #define CPC_HDBCR0_CDQ_SPEC_DIS 0x08000000 1580*4882a593Smuzhiyun #define CPC_HDBCR0_TAG_ECC_SCRUB_DIS 0x01000000 1581*4882a593Smuzhiyun #define CPC_HDBCR0_DATA_ECC_SCRUB_DIS 0x00400000 1582*4882a593Smuzhiyun #define CPC_HDBCR0_SPLRU_LEVEL_EN 0x001e0000 1583*4882a593Smuzhiyun #endif /* CONFIG_SYS_FSL_CPC */ 1584*4882a593Smuzhiyun 1585*4882a593Smuzhiyun /* Global Utilities Block */ 1586*4882a593Smuzhiyun #ifdef CONFIG_FSL_CORENET 1587*4882a593Smuzhiyun typedef struct ccsr_gur { 1588*4882a593Smuzhiyun u32 porsr1; /* POR status 1 */ 1589*4882a593Smuzhiyun u32 porsr2; /* POR status 2 */ 1590*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_SINGLE_SOURCE_CLK 1591*4882a593Smuzhiyun #define FSL_DCFG_PORSR1_SYSCLK_SHIFT 15 1592*4882a593Smuzhiyun #define FSL_DCFG_PORSR1_SYSCLK_MASK 0x1 1593*4882a593Smuzhiyun #define FSL_DCFG_PORSR1_SYSCLK_SINGLE_ENDED 0x1 1594*4882a593Smuzhiyun #define FSL_DCFG_PORSR1_SYSCLK_DIFF 0x0 1595*4882a593Smuzhiyun #endif 1596*4882a593Smuzhiyun u8 res_008[0x20-0x8]; 1597*4882a593Smuzhiyun u32 gpporcr1; /* General-purpose POR configuration */ 1598*4882a593Smuzhiyun u32 gpporcr2; /* General-purpose POR configuration 2 */ 1599*4882a593Smuzhiyun u32 dcfg_fusesr; /* Fuse status register */ 1600*4882a593Smuzhiyun #define FSL_CORENET_DCFG_FUSESR_VID_SHIFT 25 1601*4882a593Smuzhiyun #define FSL_CORENET_DCFG_FUSESR_VID_MASK 0x1F 1602*4882a593Smuzhiyun #define FSL_CORENET_DCFG_FUSESR_ALTVID_SHIFT 20 1603*4882a593Smuzhiyun #define FSL_CORENET_DCFG_FUSESR_ALTVID_MASK 0x1F 1604*4882a593Smuzhiyun u8 res_02c[0x70-0x2c]; 1605*4882a593Smuzhiyun u32 devdisr; /* Device disable control */ 1606*4882a593Smuzhiyun u32 devdisr2; /* Device disable control 2 */ 1607*4882a593Smuzhiyun u32 devdisr3; /* Device disable control 3 */ 1608*4882a593Smuzhiyun u32 devdisr4; /* Device disable control 4 */ 1609*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2 1610*4882a593Smuzhiyun u32 devdisr5; /* Device disable control 5 */ 1611*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR_PBL 0x80000000 1612*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR_PMAN 0x40000000 1613*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR_ESDHC 0x20000000 1614*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR_DMA1 0x00800000 1615*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR_DMA2 0x00400000 1616*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR_USB1 0x00080000 1617*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR_USB2 0x00040000 1618*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR_SATA1 0x00008000 1619*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR_SATA2 0x00004000 1620*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR_PME 0x00000800 1621*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR_SEC 0x00000200 1622*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR_RMU 0x00000080 1623*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR_DCE 0x00000040 1624*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR2_DTSEC1_1 0x80000000 1625*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR2_DTSEC1_2 0x40000000 1626*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR2_DTSEC1_3 0x20000000 1627*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR2_DTSEC1_4 0x10000000 1628*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR2_DTSEC1_5 0x08000000 1629*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR2_DTSEC1_6 0x04000000 1630*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR2_DTSEC1_9 0x00800000 1631*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR2_DTSEC1_10 0x00400000 1632*4882a593Smuzhiyun #ifdef CONFIG_FSL_FM_10GEC_REGULAR_NOTATION 1633*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR2_10GEC1_1 0x80000000 1634*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR2_10GEC1_2 0x40000000 1635*4882a593Smuzhiyun #else 1636*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR2_10GEC1_1 0x00800000 1637*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR2_10GEC1_2 0x00400000 1638*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR2_10GEC1_3 0x80000000 1639*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR2_10GEC1_4 0x40000000 1640*4882a593Smuzhiyun #endif 1641*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR2_DTSEC2_1 0x00080000 1642*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR2_DTSEC2_2 0x00040000 1643*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR2_DTSEC2_3 0x00020000 1644*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR2_DTSEC2_4 0x00010000 1645*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR2_DTSEC2_5 0x00008000 1646*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR2_DTSEC2_6 0x00004000 1647*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR2_DTSEC2_9 0x00000800 1648*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR2_DTSEC2_10 0x00000400 1649*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR2_10GEC2_1 0x00000800 1650*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR2_10GEC2_2 0x00000400 1651*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR2_FM1 0x00000080 1652*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR2_FM2 0x00000040 1653*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR2_CPRI 0x00000008 1654*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR3_PCIE1 0x80000000 1655*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR3_PCIE2 0x40000000 1656*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR3_PCIE3 0x20000000 1657*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR3_PCIE4 0x10000000 1658*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR3_SRIO1 0x08000000 1659*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR3_SRIO2 0x04000000 1660*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR3_QMAN 0x00080000 1661*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR3_BMAN 0x00040000 1662*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR3_LA1 0x00008000 1663*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR3_MAPLE1 0x00000800 1664*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR3_MAPLE2 0x00000400 1665*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR3_MAPLE3 0x00000200 1666*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR4_I2C1 0x80000000 1667*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR4_I2C2 0x40000000 1668*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR4_DUART1 0x20000000 1669*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR4_DUART2 0x10000000 1670*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR4_ESPI 0x08000000 1671*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR5_DDR1 0x80000000 1672*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR5_DDR2 0x40000000 1673*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR5_DDR3 0x20000000 1674*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR5_CPC1 0x08000000 1675*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR5_CPC2 0x04000000 1676*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR5_CPC3 0x02000000 1677*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR5_IFC 0x00800000 1678*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR5_GPIO 0x00400000 1679*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR5_DBG 0x00200000 1680*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR5_NAL 0x00100000 1681*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR5_TIMERS 0x00020000 1682*4882a593Smuzhiyun #define FSL_CORENET_NUM_DEVDISR 5 1683*4882a593Smuzhiyun #else 1684*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR_PCIE1 0x80000000 1685*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR_PCIE2 0x40000000 1686*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR_PCIE3 0x20000000 1687*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR_PCIE4 0x10000000 1688*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR_RMU 0x08000000 1689*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR_SRIO1 0x04000000 1690*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR_SRIO2 0x02000000 1691*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR_DMA1 0x00400000 1692*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR_DMA2 0x00200000 1693*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR_DDR1 0x00100000 1694*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR_DDR2 0x00080000 1695*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR_DBG 0x00010000 1696*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR_NAL 0x00008000 1697*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR_SATA1 0x00004000 1698*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR_SATA2 0x00002000 1699*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR_ELBC 0x00001000 1700*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR_USB1 0x00000800 1701*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR_USB2 0x00000400 1702*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR_ESDHC 0x00000100 1703*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR_GPIO 0x00000080 1704*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR_ESPI 0x00000040 1705*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR_I2C1 0x00000020 1706*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR_I2C2 0x00000010 1707*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR_DUART1 0x00000002 1708*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR_DUART2 0x00000001 1709*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR2_PME 0x80000000 1710*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR2_SEC 0x40000000 1711*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR2_QMBM 0x08000000 1712*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR2_FM1 0x02000000 1713*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR2_10GEC1 0x01000000 1714*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR2_DTSEC1_1 0x00800000 1715*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR2_DTSEC1_2 0x00400000 1716*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR2_DTSEC1_3 0x00200000 1717*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR2_DTSEC1_4 0x00100000 1718*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR2_DTSEC1_5 0x00080000 1719*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR2_FM2 0x00020000 1720*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR2_10GEC2 0x00010000 1721*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR2_DTSEC2_1 0x00008000 1722*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR2_DTSEC2_2 0x00004000 1723*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR2_DTSEC2_3 0x00002000 1724*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR2_DTSEC2_4 0x00001000 1725*4882a593Smuzhiyun #define FSL_CORENET_DEVDISR2_DTSEC2_5 0x00000800 1726*4882a593Smuzhiyun #define FSL_CORENET_NUM_DEVDISR 2 1727*4882a593Smuzhiyun u32 powmgtcsr; /* Power management status & control */ 1728*4882a593Smuzhiyun #endif 1729*4882a593Smuzhiyun u8 res8[12]; 1730*4882a593Smuzhiyun u32 coredisru; /* uppper portion for support of 64 cores */ 1731*4882a593Smuzhiyun u32 coredisrl; /* lower portion for support of 64 cores */ 1732*4882a593Smuzhiyun u8 res9[8]; 1733*4882a593Smuzhiyun u32 pvr; /* Processor version */ 1734*4882a593Smuzhiyun u32 svr; /* System version */ 1735*4882a593Smuzhiyun u8 res10[8]; 1736*4882a593Smuzhiyun u32 rstcr; /* Reset control */ 1737*4882a593Smuzhiyun u32 rstrqpblsr; /* Reset request preboot loader status */ 1738*4882a593Smuzhiyun u8 res11[8]; 1739*4882a593Smuzhiyun u32 rstrqmr1; /* Reset request mask */ 1740*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2 1741*4882a593Smuzhiyun #define FSL_CORENET_RSTRQMR1_SRDS_RST_MSK 0x00000800 1742*4882a593Smuzhiyun #endif 1743*4882a593Smuzhiyun u8 res12[4]; 1744*4882a593Smuzhiyun u32 rstrqsr1; /* Reset request status */ 1745*4882a593Smuzhiyun u8 res13[4]; 1746*4882a593Smuzhiyun u8 res14[4]; 1747*4882a593Smuzhiyun u32 rstrqwdtmrl; /* Reset request WDT mask */ 1748*4882a593Smuzhiyun u8 res15[4]; 1749*4882a593Smuzhiyun u32 rstrqwdtsrl; /* Reset request WDT status */ 1750*4882a593Smuzhiyun u8 res16[4]; 1751*4882a593Smuzhiyun u32 brrl; /* Boot release */ 1752*4882a593Smuzhiyun u8 res17[24]; 1753*4882a593Smuzhiyun u32 rcwsr[16]; /* Reset control word status */ 1754*4882a593Smuzhiyun #define RCW_SB_EN_REG_INDEX 7 1755*4882a593Smuzhiyun #define RCW_SB_EN_MASK 0x00200000 1756*4882a593Smuzhiyun 1757*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2 1758*4882a593Smuzhiyun #define FSL_CORENET_RCWSR0_MEM_PLL_RAT_SHIFT 16 1759*4882a593Smuzhiyun /* use reserved bits 18~23 as scratch space to host DDR PLL ratio */ 1760*4882a593Smuzhiyun #define FSL_CORENET_RCWSR0_MEM_PLL_RAT_RESV_SHIFT 8 1761*4882a593Smuzhiyun #define FSL_CORENET_RCWSR0_MEM_PLL_RAT_MASK 0x3f 1762*4882a593Smuzhiyun #if defined(CONFIG_ARCH_T4240) || defined(CONFIG_ARCH_T4160) 1763*4882a593Smuzhiyun #define FSL_CORENET2_RCWSR4_SRDS1_PRTCL 0xfc000000 1764*4882a593Smuzhiyun #define FSL_CORENET2_RCWSR4_SRDS1_PRTCL_SHIFT 26 1765*4882a593Smuzhiyun #define FSL_CORENET2_RCWSR4_SRDS2_PRTCL 0x00fe0000 1766*4882a593Smuzhiyun #define FSL_CORENET2_RCWSR4_SRDS2_PRTCL_SHIFT 17 1767*4882a593Smuzhiyun #define FSL_CORENET2_RCWSR4_SRDS3_PRTCL 0x0000f800 1768*4882a593Smuzhiyun #define FSL_CORENET2_RCWSR4_SRDS3_PRTCL_SHIFT 11 1769*4882a593Smuzhiyun #define FSL_CORENET2_RCWSR4_SRDS4_PRTCL 0x000000f8 1770*4882a593Smuzhiyun #define FSL_CORENET2_RCWSR4_SRDS4_PRTCL_SHIFT 3 1771*4882a593Smuzhiyun #define FSL_CORENET_RCWSR6_BOOT_LOC 0x0f800000 1772*4882a593Smuzhiyun #elif defined(CONFIG_ARCH_B4860) || defined(CONFIG_ARCH_B4420) 1773*4882a593Smuzhiyun #define FSL_CORENET2_RCWSR4_SRDS1_PRTCL 0xfe000000 1774*4882a593Smuzhiyun #define FSL_CORENET2_RCWSR4_SRDS1_PRTCL_SHIFT 25 1775*4882a593Smuzhiyun #define FSL_CORENET2_RCWSR4_SRDS2_PRTCL 0x00ff0000 1776*4882a593Smuzhiyun #define FSL_CORENET2_RCWSR4_SRDS2_PRTCL_SHIFT 16 1777*4882a593Smuzhiyun #define FSL_CORENET_RCWSR6_BOOT_LOC 0x0f800000 1778*4882a593Smuzhiyun #elif defined(CONFIG_ARCH_T1040) || defined(CONFIG_ARCH_T1042) 1779*4882a593Smuzhiyun #define FSL_CORENET2_RCWSR4_SRDS1_PRTCL 0xff000000 1780*4882a593Smuzhiyun #define FSL_CORENET2_RCWSR4_SRDS1_PRTCL_SHIFT 24 1781*4882a593Smuzhiyun #define FSL_CORENET2_RCWSR4_SRDS2_PRTCL 0x00fe0000 1782*4882a593Smuzhiyun #define FSL_CORENET2_RCWSR4_SRDS2_PRTCL_SHIFT 17 1783*4882a593Smuzhiyun #define FSL_CORENET_RCWSR13_EC1 0x30000000 /* bits 418..419 */ 1784*4882a593Smuzhiyun #define FSL_CORENET_RCWSR13_EC1_FM1_DTSEC4_RGMII 0x00000000 1785*4882a593Smuzhiyun #define FSL_CORENET_RCWSR13_EC1_FM1_GPIO 0x10000000 1786*4882a593Smuzhiyun #define FSL_CORENET_RCWSR13_EC1_FM1_DTSEC4_MII 0x20000000 1787*4882a593Smuzhiyun #define FSL_CORENET_RCWSR13_EC2 0x0c000000 /* bits 420..421 */ 1788*4882a593Smuzhiyun #define FSL_CORENET_RCWSR13_EC2_FM1_DTSEC5_RGMII 0x00000000 1789*4882a593Smuzhiyun #define FSL_CORENET_RCWSR13_EC2_FM1_GPIO 0x10000000 1790*4882a593Smuzhiyun #define FSL_CORENET_RCWSR13_EC2_FM1_DTSEC5_MII 0x20000000 1791*4882a593Smuzhiyun #define FSL_CORENET_RCWSR13_MAC2_GMII_SEL 0x00000080 1792*4882a593Smuzhiyun #define FSL_CORENET_RCWSR13_MAC2_GMII_SEL_L2_SWITCH 0x00000000 1793*4882a593Smuzhiyun #define FSL_CORENET_RCWSR13_MAC2_GMII_SEL_ENET_PORT 0x80000000 1794*4882a593Smuzhiyun #define CONFIG_SYS_FSL_SCFG_PIXCLKCR_OFFSET 0x28 1795*4882a593Smuzhiyun #define PXCKEN_MASK 0x80000000 1796*4882a593Smuzhiyun #define PXCK_MASK 0x00FF0000 1797*4882a593Smuzhiyun #define PXCK_BITS_START 16 1798*4882a593Smuzhiyun #elif defined(CONFIG_ARCH_T1024) || defined(CONFIG_ARCH_T1023) 1799*4882a593Smuzhiyun #define FSL_CORENET2_RCWSR4_SRDS1_PRTCL 0xff800000 1800*4882a593Smuzhiyun #define FSL_CORENET2_RCWSR4_SRDS1_PRTCL_SHIFT 23 1801*4882a593Smuzhiyun #define FSL_CORENET_RCWSR6_BOOT_LOC 0x0f800000 1802*4882a593Smuzhiyun #define FSL_CORENET_RCWSR13_EC1 0x30000000 /* bits 418..419 */ 1803*4882a593Smuzhiyun #define FSL_CORENET_RCWSR13_EC1_RGMII 0x00000000 1804*4882a593Smuzhiyun #define FSL_CORENET_RCWSR13_EC1_GPIO 0x10000000 1805*4882a593Smuzhiyun #define FSL_CORENET_RCWSR13_EC2 0x0c000000 1806*4882a593Smuzhiyun #define FSL_CORENET_RCWSR13_EC2_RGMII 0x08000000 1807*4882a593Smuzhiyun #define CONFIG_SYS_FSL_SCFG_PIXCLKCR_OFFSET 0x28 1808*4882a593Smuzhiyun #define CONFIG_SYS_FSL_SCFG_IODSECR1_OFFSET 0xd00 1809*4882a593Smuzhiyun #define PXCKEN_MASK 0x80000000 1810*4882a593Smuzhiyun #define PXCK_MASK 0x00FF0000 1811*4882a593Smuzhiyun #define PXCK_BITS_START 16 1812*4882a593Smuzhiyun #elif defined(CONFIG_ARCH_T2080) || defined(CONFIG_ARCH_T2081) 1813*4882a593Smuzhiyun #define FSL_CORENET2_RCWSR4_SRDS1_PRTCL 0xff000000 1814*4882a593Smuzhiyun #define FSL_CORENET2_RCWSR4_SRDS1_PRTCL_SHIFT 24 1815*4882a593Smuzhiyun #define FSL_CORENET2_RCWSR4_SRDS2_PRTCL 0x00ff0000 1816*4882a593Smuzhiyun #define FSL_CORENET2_RCWSR4_SRDS2_PRTCL_SHIFT 16 1817*4882a593Smuzhiyun #define FSL_CORENET_RCWSR6_BOOT_LOC 0x0f800000 1818*4882a593Smuzhiyun #endif 1819*4882a593Smuzhiyun #define FSL_CORENET2_RCWSR5_SRDS_PLL_PD_S1_PLL1 0x00800000 1820*4882a593Smuzhiyun #define FSL_CORENET2_RCWSR5_SRDS_PLL_PD_S1_PLL2 0x00400000 1821*4882a593Smuzhiyun #define FSL_CORENET2_RCWSR5_SRDS_PLL_PD_S2_PLL1 0x00200000 1822*4882a593Smuzhiyun #define FSL_CORENET2_RCWSR5_SRDS_PLL_PD_S2_PLL2 0x00100000 1823*4882a593Smuzhiyun #define FSL_CORENET2_RCWSR5_SRDS_PLL_PD_S3_PLL1 0x00080000 1824*4882a593Smuzhiyun #define FSL_CORENET2_RCWSR5_SRDS_PLL_PD_S3_PLL2 0x00040000 1825*4882a593Smuzhiyun #define FSL_CORENET2_RCWSR5_SRDS_PLL_PD_S4_PLL1 0x00020000 1826*4882a593Smuzhiyun #define FSL_CORENET2_RCWSR5_SRDS_PLL_PD_S4_PLL2 0x00010000 1827*4882a593Smuzhiyun #define FSL_CORENET2_RCWSR5_DDR_REFCLK_SEL_SHIFT 4 1828*4882a593Smuzhiyun #define FSL_CORENET2_RCWSR5_DDR_REFCLK_SEL_MASK 0x00000011 1829*4882a593Smuzhiyun #define FSL_CORENET2_RCWSR5_DDR_REFCLK_SINGLE_CLK 1 1830*4882a593Smuzhiyun 1831*4882a593Smuzhiyun #else /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */ 1832*4882a593Smuzhiyun #define FSL_CORENET_RCWSR0_MEM_PLL_RAT_SHIFT 17 1833*4882a593Smuzhiyun #define FSL_CORENET_RCWSR0_MEM_PLL_RAT_MASK 0x1f 1834*4882a593Smuzhiyun #define FSL_CORENET_RCWSR4_SRDS_PRTCL 0xfc000000 1835*4882a593Smuzhiyun #define FSL_CORENET_RCWSR5_DDR_SYNC 0x00000080 1836*4882a593Smuzhiyun #define FSL_CORENET_RCWSR5_DDR_SYNC_SHIFT 7 1837*4882a593Smuzhiyun #define FSL_CORENET_RCWSR5_SRDS_EN 0x00002000 1838*4882a593Smuzhiyun #define FSL_CORENET_RCWSR5_SRDS2_EN 0x00001000 1839*4882a593Smuzhiyun #define FSL_CORENET_RCWSR6_BOOT_LOC 0x0f800000 1840*4882a593Smuzhiyun #define FSL_CORENET_RCWSRn_SRDS_LPD_B2 0x3c000000 /* bits 162..165 */ 1841*4882a593Smuzhiyun #define FSL_CORENET_RCWSRn_SRDS_LPD_B3 0x003c0000 /* bits 170..173 */ 1842*4882a593Smuzhiyun #endif /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */ 1843*4882a593Smuzhiyun 1844*4882a593Smuzhiyun #define FSL_CORENET_RCWSR7_MCK_TO_PLAT_RAT 0x00400000 1845*4882a593Smuzhiyun #define FSL_CORENET_RCWSR8_HOST_AGT_B1 0x00e00000 1846*4882a593Smuzhiyun #define FSL_CORENET_RCWSR8_HOST_AGT_B2 0x00100000 1847*4882a593Smuzhiyun #define FSL_CORENET_RCWSR11_EC1 0x00c00000 /* bits 360..361 */ 1848*4882a593Smuzhiyun #ifdef CONFIG_ARCH_P4080 1849*4882a593Smuzhiyun #define FSL_CORENET_RCWSR11_EC1_FM1_DTSEC1 0x00000000 1850*4882a593Smuzhiyun #define FSL_CORENET_RCWSR11_EC1_FM1_USB1 0x00800000 1851*4882a593Smuzhiyun #define FSL_CORENET_RCWSR11_EC2 0x001c0000 /* bits 363..365 */ 1852*4882a593Smuzhiyun #define FSL_CORENET_RCWSR11_EC2_FM2_DTSEC1 0x00000000 1853*4882a593Smuzhiyun #define FSL_CORENET_RCWSR11_EC2_FM1_DTSEC2 0x00080000 1854*4882a593Smuzhiyun #define FSL_CORENET_RCWSR11_EC2_USB2 0x00100000 1855*4882a593Smuzhiyun #endif 1856*4882a593Smuzhiyun #if defined(CONFIG_ARCH_P2041) || \ 1857*4882a593Smuzhiyun defined(CONFIG_ARCH_P3041) || defined(CONFIG_ARCH_P5020) 1858*4882a593Smuzhiyun #define FSL_CORENET_RCWSR11_EC1_FM1_DTSEC4_RGMII 0x00000000 1859*4882a593Smuzhiyun #define FSL_CORENET_RCWSR11_EC1_FM1_DTSEC4_MII 0x00800000 1860*4882a593Smuzhiyun #define FSL_CORENET_RCWSR11_EC1_FM1_DTSEC4_NONE 0x00c00000 1861*4882a593Smuzhiyun #define FSL_CORENET_RCWSR11_EC2 0x00180000 /* bits 363..364 */ 1862*4882a593Smuzhiyun #define FSL_CORENET_RCWSR11_EC2_FM1_DTSEC5_RGMII 0x00000000 1863*4882a593Smuzhiyun #define FSL_CORENET_RCWSR11_EC2_FM1_DTSEC5_MII 0x00100000 1864*4882a593Smuzhiyun #define FSL_CORENET_RCWSR11_EC2_FM1_DTSEC5_NONE 0x00180000 1865*4882a593Smuzhiyun #endif 1866*4882a593Smuzhiyun #if defined(CONFIG_ARCH_P5040) 1867*4882a593Smuzhiyun #define FSL_CORENET_RCWSR11_EC1_FM1_DTSEC5_RGMII 0x00000000 1868*4882a593Smuzhiyun #define FSL_CORENET_RCWSR11_EC1_FM1_DTSEC5_MII 0x00800000 1869*4882a593Smuzhiyun #define FSL_CORENET_RCWSR11_EC1_FM1_DTSEC5_NONE 0x00c00000 1870*4882a593Smuzhiyun #define FSL_CORENET_RCWSR11_EC2 0x00180000 /* bits 363..364 */ 1871*4882a593Smuzhiyun #define FSL_CORENET_RCWSR11_EC2_FM2_DTSEC5_RGMII 0x00000000 1872*4882a593Smuzhiyun #define FSL_CORENET_RCWSR11_EC2_FM2_DTSEC5_MII 0x00100000 1873*4882a593Smuzhiyun #define FSL_CORENET_RCWSR11_EC2_FM2_DTSEC5_NONE 0x00180000 1874*4882a593Smuzhiyun #endif 1875*4882a593Smuzhiyun #if defined(CONFIG_ARCH_T4240) || defined(CONFIG_ARCH_T4160) 1876*4882a593Smuzhiyun #define FSL_CORENET_RCWSR13_EC1 0x60000000 /* bits 417..418 */ 1877*4882a593Smuzhiyun #define FSL_CORENET_RCWSR13_EC1_FM2_DTSEC5_RGMII 0x00000000 1878*4882a593Smuzhiyun #define FSL_CORENET_RCWSR13_EC1_FM2_GPIO 0x40000000 1879*4882a593Smuzhiyun #define FSL_CORENET_RCWSR13_EC2 0x18000000 /* bits 419..420 */ 1880*4882a593Smuzhiyun #define FSL_CORENET_RCWSR13_EC2_FM1_DTSEC5_RGMII 0x00000000 1881*4882a593Smuzhiyun #define FSL_CORENET_RCWSR13_EC2_FM1_DTSEC6_RGMII 0x08000000 1882*4882a593Smuzhiyun #define FSL_CORENET_RCWSR13_EC2_FM1_GPIO 0x10000000 1883*4882a593Smuzhiyun #endif 1884*4882a593Smuzhiyun #if defined(CONFIG_ARCH_T2080) || defined(CONFIG_ARCH_T2081) 1885*4882a593Smuzhiyun #define FSL_CORENET_RCWSR13_EC1 0x60000000 /* bits 417..418 */ 1886*4882a593Smuzhiyun #define FSL_CORENET_RCWSR13_EC1_DTSEC3_RGMII 0x00000000 1887*4882a593Smuzhiyun #define FSL_CORENET_RCWSR13_EC1_GPIO 0x40000000 1888*4882a593Smuzhiyun #define FSL_CORENET_RCWSR13_EC2 0x18000000 /* bits 419..420 */ 1889*4882a593Smuzhiyun #define FSL_CORENET_RCWSR13_EC2_DTSEC4_RGMII 0x00000000 1890*4882a593Smuzhiyun #define FSL_CORENET_RCWSR13_EC2_DTSEC10_RGMII 0x08000000 1891*4882a593Smuzhiyun #define FSL_CORENET_RCWSR13_EC2_GPIO 0x10000000 1892*4882a593Smuzhiyun #endif 1893*4882a593Smuzhiyun u8 res18[192]; 1894*4882a593Smuzhiyun u32 scratchrw[4]; /* Scratch Read/Write */ 1895*4882a593Smuzhiyun u8 res19[240]; 1896*4882a593Smuzhiyun u32 scratchw1r[4]; /* Scratch Read (Write once) */ 1897*4882a593Smuzhiyun u8 res20[240]; 1898*4882a593Smuzhiyun u32 scrtsr[8]; /* Core reset status */ 1899*4882a593Smuzhiyun u8 res21[224]; 1900*4882a593Smuzhiyun u32 pex1liodnr; /* PCI Express 1 LIODN */ 1901*4882a593Smuzhiyun u32 pex2liodnr; /* PCI Express 2 LIODN */ 1902*4882a593Smuzhiyun u32 pex3liodnr; /* PCI Express 3 LIODN */ 1903*4882a593Smuzhiyun u32 pex4liodnr; /* PCI Express 4 LIODN */ 1904*4882a593Smuzhiyun u32 rio1liodnr; /* RIO 1 LIODN */ 1905*4882a593Smuzhiyun u32 rio2liodnr; /* RIO 2 LIODN */ 1906*4882a593Smuzhiyun u32 rio3liodnr; /* RIO 3 LIODN */ 1907*4882a593Smuzhiyun u32 rio4liodnr; /* RIO 4 LIODN */ 1908*4882a593Smuzhiyun u32 usb1liodnr; /* USB 1 LIODN */ 1909*4882a593Smuzhiyun u32 usb2liodnr; /* USB 2 LIODN */ 1910*4882a593Smuzhiyun u32 usb3liodnr; /* USB 3 LIODN */ 1911*4882a593Smuzhiyun u32 usb4liodnr; /* USB 4 LIODN */ 1912*4882a593Smuzhiyun u32 sdmmc1liodnr; /* SD/MMC 1 LIODN */ 1913*4882a593Smuzhiyun u32 sdmmc2liodnr; /* SD/MMC 2 LIODN */ 1914*4882a593Smuzhiyun u32 sdmmc3liodnr; /* SD/MMC 3 LIODN */ 1915*4882a593Smuzhiyun u32 sdmmc4liodnr; /* SD/MMC 4 LIODN */ 1916*4882a593Smuzhiyun u32 rio1maintliodnr;/* RIO 1 Maintenance LIODN */ 1917*4882a593Smuzhiyun u32 rio2maintliodnr;/* RIO 2 Maintenance LIODN */ 1918*4882a593Smuzhiyun u32 rio3maintliodnr;/* RIO 3 Maintenance LIODN */ 1919*4882a593Smuzhiyun u32 rio4maintliodnr;/* RIO 4 Maintenance LIODN */ 1920*4882a593Smuzhiyun u32 sata1liodnr; /* SATA 1 LIODN */ 1921*4882a593Smuzhiyun u32 sata2liodnr; /* SATA 2 LIODN */ 1922*4882a593Smuzhiyun u32 sata3liodnr; /* SATA 3 LIODN */ 1923*4882a593Smuzhiyun u32 sata4liodnr; /* SATA 4 LIODN */ 1924*4882a593Smuzhiyun u8 res22[20]; 1925*4882a593Smuzhiyun u32 tdmliodnr; /* TDM LIODN */ 1926*4882a593Smuzhiyun u32 qeliodnr; /* QE LIODN */ 1927*4882a593Smuzhiyun u8 res_57c[4]; 1928*4882a593Smuzhiyun u32 dma1liodnr; /* DMA 1 LIODN */ 1929*4882a593Smuzhiyun u32 dma2liodnr; /* DMA 2 LIODN */ 1930*4882a593Smuzhiyun u32 dma3liodnr; /* DMA 3 LIODN */ 1931*4882a593Smuzhiyun u32 dma4liodnr; /* DMA 4 LIODN */ 1932*4882a593Smuzhiyun u8 res23[48]; 1933*4882a593Smuzhiyun u8 res24[64]; 1934*4882a593Smuzhiyun u32 pblsr; /* Preboot loader status */ 1935*4882a593Smuzhiyun u32 pamubypenr; /* PAMU bypass enable */ 1936*4882a593Smuzhiyun u32 dmacr1; /* DMA control */ 1937*4882a593Smuzhiyun u8 res25[4]; 1938*4882a593Smuzhiyun u32 gensr1; /* General status */ 1939*4882a593Smuzhiyun u8 res26[12]; 1940*4882a593Smuzhiyun u32 gencr1; /* General control */ 1941*4882a593Smuzhiyun u8 res27[12]; 1942*4882a593Smuzhiyun u8 res28[4]; 1943*4882a593Smuzhiyun u32 cgensrl; /* Core general status */ 1944*4882a593Smuzhiyun u8 res29[8]; 1945*4882a593Smuzhiyun u8 res30[4]; 1946*4882a593Smuzhiyun u32 cgencrl; /* Core general control */ 1947*4882a593Smuzhiyun u8 res31[184]; 1948*4882a593Smuzhiyun u32 sriopstecr; /* SRIO prescaler timer enable control */ 1949*4882a593Smuzhiyun u32 dcsrcr; /* DCSR Control register */ 1950*4882a593Smuzhiyun u8 res31a[56]; 1951*4882a593Smuzhiyun u32 tp_ityp[64]; /* Topology Initiator Type Register */ 1952*4882a593Smuzhiyun struct { 1953*4882a593Smuzhiyun u32 upper; 1954*4882a593Smuzhiyun u32 lower; 1955*4882a593Smuzhiyun } tp_cluster[16]; /* Core Cluster n Topology Register */ 1956*4882a593Smuzhiyun u8 res32[1344]; 1957*4882a593Smuzhiyun u32 pmuxcr; /* Pin multiplexing control */ 1958*4882a593Smuzhiyun u8 res33[60]; 1959*4882a593Smuzhiyun u32 iovselsr; /* I/O voltage selection status */ 1960*4882a593Smuzhiyun u8 res34[28]; 1961*4882a593Smuzhiyun u32 ddrclkdr; /* DDR clock disable */ 1962*4882a593Smuzhiyun u8 res35; 1963*4882a593Smuzhiyun u32 elbcclkdr; /* eLBC clock disable */ 1964*4882a593Smuzhiyun u8 res36[20]; 1965*4882a593Smuzhiyun u32 sdhcpcr; /* eSDHC polarity configuration */ 1966*4882a593Smuzhiyun u8 res37[380]; 1967*4882a593Smuzhiyun } ccsr_gur_t; 1968*4882a593Smuzhiyun 1969*4882a593Smuzhiyun #define TP_ITYP_AV 0x00000001 /* Initiator available */ 1970*4882a593Smuzhiyun #define TP_ITYP_TYPE(x) (((x) & 0x6) >> 1) /* Initiator Type */ 1971*4882a593Smuzhiyun #define TP_ITYP_TYPE_OTHER 0x0 1972*4882a593Smuzhiyun #define TP_ITYP_TYPE_PPC 0x1 /* PowerPC */ 1973*4882a593Smuzhiyun #define TP_ITYP_TYPE_SC 0x2 /* StarCore DSP */ 1974*4882a593Smuzhiyun #define TP_ITYP_TYPE_HA 0x3 /* HW Accelerator */ 1975*4882a593Smuzhiyun #define TP_ITYP_THDS(x) (((x) & 0x18) >> 3) /* # threads */ 1976*4882a593Smuzhiyun #define TP_ITYP_VER(x) (((x) & 0xe0) >> 5) /* Initiator Version */ 1977*4882a593Smuzhiyun 1978*4882a593Smuzhiyun #define TP_CLUSTER_EOC 0x80000000 /* end of clusters */ 1979*4882a593Smuzhiyun #define TP_CLUSTER_INIT_MASK 0x0000003f /* initiator mask */ 1980*4882a593Smuzhiyun #define TP_INIT_PER_CLUSTER 4 1981*4882a593Smuzhiyun 1982*4882a593Smuzhiyun #define FSL_CORENET_DCSR_SZ_MASK 0x00000003 1983*4882a593Smuzhiyun #define FSL_CORENET_DCSR_SZ_4M 0x0 1984*4882a593Smuzhiyun #define FSL_CORENET_DCSR_SZ_1G 0x3 1985*4882a593Smuzhiyun 1986*4882a593Smuzhiyun /* 1987*4882a593Smuzhiyun * On p4080 we have an LIODN for msg unit (rmu) but not maintenance 1988*4882a593Smuzhiyun * everything after has RMan thus msg unit LIODN is used for maintenance 1989*4882a593Smuzhiyun */ 1990*4882a593Smuzhiyun #define rmuliodnr rio1maintliodnr 1991*4882a593Smuzhiyun 1992*4882a593Smuzhiyun typedef struct ccsr_clk { 1993*4882a593Smuzhiyun struct { 1994*4882a593Smuzhiyun u32 clkcncsr; /* core cluster n clock control status */ 1995*4882a593Smuzhiyun u8 res_004[0x0c]; 1996*4882a593Smuzhiyun u32 clkcgnhwacsr;/* clock generator n hardware accelerator */ 1997*4882a593Smuzhiyun u8 res_014[0x0c]; 1998*4882a593Smuzhiyun } clkcsr[12]; 1999*4882a593Smuzhiyun u8 res_100[0x680]; /* 0x100 */ 2000*4882a593Smuzhiyun struct { 2001*4882a593Smuzhiyun u32 pllcngsr; 2002*4882a593Smuzhiyun u8 res10[0x1c]; 2003*4882a593Smuzhiyun } pllcgsr[12]; 2004*4882a593Smuzhiyun u8 res21[0x280]; 2005*4882a593Smuzhiyun u32 pllpgsr; /* 0xc00 Platform PLL General Status */ 2006*4882a593Smuzhiyun u8 res16[0x1c]; 2007*4882a593Smuzhiyun u32 plldgsr; /* 0xc20 DDR PLL General Status */ 2008*4882a593Smuzhiyun u8 res17[0x3dc]; 2009*4882a593Smuzhiyun } ccsr_clk_t; 2010*4882a593Smuzhiyun 2011*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2 2012*4882a593Smuzhiyun typedef struct ccsr_rcpm { 2013*4882a593Smuzhiyun u8 res_00[12]; 2014*4882a593Smuzhiyun u32 tph10sr0; /* Thread PH10 Status Register */ 2015*4882a593Smuzhiyun u8 res_10[12]; 2016*4882a593Smuzhiyun u32 tph10setr0; /* Thread PH10 Set Control Register */ 2017*4882a593Smuzhiyun u8 res_20[12]; 2018*4882a593Smuzhiyun u32 tph10clrr0; /* Thread PH10 Clear Control Register */ 2019*4882a593Smuzhiyun u8 res_30[12]; 2020*4882a593Smuzhiyun u32 tph10psr0; /* Thread PH10 Previous Status Register */ 2021*4882a593Smuzhiyun u8 res_40[12]; 2022*4882a593Smuzhiyun u32 twaitsr0; /* Thread Wait Status Register */ 2023*4882a593Smuzhiyun u8 res_50[96]; 2024*4882a593Smuzhiyun u32 pcph15sr; /* Physical Core PH15 Status Register */ 2025*4882a593Smuzhiyun u32 pcph15setr; /* Physical Core PH15 Set Control Register */ 2026*4882a593Smuzhiyun u32 pcph15clrr; /* Physical Core PH15 Clear Control Register */ 2027*4882a593Smuzhiyun u32 pcph15psr; /* Physical Core PH15 Prev Status Register */ 2028*4882a593Smuzhiyun u8 res_c0[16]; 2029*4882a593Smuzhiyun u32 pcph20sr; /* Physical Core PH20 Status Register */ 2030*4882a593Smuzhiyun u32 pcph20setr; /* Physical Core PH20 Set Control Register */ 2031*4882a593Smuzhiyun u32 pcph20clrr; /* Physical Core PH20 Clear Control Register */ 2032*4882a593Smuzhiyun u32 pcph20psr; /* Physical Core PH20 Prev Status Register */ 2033*4882a593Smuzhiyun u32 pcpw20sr; /* Physical Core PW20 Status Register */ 2034*4882a593Smuzhiyun u8 res_e0[12]; 2035*4882a593Smuzhiyun u32 pcph30sr; /* Physical Core PH30 Status Register */ 2036*4882a593Smuzhiyun u32 pcph30setr; /* Physical Core PH30 Set Control Register */ 2037*4882a593Smuzhiyun u32 pcph30clrr; /* Physical Core PH30 Clear Control Register */ 2038*4882a593Smuzhiyun u32 pcph30psr; /* Physical Core PH30 Prev Status Register */ 2039*4882a593Smuzhiyun u8 res_100[32]; 2040*4882a593Smuzhiyun u32 ippwrgatecr; /* IP Power Gating Control Register */ 2041*4882a593Smuzhiyun u8 res_124[12]; 2042*4882a593Smuzhiyun u32 powmgtcsr; /* Power Management Control & Status Reg */ 2043*4882a593Smuzhiyun u8 res_134[12]; 2044*4882a593Smuzhiyun u32 ippdexpcr[4]; /* IP Powerdown Exception Control Reg */ 2045*4882a593Smuzhiyun u8 res_150[12]; 2046*4882a593Smuzhiyun u32 tpmimr0; /* Thread PM Interrupt Mask Reg */ 2047*4882a593Smuzhiyun u8 res_160[12]; 2048*4882a593Smuzhiyun u32 tpmcimr0; /* Thread PM Crit Interrupt Mask Reg */ 2049*4882a593Smuzhiyun u8 res_170[12]; 2050*4882a593Smuzhiyun u32 tpmmcmr0; /* Thread PM Machine Check Interrupt Mask Reg */ 2051*4882a593Smuzhiyun u8 res_180[12]; 2052*4882a593Smuzhiyun u32 tpmnmimr0; /* Thread PM NMI Mask Reg */ 2053*4882a593Smuzhiyun u8 res_190[12]; 2054*4882a593Smuzhiyun u32 tmcpmaskcr0; /* Thread Machine Check Mask Control Reg */ 2055*4882a593Smuzhiyun u32 pctbenr; /* Physical Core Time Base Enable Reg */ 2056*4882a593Smuzhiyun u32 pctbclkselr; /* Physical Core Time Base Clock Select */ 2057*4882a593Smuzhiyun u32 tbclkdivr; /* Time Base Clock Divider Register */ 2058*4882a593Smuzhiyun u8 res_1ac[4]; 2059*4882a593Smuzhiyun u32 ttbhltcr[4]; /* Thread Time Base Halt Control Register */ 2060*4882a593Smuzhiyun u32 clpcl10sr; /* Cluster PCL10 Status Register */ 2061*4882a593Smuzhiyun u32 clpcl10setr; /* Cluster PCL30 Set Control Register */ 2062*4882a593Smuzhiyun u32 clpcl10clrr; /* Cluster PCL30 Clear Control Register */ 2063*4882a593Smuzhiyun u32 clpcl10psr; /* Cluster PCL30 Prev Status Register */ 2064*4882a593Smuzhiyun u32 cddslpsetr; /* Core Domain Deep Sleep Set Register */ 2065*4882a593Smuzhiyun u32 cddslpclrr; /* Core Domain Deep Sleep Clear Register */ 2066*4882a593Smuzhiyun u32 cdpwroksetr; /* Core Domain Power OK Set Register */ 2067*4882a593Smuzhiyun u32 cdpwrokclrr; /* Core Domain Power OK Clear Register */ 2068*4882a593Smuzhiyun u32 cdpwrensr; /* Core Domain Power Enable Status Register */ 2069*4882a593Smuzhiyun u32 cddslsr; /* Core Domain Deep Sleep Status Register */ 2070*4882a593Smuzhiyun u8 res_1e8[8]; 2071*4882a593Smuzhiyun u32 dslpcntcr[8]; /* Deep Sleep Counter Cfg Register */ 2072*4882a593Smuzhiyun u8 res_300[3568]; 2073*4882a593Smuzhiyun } ccsr_rcpm_t; 2074*4882a593Smuzhiyun 2075*4882a593Smuzhiyun #define ctbenrl pctbenr 2076*4882a593Smuzhiyun 2077*4882a593Smuzhiyun #else 2078*4882a593Smuzhiyun typedef struct ccsr_rcpm { 2079*4882a593Smuzhiyun u8 res1[4]; 2080*4882a593Smuzhiyun u32 cdozsrl; /* Core Doze Status */ 2081*4882a593Smuzhiyun u8 res2[4]; 2082*4882a593Smuzhiyun u32 cdozcrl; /* Core Doze Control */ 2083*4882a593Smuzhiyun u8 res3[4]; 2084*4882a593Smuzhiyun u32 cnapsrl; /* Core Nap Status */ 2085*4882a593Smuzhiyun u8 res4[4]; 2086*4882a593Smuzhiyun u32 cnapcrl; /* Core Nap Control */ 2087*4882a593Smuzhiyun u8 res5[4]; 2088*4882a593Smuzhiyun u32 cdozpsrl; /* Core Doze Previous Status */ 2089*4882a593Smuzhiyun u8 res6[4]; 2090*4882a593Smuzhiyun u32 cdozpcrl; /* Core Doze Previous Control */ 2091*4882a593Smuzhiyun u8 res7[4]; 2092*4882a593Smuzhiyun u32 cwaitsrl; /* Core Wait Status */ 2093*4882a593Smuzhiyun u8 res8[8]; 2094*4882a593Smuzhiyun u32 powmgtcsr; /* Power Mangement Control & Status */ 2095*4882a593Smuzhiyun u8 res9[12]; 2096*4882a593Smuzhiyun u32 ippdexpcr0; /* IP Powerdown Exception Control 0 */ 2097*4882a593Smuzhiyun u8 res10[12]; 2098*4882a593Smuzhiyun u8 res11[4]; 2099*4882a593Smuzhiyun u32 cpmimrl; /* Core PM IRQ Masking */ 2100*4882a593Smuzhiyun u8 res12[4]; 2101*4882a593Smuzhiyun u32 cpmcimrl; /* Core PM Critical IRQ Masking */ 2102*4882a593Smuzhiyun u8 res13[4]; 2103*4882a593Smuzhiyun u32 cpmmcimrl; /* Core PM Machine Check IRQ Masking */ 2104*4882a593Smuzhiyun u8 res14[4]; 2105*4882a593Smuzhiyun u32 cpmnmimrl; /* Core PM NMI Masking */ 2106*4882a593Smuzhiyun u8 res15[4]; 2107*4882a593Smuzhiyun u32 ctbenrl; /* Core Time Base Enable */ 2108*4882a593Smuzhiyun u8 res16[4]; 2109*4882a593Smuzhiyun u32 ctbclkselrl; /* Core Time Base Clock Select */ 2110*4882a593Smuzhiyun u8 res17[4]; 2111*4882a593Smuzhiyun u32 ctbhltcrl; /* Core Time Base Halt Control */ 2112*4882a593Smuzhiyun u8 res18[0xf68]; 2113*4882a593Smuzhiyun } ccsr_rcpm_t; 2114*4882a593Smuzhiyun #endif /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */ 2115*4882a593Smuzhiyun 2116*4882a593Smuzhiyun #else 2117*4882a593Smuzhiyun typedef struct ccsr_gur { 2118*4882a593Smuzhiyun u32 porpllsr; /* POR PLL ratio status */ 2119*4882a593Smuzhiyun #ifdef CONFIG_ARCH_MPC8536 2120*4882a593Smuzhiyun #define MPC85xx_PORPLLSR_DDR_RATIO 0x3e000000 2121*4882a593Smuzhiyun #define MPC85xx_PORPLLSR_DDR_RATIO_SHIFT 25 2122*4882a593Smuzhiyun #elif defined(CONFIG_ARCH_C29X) 2123*4882a593Smuzhiyun #define MPC85xx_PORPLLSR_DDR_RATIO 0x00003f00 2124*4882a593Smuzhiyun #define MPC85xx_PORPLLSR_DDR_RATIO_SHIFT (9 - ((gur->pordevsr2 \ 2125*4882a593Smuzhiyun & MPC85xx_PORDEVSR2_DDR_SPD_0) \ 2126*4882a593Smuzhiyun >> MPC85xx_PORDEVSR2_DDR_SPD_0_SHIFT)) 2127*4882a593Smuzhiyun #else 2128*4882a593Smuzhiyun #if defined(CONFIG_ARCH_BSC9131) || defined(CONFIG_ARCH_BSC9132) 2129*4882a593Smuzhiyun #define MPC85xx_PORPLLSR_DDR_RATIO 0x00003f00 2130*4882a593Smuzhiyun #else 2131*4882a593Smuzhiyun #define MPC85xx_PORPLLSR_DDR_RATIO 0x00003e00 2132*4882a593Smuzhiyun #endif 2133*4882a593Smuzhiyun #define MPC85xx_PORPLLSR_DDR_RATIO_SHIFT 9 2134*4882a593Smuzhiyun #endif 2135*4882a593Smuzhiyun #define MPC85xx_PORPLLSR_QE_RATIO 0x3e000000 2136*4882a593Smuzhiyun #define MPC85xx_PORPLLSR_QE_RATIO_SHIFT 25 2137*4882a593Smuzhiyun #define MPC85xx_PORPLLSR_PLAT_RATIO 0x0000003e 2138*4882a593Smuzhiyun #define MPC85xx_PORPLLSR_PLAT_RATIO_SHIFT 1 2139*4882a593Smuzhiyun u32 porbmsr; /* POR boot mode status */ 2140*4882a593Smuzhiyun #define MPC85xx_PORBMSR_HA 0x00070000 2141*4882a593Smuzhiyun #define MPC85xx_PORBMSR_HA_SHIFT 16 2142*4882a593Smuzhiyun #define MPC85xx_PORBMSR_ROMLOC_SHIFT 24 2143*4882a593Smuzhiyun #define PORBMSR_ROMLOC_SPI 0x6 2144*4882a593Smuzhiyun #define PORBMSR_ROMLOC_SDHC 0x7 2145*4882a593Smuzhiyun #define PORBMSR_ROMLOC_NAND_2K 0x9 2146*4882a593Smuzhiyun #define PORBMSR_ROMLOC_NOR 0xf 2147*4882a593Smuzhiyun u32 porimpscr; /* POR I/O impedance status & control */ 2148*4882a593Smuzhiyun u32 pordevsr; /* POR I/O device status regsiter */ 2149*4882a593Smuzhiyun #if defined(CONFIG_ARCH_P1023) 2150*4882a593Smuzhiyun #define MPC85xx_PORDEVSR_SGMII1_DIS 0x10000000 2151*4882a593Smuzhiyun #define MPC85xx_PORDEVSR_SGMII2_DIS 0x08000000 2152*4882a593Smuzhiyun #define MPC85xx_PORDEVSR_TSEC1_PRTC 0x02000000 2153*4882a593Smuzhiyun #else 2154*4882a593Smuzhiyun #define MPC85xx_PORDEVSR_SGMII1_DIS 0x20000000 2155*4882a593Smuzhiyun #define MPC85xx_PORDEVSR_SGMII2_DIS 0x10000000 2156*4882a593Smuzhiyun #endif 2157*4882a593Smuzhiyun #define MPC85xx_PORDEVSR_SGMII3_DIS 0x08000000 2158*4882a593Smuzhiyun #define MPC85xx_PORDEVSR_SGMII4_DIS 0x04000000 2159*4882a593Smuzhiyun #define MPC85xx_PORDEVSR_SRDS2_IO_SEL 0x38000000 2160*4882a593Smuzhiyun #define MPC85xx_PORDEVSR_PCI1 0x00800000 2161*4882a593Smuzhiyun #if defined(CONFIG_ARCH_P1022) 2162*4882a593Smuzhiyun #define MPC85xx_PORDEVSR_IO_SEL 0x007c0000 2163*4882a593Smuzhiyun #define MPC85xx_PORDEVSR_IO_SEL_SHIFT 18 2164*4882a593Smuzhiyun #elif defined(CONFIG_ARCH_P1023) 2165*4882a593Smuzhiyun #define MPC85xx_PORDEVSR_IO_SEL 0x00600000 2166*4882a593Smuzhiyun #define MPC85xx_PORDEVSR_IO_SEL_SHIFT 21 2167*4882a593Smuzhiyun #else 2168*4882a593Smuzhiyun #if defined(CONFIG_ARCH_P1010) 2169*4882a593Smuzhiyun #define MPC85xx_PORDEVSR_IO_SEL 0x00600000 2170*4882a593Smuzhiyun #define MPC85xx_PORDEVSR_IO_SEL_SHIFT 21 2171*4882a593Smuzhiyun #elif defined(CONFIG_ARCH_BSC9132) 2172*4882a593Smuzhiyun #define MPC85xx_PORDEVSR_IO_SEL 0x00FE0000 2173*4882a593Smuzhiyun #define MPC85xx_PORDEVSR_IO_SEL_SHIFT 17 2174*4882a593Smuzhiyun #elif defined(CONFIG_ARCH_C29X) 2175*4882a593Smuzhiyun #define MPC85xx_PORDEVSR_IO_SEL 0x00e00000 2176*4882a593Smuzhiyun #define MPC85xx_PORDEVSR_IO_SEL_SHIFT 21 2177*4882a593Smuzhiyun #else 2178*4882a593Smuzhiyun #define MPC85xx_PORDEVSR_IO_SEL 0x00780000 2179*4882a593Smuzhiyun #define MPC85xx_PORDEVSR_IO_SEL_SHIFT 19 2180*4882a593Smuzhiyun #endif /* if defined(CONFIG_ARCH_P1010) */ 2181*4882a593Smuzhiyun #endif 2182*4882a593Smuzhiyun #define MPC85xx_PORDEVSR_PCI2_ARB 0x00040000 2183*4882a593Smuzhiyun #define MPC85xx_PORDEVSR_PCI1_ARB 0x00020000 2184*4882a593Smuzhiyun #define MPC85xx_PORDEVSR_PCI1_PCI32 0x00010000 2185*4882a593Smuzhiyun #define MPC85xx_PORDEVSR_PCI1_SPD 0x00008000 2186*4882a593Smuzhiyun #define MPC85xx_PORDEVSR_PCI2_SPD 0x00004000 2187*4882a593Smuzhiyun #define MPC85xx_PORDEVSR_DRAM_RTYPE 0x00000060 2188*4882a593Smuzhiyun #define MPC85xx_PORDEVSR_RIO_CTLS 0x00000008 2189*4882a593Smuzhiyun #define MPC85xx_PORDEVSR_RIO_DEV_ID 0x00000007 2190*4882a593Smuzhiyun u32 pordbgmsr; /* POR debug mode status */ 2191*4882a593Smuzhiyun u32 pordevsr2; /* POR I/O device status 2 */ 2192*4882a593Smuzhiyun #if defined(CONFIG_ARCH_C29X) 2193*4882a593Smuzhiyun #define MPC85xx_PORDEVSR2_DDR_SPD_0 0x00000008 2194*4882a593Smuzhiyun #define MPC85xx_PORDEVSR2_DDR_SPD_0_SHIFT 3 2195*4882a593Smuzhiyun #endif 2196*4882a593Smuzhiyun #define MPC85xx_PORDEVSR2_SBC_MASK 0x10000000 2197*4882a593Smuzhiyun /* The 8544 RM says this is bit 26, but it's really bit 24 */ 2198*4882a593Smuzhiyun #define MPC85xx_PORDEVSR2_SEC_CFG 0x00000080 2199*4882a593Smuzhiyun u8 res1[8]; 2200*4882a593Smuzhiyun u32 gpporcr; /* General-purpose POR configuration */ 2201*4882a593Smuzhiyun u8 res2[12]; 2202*4882a593Smuzhiyun #if defined(CONFIG_ARCH_MPC8536) 2203*4882a593Smuzhiyun u32 gencfgr; /* General Configuration Register */ 2204*4882a593Smuzhiyun #define MPC85xx_GENCFGR_SDHC_WP_INV 0x20000000 2205*4882a593Smuzhiyun #else 2206*4882a593Smuzhiyun u32 gpiocr; /* GPIO control */ 2207*4882a593Smuzhiyun #endif 2208*4882a593Smuzhiyun u8 res3[12]; 2209*4882a593Smuzhiyun #if defined(CONFIG_ARCH_MPC8569) 2210*4882a593Smuzhiyun u32 plppar1; /* Platform port pin assignment 1 */ 2211*4882a593Smuzhiyun u32 plppar2; /* Platform port pin assignment 2 */ 2212*4882a593Smuzhiyun u32 plpdir1; /* Platform port pin direction 1 */ 2213*4882a593Smuzhiyun u32 plpdir2; /* Platform port pin direction 2 */ 2214*4882a593Smuzhiyun #else 2215*4882a593Smuzhiyun u32 gpoutdr; /* General-purpose output data */ 2216*4882a593Smuzhiyun u8 res4[12]; 2217*4882a593Smuzhiyun #endif 2218*4882a593Smuzhiyun u32 gpindr; /* General-purpose input data */ 2219*4882a593Smuzhiyun u8 res5[12]; 2220*4882a593Smuzhiyun u32 pmuxcr; /* Alt. function signal multiplex control */ 2221*4882a593Smuzhiyun #if defined(CONFIG_ARCH_P1010) 2222*4882a593Smuzhiyun #define MPC85xx_PMUXCR_TSEC1_0_1588 0x40000000 2223*4882a593Smuzhiyun #define MPC85xx_PMUXCR_TSEC1_0_RES 0xC0000000 2224*4882a593Smuzhiyun #define MPC85xx_PMUXCR_TSEC1_1_1588_TRIG 0x10000000 2225*4882a593Smuzhiyun #define MPC85xx_PMUXCR_TSEC1_1_GPIO_12 0x20000000 2226*4882a593Smuzhiyun #define MPC85xx_PMUXCR_TSEC1_1_RES 0x30000000 2227*4882a593Smuzhiyun #define MPC85xx_PMUXCR_TSEC1_2_DMA 0x04000000 2228*4882a593Smuzhiyun #define MPC85xx_PMUXCR_TSEC1_2_GPIO 0x08000000 2229*4882a593Smuzhiyun #define MPC85xx_PMUXCR_TSEC1_2_RES 0x0C000000 2230*4882a593Smuzhiyun #define MPC85xx_PMUXCR_TSEC1_3_RES 0x01000000 2231*4882a593Smuzhiyun #define MPC85xx_PMUXCR_TSEC1_3_GPIO_15 0x02000000 2232*4882a593Smuzhiyun #define MPC85xx_PMUXCR_IFC_ADDR16_SDHC 0x00400000 2233*4882a593Smuzhiyun #define MPC85xx_PMUXCR_IFC_ADDR16_USB 0x00800000 2234*4882a593Smuzhiyun #define MPC85xx_PMUXCR_IFC_ADDR16_IFC_CS2 0x00C00000 2235*4882a593Smuzhiyun #define MPC85xx_PMUXCR_IFC_ADDR17_18_SDHC 0x00100000 2236*4882a593Smuzhiyun #define MPC85xx_PMUXCR_IFC_ADDR17_18_USB 0x00200000 2237*4882a593Smuzhiyun #define MPC85xx_PMUXCR_IFC_ADDR17_18_DMA 0x00300000 2238*4882a593Smuzhiyun #define MPC85xx_PMUXCR_IFC_ADDR19_SDHC_DATA 0x00040000 2239*4882a593Smuzhiyun #define MPC85xx_PMUXCR_IFC_ADDR19_USB 0x00080000 2240*4882a593Smuzhiyun #define MPC85xx_PMUXCR_IFC_ADDR19_DMA 0x000C0000 2241*4882a593Smuzhiyun #define MPC85xx_PMUXCR_IFC_ADDR20_21_SDHC_DATA 0x00010000 2242*4882a593Smuzhiyun #define MPC85xx_PMUXCR_IFC_ADDR20_21_USB 0x00020000 2243*4882a593Smuzhiyun #define MPC85xx_PMUXCR_IFC_ADDR20_21_RES 0x00030000 2244*4882a593Smuzhiyun #define MPC85xx_PMUXCR_IFC_ADDR22_SDHC 0x00004000 2245*4882a593Smuzhiyun #define MPC85xx_PMUXCR_IFC_ADDR22_USB 0x00008000 2246*4882a593Smuzhiyun #define MPC85xx_PMUXCR_IFC_ADDR22_RES 0x0000C000 2247*4882a593Smuzhiyun #define MPC85xx_PMUXCR_IFC_ADDR23_SDHC 0x00001000 2248*4882a593Smuzhiyun #define MPC85xx_PMUXCR_IFC_ADDR23_USB 0x00002000 2249*4882a593Smuzhiyun #define MPC85xx_PMUXCR_IFC_ADDR23_RES 0x00003000 2250*4882a593Smuzhiyun #define MPC85xx_PMUXCR_IFC_ADDR24_SDHC 0x00000400 2251*4882a593Smuzhiyun #define MPC85xx_PMUXCR_IFC_ADDR24_USB 0x00000800 2252*4882a593Smuzhiyun #define MPC85xx_PMUXCR_IFC_ADDR24_RES 0x00000C00 2253*4882a593Smuzhiyun #define MPC85xx_PMUXCR_IFC_PAR_PERR_RES 0x00000300 2254*4882a593Smuzhiyun #define MPC85xx_PMUXCR_IFC_PAR_PERR_USB 0x00000200 2255*4882a593Smuzhiyun #define MPC85xx_PMUXCR_LCLK_RES 0x00000040 2256*4882a593Smuzhiyun #define MPC85xx_PMUXCR_LCLK_USB 0x00000080 2257*4882a593Smuzhiyun #define MPC85xx_PMUXCR_LCLK_IFC_CS3 0x000000C0 2258*4882a593Smuzhiyun #define MPC85xx_PMUXCR_SPI_RES 0x00000030 2259*4882a593Smuzhiyun #define MPC85xx_PMUXCR_SPI_GPIO 0x00000020 2260*4882a593Smuzhiyun #define MPC85xx_PMUXCR_CAN1_UART 0x00000004 2261*4882a593Smuzhiyun #define MPC85xx_PMUXCR_CAN1_TDM 0x00000008 2262*4882a593Smuzhiyun #define MPC85xx_PMUXCR_CAN1_RES 0x0000000C 2263*4882a593Smuzhiyun #define MPC85xx_PMUXCR_CAN2_UART 0x00000001 2264*4882a593Smuzhiyun #define MPC85xx_PMUXCR_CAN2_TDM 0x00000002 2265*4882a593Smuzhiyun #define MPC85xx_PMUXCR_CAN2_RES 0x00000003 2266*4882a593Smuzhiyun #endif 2267*4882a593Smuzhiyun #if defined(CONFIG_ARCH_P1023) 2268*4882a593Smuzhiyun #define MPC85xx_PMUXCR_TSEC1_1 0x10000000 2269*4882a593Smuzhiyun #else 2270*4882a593Smuzhiyun #define MPC85xx_PMUXCR_SD_DATA 0x80000000 2271*4882a593Smuzhiyun #define MPC85xx_PMUXCR_SDHC_CD 0x40000000 2272*4882a593Smuzhiyun #define MPC85xx_PMUXCR_SDHC_WP 0x20000000 2273*4882a593Smuzhiyun #define MPC85xx_PMUXCR_ELBC_OFF_USB2_ON 0x01000000 2274*4882a593Smuzhiyun #define MPC85xx_PMUXCR_TDM_ENA 0x00800000 2275*4882a593Smuzhiyun #define MPC85xx_PMUXCR_QE0 0x00008000 2276*4882a593Smuzhiyun #define MPC85xx_PMUXCR_QE1 0x00004000 2277*4882a593Smuzhiyun #define MPC85xx_PMUXCR_QE2 0x00002000 2278*4882a593Smuzhiyun #define MPC85xx_PMUXCR_QE3 0x00001000 2279*4882a593Smuzhiyun #define MPC85xx_PMUXCR_QE4 0x00000800 2280*4882a593Smuzhiyun #define MPC85xx_PMUXCR_QE5 0x00000400 2281*4882a593Smuzhiyun #define MPC85xx_PMUXCR_QE6 0x00000200 2282*4882a593Smuzhiyun #define MPC85xx_PMUXCR_QE7 0x00000100 2283*4882a593Smuzhiyun #define MPC85xx_PMUXCR_QE8 0x00000080 2284*4882a593Smuzhiyun #define MPC85xx_PMUXCR_QE9 0x00000040 2285*4882a593Smuzhiyun #define MPC85xx_PMUXCR_QE10 0x00000020 2286*4882a593Smuzhiyun #define MPC85xx_PMUXCR_QE11 0x00000010 2287*4882a593Smuzhiyun #define MPC85xx_PMUXCR_QE12 0x00000008 2288*4882a593Smuzhiyun #endif 2289*4882a593Smuzhiyun #if defined(CONFIG_ARCH_P1022) 2290*4882a593Smuzhiyun #define MPC85xx_PMUXCR_TDM_MASK 0x0001cc00 2291*4882a593Smuzhiyun #define MPC85xx_PMUXCR_TDM 0x00014800 2292*4882a593Smuzhiyun #define MPC85xx_PMUXCR_SPI_MASK 0x00600000 2293*4882a593Smuzhiyun #define MPC85xx_PMUXCR_SPI 0x00000000 2294*4882a593Smuzhiyun #endif 2295*4882a593Smuzhiyun #if defined(CONFIG_ARCH_BSC9131) 2296*4882a593Smuzhiyun #define MPC85xx_PMUXCR_TSEC2_DMA_GPIO_IRQ 0x40000000 2297*4882a593Smuzhiyun #define MPC85xx_PMUXCR_TSEC2_USB 0xC0000000 2298*4882a593Smuzhiyun #define MPC85xx_PMUXCR_TSEC2_1588_PPS 0x10000000 2299*4882a593Smuzhiyun #define MPC85xx_PMUXCR_TSEC2_1588_RSVD 0x30000000 2300*4882a593Smuzhiyun #define MPC85xx_PMUXCR_IFC_AD_GPIO 0x04000000 2301*4882a593Smuzhiyun #define MPC85xx_PMUXCR_IFC_AD_GPIO_MASK 0x0C000000 2302*4882a593Smuzhiyun #define MPC85xx_PMUXCR_IFC_AD15_GPIO 0x01000000 2303*4882a593Smuzhiyun #define MPC85xx_PMUXCR_IFC_AD15_TIMER2 0x02000000 2304*4882a593Smuzhiyun #define MPC85xx_PMUXCR_IFC_AD16_GPO8 0x00400000 2305*4882a593Smuzhiyun #define MPC85xx_PMUXCR_IFC_AD16_MSRCID0 0x00800000 2306*4882a593Smuzhiyun #define MPC85xx_PMUXCR_IFC_AD17_GPO 0x00100000 2307*4882a593Smuzhiyun #define MPC85xx_PMUXCR_IFC_AD17_GPO_MASK 0x00300000 2308*4882a593Smuzhiyun #define MPC85xx_PMUXCR_IFC_AD17_MSRCID_DSP 0x00200000 2309*4882a593Smuzhiyun #define MPC85xx_PMUXCR_IFC_CS2_GPO65 0x00040000 2310*4882a593Smuzhiyun #define MPC85xx_PMUXCR_IFC_CS2_DSP_TDI 0x00080000 2311*4882a593Smuzhiyun #define MPC85xx_PMUXCR_SDHC_USIM 0x00010000 2312*4882a593Smuzhiyun #define MPC85xx_PMUXCR_SDHC_TDM_RFS_RCK 0x00020000 2313*4882a593Smuzhiyun #define MPC85xx_PMUXCR_SDHC_GPIO77 0x00030000 2314*4882a593Smuzhiyun #define MPC85xx_PMUXCR_SDHC_RESV 0x00004000 2315*4882a593Smuzhiyun #define MPC85xx_PMUXCR_SDHC_TDM_TXD_RXD 0x00008000 2316*4882a593Smuzhiyun #define MPC85xx_PMUXCR_SDHC_GPIO_TIMER4 0x0000C000 2317*4882a593Smuzhiyun #define MPC85xx_PMUXCR_USB_CLK_UART_SIN 0x00001000 2318*4882a593Smuzhiyun #define MPC85xx_PMUXCR_USB_CLK_GPIO69 0x00002000 2319*4882a593Smuzhiyun #define MPC85xx_PMUXCR_USB_CLK_TIMER3 0x00003000 2320*4882a593Smuzhiyun #define MPC85xx_PMUXCR_USB_UART_GPIO0 0x00000400 2321*4882a593Smuzhiyun #define MPC85xx_PMUXCR_USB_RSVD 0x00000C00 2322*4882a593Smuzhiyun #define MPC85xx_PMUXCR_USB_GPIO62_TRIG_IN 0x00000800 2323*4882a593Smuzhiyun #define MPC85xx_PMUXCR_USB_D1_2_IIC2_SDA_SCL 0x00000100 2324*4882a593Smuzhiyun #define MPC85xx_PMUXCR_USB_D1_2_GPIO71_72 0x00000200 2325*4882a593Smuzhiyun #define MPC85xx_PMUXCR_USB_D1_2_RSVD 0x00000300 2326*4882a593Smuzhiyun #define MPC85xx_PMUXCR_USB_DIR_GPIO2 0x00000040 2327*4882a593Smuzhiyun #define MPC85xx_PMUXCR_USB_DIR_TIMER1 0x00000080 2328*4882a593Smuzhiyun #define MPC85xx_PMUXCR_USB_DIR_MCP_B 0x000000C0 2329*4882a593Smuzhiyun #define MPC85xx_PMUXCR_SPI1_UART3 0x00000010 2330*4882a593Smuzhiyun #define MPC85xx_PMUXCR_SPI1_SIM 0x00000020 2331*4882a593Smuzhiyun #define MPC85xx_PMUXCR_SPI1_CKSTP_IN_GPO74 0x00000030 2332*4882a593Smuzhiyun #define MPC85xx_PMUXCR_SPI1_CS2_CKSTP_OUT_B 0x00000004 2333*4882a593Smuzhiyun #define MPC85xx_PMUXCR_SPI1_CS2_dbg_adi1_rxen 0x00000008 2334*4882a593Smuzhiyun #define MPC85xx_PMUXCR_SPI1_CS2_GPO75 0x0000000C 2335*4882a593Smuzhiyun #define MPC85xx_PMUXCR_SPI1_CS3_ANT_TCXO_PWM 0x00000001 2336*4882a593Smuzhiyun #define MPC85xx_PMUXCR_SPI1_CS3_dbg_adi2_rxen 0x00000002 2337*4882a593Smuzhiyun #define MPC85xx_PMUXCR_SPI1_CS3_GPO76 0x00000003 2338*4882a593Smuzhiyun #endif 2339*4882a593Smuzhiyun #ifdef CONFIG_ARCH_BSC9132 2340*4882a593Smuzhiyun #define MPC85xx_PMUXCR0_SIM_SEL_MASK 0x0003b000 2341*4882a593Smuzhiyun #define MPC85xx_PMUXCR0_SIM_SEL 0x00014000 2342*4882a593Smuzhiyun #endif 2343*4882a593Smuzhiyun #if defined(CONFIG_ARCH_C29X) 2344*4882a593Smuzhiyun #define MPC85xx_PMUXCR_SPI_MASK 0x00000300 2345*4882a593Smuzhiyun #define MPC85xx_PMUXCR_SPI 0x00000000 2346*4882a593Smuzhiyun #define MPC85xx_PMUXCR_SPI_GPIO 0x00000100 2347*4882a593Smuzhiyun #endif 2348*4882a593Smuzhiyun u32 pmuxcr2; /* Alt. function signal multiplex control 2 */ 2349*4882a593Smuzhiyun #if defined(CONFIG_ARCH_P1010) 2350*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_UART_GPIO 0x40000000 2351*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_UART_TDM 0x80000000 2352*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_UART_RES 0xC0000000 2353*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_IRQ2_TRIG_IN 0x10000000 2354*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_IRQ2_RES 0x30000000 2355*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_IRQ3_SRESET 0x04000000 2356*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_IRQ3_RES 0x0C000000 2357*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_GPIO01_DRVVBUS 0x01000000 2358*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_GPIO01_RES 0x03000000 2359*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_GPIO23_CKSTP 0x00400000 2360*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_GPIO23_RES 0x00800000 2361*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_GPIO23_USB 0x00C00000 2362*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_GPIO4_MCP 0x00100000 2363*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_GPIO4_RES 0x00200000 2364*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_GPIO4_CLK_OUT 0x00300000 2365*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_GPIO5_UDE 0x00040000 2366*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_GPIO5_RES 0x00080000 2367*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_READY_ASLEEP 0x00020000 2368*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_DDR_ECC_MUX 0x00010000 2369*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_DEBUG_PORT_EXPOSE 0x00008000 2370*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_POST_EXPOSE 0x00004000 2371*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_DEBUG_MUX_SEL_USBPHY 0x00002000 2372*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_PLL_LKDT_EXPOSE 0x00001000 2373*4882a593Smuzhiyun #endif 2374*4882a593Smuzhiyun #if defined(CONFIG_ARCH_P1022) 2375*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_ETSECUSB_MASK 0x001f8000 2376*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_USB 0x00150000 2377*4882a593Smuzhiyun #endif 2378*4882a593Smuzhiyun #if defined(CONFIG_ARCH_BSC9131) || defined(CONFIG_ARCH_BSC9132) 2379*4882a593Smuzhiyun #if defined(CONFIG_ARCH_BSC9131) 2380*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_UART_CTS_B0_SIM_PD 0X40000000 2381*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_UART_CTS_B0_DSP_TMS 0X80000000 2382*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_UART_CTS_B0_GPIO42 0xC0000000 2383*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_UART_RTS_B0_PWM2 0x10000000 2384*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_UART_RTS_B0_DSP_TCK 0x20000000 2385*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_UART_RTS_B0_GPIO43 0x30000000 2386*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_UART_CTS_B1_SIM_PD 0x04000000 2387*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_UART_CTS_B1_SRESET_B 0x08000000 2388*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_UART_CTS_B1_GPIO44 0x0C000000 2389*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_UART_RTS_B1_PPS_LED 0x01000000 2390*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_UART_RTS_B1_RSVD 0x02000000 2391*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_UART_RTS_B1_GPIO45 0x03000000 2392*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_TRIG_OUT_ASLEEP 0x00400000 2393*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_TRIG_OUT_DSP_TRST_B 0x00800000 2394*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_ANT1_TIMER5 0x00100000 2395*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_ANT1_TSEC_1588 0x00200000 2396*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_ANT1_GPIO95_19 0x00300000 2397*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_ANT1_TX_RX_FRAME_MAX3_LOCK 0x00040000 2398*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_ANT1_TX_RX_FRAME_RSVD 0x00080000 2399*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_ANT1_TX_RX_FRAME_GPIO80_20 0x000C0000 2400*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_ANT1_DIO0_3_SPI3_CS0 0x00010000 2401*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_ANT1_DIO0_3_ANT2_DO_3 0x00020000 2402*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_ANT1_DIO0_3_GPIO81_84 0x00030000 2403*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_ANT1_DIO4_7_SPI4 0x00004000 2404*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_ANT1_DIO4_7_ANT2_DO4_7 0x00008000 2405*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_ANT1_DIO4_7_GPIO85_88 0x0000C000 2406*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_ANT1_DIO8_9_MAX2_1_LOCK 0x00001000 2407*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_ANT1_DIO8_9_ANT2_DO8_9 0x00002000 2408*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_ANT1_DIO8_9_GPIO21_22 0x00003000 2409*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_ANT1_DIO10_11_TIMER6_7 0x00000400 2410*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_ANT1_DIO10_11_ANT2_DO10_11 0x00000800 2411*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_ANT1_DIO10_11_GPIO23_24 0x00000C00 2412*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_ANT2_RSVD 0x00000100 2413*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_ANT2_GPO90_91_DMA 0x00000300 2414*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_ANT2_ENABLE_DIO0_10_USB 0x00000040 2415*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_ANT2_ENABLE_DIO0_10_GPIO 0x000000C0 2416*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_ANT2_DIO11_RSVD 0x00000010 2417*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_ANT2_DIO11_TIMER8 0x00000020 2418*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_ANT2_DIO11_GPIO61 0x00000030 2419*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_ANT3_AGC_GPO53 0x00000004 2420*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_ANT3_DO_TDM 0x00000001 2421*4882a593Smuzhiyun #define MPC85xx_PMUXCR2_ANT3_DO_GPIO46_49 0x00000002 2422*4882a593Smuzhiyun #endif 2423*4882a593Smuzhiyun u32 pmuxcr3; 2424*4882a593Smuzhiyun #if defined(CONFIG_ARCH_BSC9131) 2425*4882a593Smuzhiyun #define MPC85xx_PMUXCR3_ANT3_DO4_5_TDM 0x40000000 2426*4882a593Smuzhiyun #define MPC85xx_PMUXCR3_ANT3_DO4_5_GPIO_50_51 0x80000000 2427*4882a593Smuzhiyun #define MPC85xx_PMUXCR3_ANT3_DO6_7_TRIG_IN_SRESET_B 0x10000000 2428*4882a593Smuzhiyun #define MPC85xx_PMUXCR3_ANT3_DO6_7_GPIO_52_53 0x20000000 2429*4882a593Smuzhiyun #define MPC85xx_PMUXCR3_ANT3_DO8_MCP_B 0x04000000 2430*4882a593Smuzhiyun #define MPC85xx_PMUXCR3_ANT3_DO8_GPIO54 0x08000000 2431*4882a593Smuzhiyun #define MPC85xx_PMUXCR3_ANT3_DO9_10_CKSTP_IN_OUT 0x01000000 2432*4882a593Smuzhiyun #define MPC85xx_PMUXCR3_ANT3_DO9_10_GPIO55_56 0x02000000 2433*4882a593Smuzhiyun #define MPC85xx_PMUXCR3_ANT3_DO11_IRQ_OUT 0x00400000 2434*4882a593Smuzhiyun #define MPC85xx_PMUXCR3_ANT3_DO11_GPIO57 0x00800000 2435*4882a593Smuzhiyun #define MPC85xx_PMUXCR3_SPI2_CS2_GPO93 0x00100000 2436*4882a593Smuzhiyun #define MPC85xx_PMUXCR3_SPI2_CS3_GPO94 0x00040000 2437*4882a593Smuzhiyun #define MPC85xx_PMUXCR3_ANT2_AGC_RSVD 0x00010000 2438*4882a593Smuzhiyun #define MPC85xx_PMUXCR3_ANT2_GPO89 0x00030000 2439*4882a593Smuzhiyun #endif 2440*4882a593Smuzhiyun #ifdef CONFIG_ARCH_BSC9132 2441*4882a593Smuzhiyun #define MPC85xx_PMUXCR3_USB_SEL_MASK 0x0000ff00 2442*4882a593Smuzhiyun #define MPC85xx_PMUXCR3_UART2_SEL 0x00005000 2443*4882a593Smuzhiyun #define MPC85xx_PMUXCR3_UART3_SEL_MASK 0xc0000000 2444*4882a593Smuzhiyun #define MPC85xx_PMUXCR3_UART3_SEL 0x40000000 2445*4882a593Smuzhiyun #endif 2446*4882a593Smuzhiyun u32 pmuxcr4; 2447*4882a593Smuzhiyun #else 2448*4882a593Smuzhiyun u8 res6[8]; 2449*4882a593Smuzhiyun #endif 2450*4882a593Smuzhiyun u32 devdisr; /* Device disable control */ 2451*4882a593Smuzhiyun #define MPC85xx_DEVDISR_PCI1 0x80000000 2452*4882a593Smuzhiyun #define MPC85xx_DEVDISR_PCI2 0x40000000 2453*4882a593Smuzhiyun #define MPC85xx_DEVDISR_PCIE 0x20000000 2454*4882a593Smuzhiyun #define MPC85xx_DEVDISR_LBC 0x08000000 2455*4882a593Smuzhiyun #define MPC85xx_DEVDISR_PCIE2 0x04000000 2456*4882a593Smuzhiyun #define MPC85xx_DEVDISR_PCIE3 0x02000000 2457*4882a593Smuzhiyun #define MPC85xx_DEVDISR_SEC 0x01000000 2458*4882a593Smuzhiyun #define MPC85xx_DEVDISR_SRIO 0x00080000 2459*4882a593Smuzhiyun #define MPC85xx_DEVDISR_RMSG 0x00040000 2460*4882a593Smuzhiyun #define MPC85xx_DEVDISR_DDR 0x00010000 2461*4882a593Smuzhiyun #define MPC85xx_DEVDISR_CPU 0x00008000 2462*4882a593Smuzhiyun #define MPC85xx_DEVDISR_CPU0 MPC85xx_DEVDISR_CPU 2463*4882a593Smuzhiyun #define MPC85xx_DEVDISR_TB 0x00004000 2464*4882a593Smuzhiyun #define MPC85xx_DEVDISR_TB0 MPC85xx_DEVDISR_TB 2465*4882a593Smuzhiyun #define MPC85xx_DEVDISR_CPU1 0x00002000 2466*4882a593Smuzhiyun #define MPC85xx_DEVDISR_TB1 0x00001000 2467*4882a593Smuzhiyun #define MPC85xx_DEVDISR_DMA 0x00000400 2468*4882a593Smuzhiyun #define MPC85xx_DEVDISR_TSEC1 0x00000080 2469*4882a593Smuzhiyun #define MPC85xx_DEVDISR_TSEC2 0x00000040 2470*4882a593Smuzhiyun #define MPC85xx_DEVDISR_TSEC3 0x00000020 2471*4882a593Smuzhiyun #define MPC85xx_DEVDISR_TSEC4 0x00000010 2472*4882a593Smuzhiyun #define MPC85xx_DEVDISR_I2C 0x00000004 2473*4882a593Smuzhiyun #define MPC85xx_DEVDISR_DUART 0x00000002 2474*4882a593Smuzhiyun u8 res7[12]; 2475*4882a593Smuzhiyun u32 powmgtcsr; /* Power management status & control */ 2476*4882a593Smuzhiyun u8 res8[12]; 2477*4882a593Smuzhiyun u32 mcpsumr; /* Machine check summary */ 2478*4882a593Smuzhiyun u8 res9[12]; 2479*4882a593Smuzhiyun u32 pvr; /* Processor version */ 2480*4882a593Smuzhiyun u32 svr; /* System version */ 2481*4882a593Smuzhiyun u8 res10[8]; 2482*4882a593Smuzhiyun u32 rstcr; /* Reset control */ 2483*4882a593Smuzhiyun #if defined(CONFIG_ARCH_MPC8568) || defined(CONFIG_ARCH_MPC8569) 2484*4882a593Smuzhiyun u8 res11a[76]; 2485*4882a593Smuzhiyun par_io_t qe_par_io[7]; 2486*4882a593Smuzhiyun u8 res11b[1600]; 2487*4882a593Smuzhiyun #elif defined(CONFIG_ARCH_P1021) || defined(CONFIG_ARCH_P1025) 2488*4882a593Smuzhiyun u8 res11a[12]; 2489*4882a593Smuzhiyun u32 iovselsr; 2490*4882a593Smuzhiyun u8 res11b[60]; 2491*4882a593Smuzhiyun par_io_t qe_par_io[3]; 2492*4882a593Smuzhiyun u8 res11c[1496]; 2493*4882a593Smuzhiyun #else 2494*4882a593Smuzhiyun u8 res11a[1868]; 2495*4882a593Smuzhiyun #endif 2496*4882a593Smuzhiyun u32 clkdvdr; /* Clock Divide register */ 2497*4882a593Smuzhiyun u8 res12[1532]; 2498*4882a593Smuzhiyun u32 clkocr; /* Clock out select */ 2499*4882a593Smuzhiyun u8 res13[12]; 2500*4882a593Smuzhiyun u32 ddrdllcr; /* DDR DLL control */ 2501*4882a593Smuzhiyun u8 res14[12]; 2502*4882a593Smuzhiyun u32 lbcdllcr; /* LBC DLL control */ 2503*4882a593Smuzhiyun #if defined(CONFIG_ARCH_BSC9131) 2504*4882a593Smuzhiyun u8 res15[12]; 2505*4882a593Smuzhiyun u32 halt_req_mask; 2506*4882a593Smuzhiyun #define HALTED_TO_HALT_REQ_MASK_0 0x80000000 2507*4882a593Smuzhiyun u8 res18[232]; 2508*4882a593Smuzhiyun #else 2509*4882a593Smuzhiyun u8 res15[248]; 2510*4882a593Smuzhiyun #endif 2511*4882a593Smuzhiyun u32 lbiuiplldcr0; /* LBIU PLL Debug Reg 0 */ 2512*4882a593Smuzhiyun u32 lbiuiplldcr1; /* LBIU PLL Debug Reg 1 */ 2513*4882a593Smuzhiyun u32 ddrioovcr; /* DDR IO Override Control */ 2514*4882a593Smuzhiyun u32 tsec12ioovcr; /* eTSEC 1/2 IO override control */ 2515*4882a593Smuzhiyun u32 tsec34ioovcr; /* eTSEC 3/4 IO override control */ 2516*4882a593Smuzhiyun u8 res16[52]; 2517*4882a593Smuzhiyun u32 sdhcdcr; /* SDHC debug control register */ 2518*4882a593Smuzhiyun u8 res17[61592]; 2519*4882a593Smuzhiyun } ccsr_gur_t; 2520*4882a593Smuzhiyun #endif 2521*4882a593Smuzhiyun 2522*4882a593Smuzhiyun #define SDHCDCR_CD_INV 0x80000000 /* invert SDHC card detect */ 2523*4882a593Smuzhiyun 2524*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2 2525*4882a593Smuzhiyun #define MAX_SERDES 4 2526*4882a593Smuzhiyun #if defined(CONFIG_ARCH_T1024) || defined(CONFIG_ARCH_T1023) 2527*4882a593Smuzhiyun #define SRDS_MAX_LANES 4 2528*4882a593Smuzhiyun #else 2529*4882a593Smuzhiyun #define SRDS_MAX_LANES 8 2530*4882a593Smuzhiyun #endif 2531*4882a593Smuzhiyun #define SRDS_MAX_BANK 2 2532*4882a593Smuzhiyun typedef struct serdes_corenet { 2533*4882a593Smuzhiyun struct { 2534*4882a593Smuzhiyun u32 rstctl; /* Reset Control Register */ 2535*4882a593Smuzhiyun #define SRDS_RSTCTL_RST 0x80000000 2536*4882a593Smuzhiyun #define SRDS_RSTCTL_RSTDONE 0x40000000 2537*4882a593Smuzhiyun #define SRDS_RSTCTL_RSTERR 0x20000000 2538*4882a593Smuzhiyun #define SRDS_RSTCTL_SWRST 0x10000000 2539*4882a593Smuzhiyun #define SRDS_RSTCTL_SDEN 0x00000020 2540*4882a593Smuzhiyun #define SRDS_RSTCTL_SDRST_B 0x00000040 2541*4882a593Smuzhiyun #define SRDS_RSTCTL_PLLRST_B 0x00000080 2542*4882a593Smuzhiyun #define SRDS_RSTCTL_RSTERR_SHIFT 29 2543*4882a593Smuzhiyun u32 pllcr0; /* PLL Control Register 0 */ 2544*4882a593Smuzhiyun #define SRDS_PLLCR0_POFF 0x80000000 2545*4882a593Smuzhiyun #define SRDS_PLLCR0_RFCK_SEL_MASK 0x70000000 2546*4882a593Smuzhiyun #define SRDS_PLLCR0_RFCK_SEL_100 0x00000000 2547*4882a593Smuzhiyun #define SRDS_PLLCR0_RFCK_SEL_125 0x10000000 2548*4882a593Smuzhiyun #define SRDS_PLLCR0_RFCK_SEL_156_25 0x20000000 2549*4882a593Smuzhiyun #define SRDS_PLLCR0_RFCK_SEL_150 0x30000000 2550*4882a593Smuzhiyun #define SRDS_PLLCR0_RFCK_SEL_161_13 0x40000000 2551*4882a593Smuzhiyun #define SRDS_PLLCR0_RFCK_SEL_122_88 0x50000000 2552*4882a593Smuzhiyun #define SRDS_PLLCR0_PLL_LCK 0x00800000 2553*4882a593Smuzhiyun #define SRDS_PLLCR0_DCBIAS_OUT_EN 0x02000000 2554*4882a593Smuzhiyun #define SRDS_PLLCR0_FRATE_SEL_MASK 0x000f0000 2555*4882a593Smuzhiyun #define SRDS_PLLCR0_FRATE_SEL_5 0x00000000 2556*4882a593Smuzhiyun #define SRDS_PLLCR0_FRATE_SEL_4_9152 0x00030000 2557*4882a593Smuzhiyun #define SRDS_PLLCR0_FRATE_SEL_3_75 0x00050000 2558*4882a593Smuzhiyun #define SRDS_PLLCR0_FRATE_SEL_5_15 0x00060000 2559*4882a593Smuzhiyun #define SRDS_PLLCR0_FRATE_SEL_4 0x00070000 2560*4882a593Smuzhiyun #define SRDS_PLLCR0_FRATE_SEL_3_125 0x00090000 2561*4882a593Smuzhiyun #define SRDS_PLLCR0_FRATE_SEL_3_0 0x000a0000 2562*4882a593Smuzhiyun #define SRDS_PLLCR0_FRATE_SEL_3_072 0x000c0000 2563*4882a593Smuzhiyun #define SRDS_PLLCR0_DCBIAS_OVRD 0x000000F0 2564*4882a593Smuzhiyun #define SRDS_PLLCR0_DCBIAS_OVRD_SHIFT 4 2565*4882a593Smuzhiyun u32 pllcr1; /* PLL Control Register 1 */ 2566*4882a593Smuzhiyun #define SRDS_PLLCR1_BCAP_EN 0x20000000 2567*4882a593Smuzhiyun #define SRDS_PLLCR1_BCAP_OVD 0x10000000 2568*4882a593Smuzhiyun #define SRDS_PLLCR1_PLL_FCAP 0x001F8000 2569*4882a593Smuzhiyun #define SRDS_PLLCR1_PLL_FCAP_SHIFT 15 2570*4882a593Smuzhiyun #define SRDS_PLLCR1_PLL_BWSEL 0x08000000 2571*4882a593Smuzhiyun #define SRDS_PLLCR1_BYP_CAL 0x02000000 2572*4882a593Smuzhiyun u32 pllsr2; /* At 0x00c, PLL Status Register 2 */ 2573*4882a593Smuzhiyun #define SRDS_PLLSR2_BCAP_EN 0x00800000 2574*4882a593Smuzhiyun #define SRDS_PLLSR2_BCAP_EN_SHIFT 23 2575*4882a593Smuzhiyun #define SRDS_PLLSR2_FCAP 0x003F0000 2576*4882a593Smuzhiyun #define SRDS_PLLSR2_FCAP_SHIFT 16 2577*4882a593Smuzhiyun #define SRDS_PLLSR2_DCBIAS 0x000F0000 2578*4882a593Smuzhiyun #define SRDS_PLLSR2_DCBIAS_SHIFT 16 2579*4882a593Smuzhiyun u32 pllcr3; 2580*4882a593Smuzhiyun u32 pllcr4; 2581*4882a593Smuzhiyun u8 res_18[0x20-0x18]; 2582*4882a593Smuzhiyun } bank[2]; 2583*4882a593Smuzhiyun u8 res_40[0x90-0x40]; 2584*4882a593Smuzhiyun u32 srdstcalcr; /* 0x90 TX Calibration Control */ 2585*4882a593Smuzhiyun u8 res_94[0xa0-0x94]; 2586*4882a593Smuzhiyun u32 srdsrcalcr; /* 0xa0 RX Calibration Control */ 2587*4882a593Smuzhiyun u8 res_a4[0xb0-0xa4]; 2588*4882a593Smuzhiyun u32 srdsgr0; /* 0xb0 General Register 0 */ 2589*4882a593Smuzhiyun u8 res_b4[0xe0-0xb4]; 2590*4882a593Smuzhiyun u32 srdspccr0; /* 0xe0 Protocol Converter Config 0 */ 2591*4882a593Smuzhiyun u32 srdspccr1; /* 0xe4 Protocol Converter Config 1 */ 2592*4882a593Smuzhiyun u32 srdspccr2; /* 0xe8 Protocol Converter Config 2 */ 2593*4882a593Smuzhiyun u32 srdspccr3; /* 0xec Protocol Converter Config 3 */ 2594*4882a593Smuzhiyun u32 srdspccr4; /* 0xf0 Protocol Converter Config 4 */ 2595*4882a593Smuzhiyun u8 res_f4[0x100-0xf4]; 2596*4882a593Smuzhiyun struct { 2597*4882a593Smuzhiyun u32 lnpssr; /* 0x100, 0x120, ..., 0x1e0 */ 2598*4882a593Smuzhiyun u8 res_104[0x120-0x104]; 2599*4882a593Smuzhiyun } srdslnpssr[8]; 2600*4882a593Smuzhiyun u8 res_200[0x800-0x200]; 2601*4882a593Smuzhiyun struct { 2602*4882a593Smuzhiyun u32 gcr0; /* 0x800 General Control Register 0 */ 2603*4882a593Smuzhiyun u32 gcr1; /* 0x804 General Control Register 1 */ 2604*4882a593Smuzhiyun u32 gcr2; /* 0x808 General Control Register 2 */ 2605*4882a593Smuzhiyun u32 res_80c; 2606*4882a593Smuzhiyun u32 recr0; /* 0x810 Receive Equalization Control */ 2607*4882a593Smuzhiyun u32 res_814; 2608*4882a593Smuzhiyun u32 tecr0; /* 0x818 Transmit Equalization Control */ 2609*4882a593Smuzhiyun u32 res_81c; 2610*4882a593Smuzhiyun u32 ttlcr0; /* 0x820 Transition Tracking Loop Ctrl 0 */ 2611*4882a593Smuzhiyun u8 res_824[0x840-0x824]; 2612*4882a593Smuzhiyun } lane[8]; /* Lane A, B, C, D, E, F, G, H */ 2613*4882a593Smuzhiyun u8 res_a00[0x1000-0xa00]; /* from 0xa00 to 0xfff */ 2614*4882a593Smuzhiyun } serdes_corenet_t; 2615*4882a593Smuzhiyun 2616*4882a593Smuzhiyun #else /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */ 2617*4882a593Smuzhiyun 2618*4882a593Smuzhiyun #define SRDS_MAX_LANES 18 2619*4882a593Smuzhiyun #define SRDS_MAX_BANK 3 2620*4882a593Smuzhiyun typedef struct serdes_corenet { 2621*4882a593Smuzhiyun struct { 2622*4882a593Smuzhiyun u32 rstctl; /* Reset Control Register */ 2623*4882a593Smuzhiyun #define SRDS_RSTCTL_RST 0x80000000 2624*4882a593Smuzhiyun #define SRDS_RSTCTL_RSTDONE 0x40000000 2625*4882a593Smuzhiyun #define SRDS_RSTCTL_RSTERR 0x20000000 2626*4882a593Smuzhiyun #define SRDS_RSTCTL_SDPD 0x00000020 2627*4882a593Smuzhiyun u32 pllcr0; /* PLL Control Register 0 */ 2628*4882a593Smuzhiyun #define SRDS_PLLCR0_RFCK_SEL_MASK 0x70000000 2629*4882a593Smuzhiyun #define SRDS_PLLCR0_PVCOCNT_EN 0x02000000 2630*4882a593Smuzhiyun #define SRDS_PLLCR0_RFCK_SEL_100 0x00000000 2631*4882a593Smuzhiyun #define SRDS_PLLCR0_RFCK_SEL_125 0x10000000 2632*4882a593Smuzhiyun #define SRDS_PLLCR0_RFCK_SEL_156_25 0x20000000 2633*4882a593Smuzhiyun #define SRDS_PLLCR0_RFCK_SEL_150 0x30000000 2634*4882a593Smuzhiyun #define SRDS_PLLCR0_RFCK_SEL_161_13 0x40000000 2635*4882a593Smuzhiyun #define SRDS_PLLCR0_FRATE_SEL_MASK 0x00030000 2636*4882a593Smuzhiyun #define SRDS_PLLCR0_FRATE_SEL_5 0x00000000 2637*4882a593Smuzhiyun #define SRDS_PLLCR0_FRATE_SEL_6_25 0x00010000 2638*4882a593Smuzhiyun u32 pllcr1; /* PLL Control Register 1 */ 2639*4882a593Smuzhiyun #define SRDS_PLLCR1_PLL_BWSEL 0x08000000 2640*4882a593Smuzhiyun u32 res[5]; 2641*4882a593Smuzhiyun } bank[3]; 2642*4882a593Smuzhiyun u32 res1[12]; 2643*4882a593Smuzhiyun u32 srdstcalcr; /* TX Calibration Control */ 2644*4882a593Smuzhiyun u32 res2[3]; 2645*4882a593Smuzhiyun u32 srdsrcalcr; /* RX Calibration Control */ 2646*4882a593Smuzhiyun u32 res3[3]; 2647*4882a593Smuzhiyun u32 srdsgr0; /* General Register 0 */ 2648*4882a593Smuzhiyun u32 res4[11]; 2649*4882a593Smuzhiyun u32 srdspccr0; /* Protocol Converter Config 0 */ 2650*4882a593Smuzhiyun u32 srdspccr1; /* Protocol Converter Config 1 */ 2651*4882a593Smuzhiyun u32 srdspccr2; /* Protocol Converter Config 2 */ 2652*4882a593Smuzhiyun #define SRDS_PCCR2_RST_XGMII1 0x00800000 2653*4882a593Smuzhiyun #define SRDS_PCCR2_RST_XGMII2 0x00400000 2654*4882a593Smuzhiyun u32 res5[197]; 2655*4882a593Smuzhiyun struct serdes_lane { 2656*4882a593Smuzhiyun u32 gcr0; /* General Control Register 0 */ 2657*4882a593Smuzhiyun #define SRDS_GCR0_RRST 0x00400000 2658*4882a593Smuzhiyun #define SRDS_GCR0_1STLANE 0x00010000 2659*4882a593Smuzhiyun #define SRDS_GCR0_UOTHL 0x00100000 2660*4882a593Smuzhiyun u32 gcr1; /* General Control Register 1 */ 2661*4882a593Smuzhiyun #define SRDS_GCR1_REIDL_CTL_MASK 0x001f0000 2662*4882a593Smuzhiyun #define SRDS_GCR1_REIDL_CTL_PCIE 0x00100000 2663*4882a593Smuzhiyun #define SRDS_GCR1_REIDL_CTL_SRIO 0x00000000 2664*4882a593Smuzhiyun #define SRDS_GCR1_REIDL_CTL_SGMII 0x00040000 2665*4882a593Smuzhiyun #define SRDS_GCR1_OPAD_CTL 0x04000000 2666*4882a593Smuzhiyun u32 res1[4]; 2667*4882a593Smuzhiyun u32 tecr0; /* TX Equalization Control Reg 0 */ 2668*4882a593Smuzhiyun #define SRDS_TECR0_TEQ_TYPE_MASK 0x30000000 2669*4882a593Smuzhiyun #define SRDS_TECR0_TEQ_TYPE_2LVL 0x10000000 2670*4882a593Smuzhiyun u32 res3; 2671*4882a593Smuzhiyun u32 ttlcr0; /* Transition Tracking Loop Ctrl 0 */ 2672*4882a593Smuzhiyun #define SRDS_TTLCR0_FLT_SEL_MASK 0x3f000000 2673*4882a593Smuzhiyun #define SRDS_TTLCR0_FLT_SEL_KFR_26 0x10000000 2674*4882a593Smuzhiyun #define SRDS_TTLCR0_FLT_SEL_KPH_28 0x08000000 2675*4882a593Smuzhiyun #define SRDS_TTLCR0_FLT_SEL_750PPM 0x03000000 2676*4882a593Smuzhiyun #define SRDS_TTLCR0_PM_DIS 0x00004000 2677*4882a593Smuzhiyun #define SRDS_TTLCR0_FREQOVD_EN 0x00000001 2678*4882a593Smuzhiyun u32 res4[7]; 2679*4882a593Smuzhiyun } lane[24]; 2680*4882a593Smuzhiyun u32 res6[384]; 2681*4882a593Smuzhiyun } serdes_corenet_t; 2682*4882a593Smuzhiyun #endif /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */ 2683*4882a593Smuzhiyun 2684*4882a593Smuzhiyun enum { 2685*4882a593Smuzhiyun FSL_SRDS_B1_LANE_A = 0, 2686*4882a593Smuzhiyun FSL_SRDS_B1_LANE_B = 1, 2687*4882a593Smuzhiyun FSL_SRDS_B1_LANE_C = 2, 2688*4882a593Smuzhiyun FSL_SRDS_B1_LANE_D = 3, 2689*4882a593Smuzhiyun FSL_SRDS_B1_LANE_E = 4, 2690*4882a593Smuzhiyun FSL_SRDS_B1_LANE_F = 5, 2691*4882a593Smuzhiyun FSL_SRDS_B1_LANE_G = 6, 2692*4882a593Smuzhiyun FSL_SRDS_B1_LANE_H = 7, 2693*4882a593Smuzhiyun FSL_SRDS_B1_LANE_I = 8, 2694*4882a593Smuzhiyun FSL_SRDS_B1_LANE_J = 9, 2695*4882a593Smuzhiyun FSL_SRDS_B2_LANE_A = 16, 2696*4882a593Smuzhiyun FSL_SRDS_B2_LANE_B = 17, 2697*4882a593Smuzhiyun FSL_SRDS_B2_LANE_C = 18, 2698*4882a593Smuzhiyun FSL_SRDS_B2_LANE_D = 19, 2699*4882a593Smuzhiyun FSL_SRDS_B3_LANE_A = 20, 2700*4882a593Smuzhiyun FSL_SRDS_B3_LANE_B = 21, 2701*4882a593Smuzhiyun FSL_SRDS_B3_LANE_C = 22, 2702*4882a593Smuzhiyun FSL_SRDS_B3_LANE_D = 23, 2703*4882a593Smuzhiyun }; 2704*4882a593Smuzhiyun 2705*4882a593Smuzhiyun typedef struct ccsr_qman { 2706*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_QMAN_V3 2707*4882a593Smuzhiyun u8 res0[0x200]; 2708*4882a593Smuzhiyun #else 2709*4882a593Smuzhiyun struct { 2710*4882a593Smuzhiyun u32 qcsp_lio_cfg; /* 0x0 - SW Portal n LIO cfg */ 2711*4882a593Smuzhiyun u32 qcsp_io_cfg; /* 0x4 - SW Portal n IO cfg */ 2712*4882a593Smuzhiyun u32 res; 2713*4882a593Smuzhiyun u32 qcsp_dd_cfg; /* 0xc - SW Portal n Dynamic Debug cfg */ 2714*4882a593Smuzhiyun } qcsp[32]; 2715*4882a593Smuzhiyun #endif 2716*4882a593Smuzhiyun /* Not actually reserved, but irrelevant to u-boot */ 2717*4882a593Smuzhiyun u8 res[0xbf8 - 0x200]; 2718*4882a593Smuzhiyun u32 ip_rev_1; 2719*4882a593Smuzhiyun u32 ip_rev_2; 2720*4882a593Smuzhiyun u32 fqd_bare; /* FQD Extended Base Addr Register */ 2721*4882a593Smuzhiyun u32 fqd_bar; /* FQD Base Addr Register */ 2722*4882a593Smuzhiyun u8 res1[0x8]; 2723*4882a593Smuzhiyun u32 fqd_ar; /* FQD Attributes Register */ 2724*4882a593Smuzhiyun u8 res2[0xc]; 2725*4882a593Smuzhiyun u32 pfdr_bare; /* PFDR Extended Base Addr Register */ 2726*4882a593Smuzhiyun u32 pfdr_bar; /* PFDR Base Addr Register */ 2727*4882a593Smuzhiyun u8 res3[0x8]; 2728*4882a593Smuzhiyun u32 pfdr_ar; /* PFDR Attributes Register */ 2729*4882a593Smuzhiyun u8 res4[0x4c]; 2730*4882a593Smuzhiyun u32 qcsp_bare; /* QCSP Extended Base Addr Register */ 2731*4882a593Smuzhiyun u32 qcsp_bar; /* QCSP Base Addr Register */ 2732*4882a593Smuzhiyun u8 res5[0x78]; 2733*4882a593Smuzhiyun u32 ci_sched_cfg; /* Initiator Scheduling Configuration */ 2734*4882a593Smuzhiyun u32 srcidr; /* Source ID Register */ 2735*4882a593Smuzhiyun u32 liodnr; /* LIODN Register */ 2736*4882a593Smuzhiyun u8 res6[4]; 2737*4882a593Smuzhiyun u32 ci_rlm_cfg; /* Initiator Read Latency Monitor Cfg */ 2738*4882a593Smuzhiyun u32 ci_rlm_avg; /* Initiator Read Latency Monitor Avg */ 2739*4882a593Smuzhiyun u8 res7[0x2e8]; 2740*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_QMAN_V3 2741*4882a593Smuzhiyun struct { 2742*4882a593Smuzhiyun u32 qcsp_lio_cfg; /* 0x0 - SW Portal n LIO cfg */ 2743*4882a593Smuzhiyun u32 qcsp_io_cfg; /* 0x4 - SW Portal n IO cfg */ 2744*4882a593Smuzhiyun u32 res; 2745*4882a593Smuzhiyun u32 qcsp_dd_cfg; /* 0xc - SW Portal n Dynamic Debug cfg*/ 2746*4882a593Smuzhiyun } qcsp[50]; 2747*4882a593Smuzhiyun #endif 2748*4882a593Smuzhiyun } ccsr_qman_t; 2749*4882a593Smuzhiyun 2750*4882a593Smuzhiyun typedef struct ccsr_bman { 2751*4882a593Smuzhiyun /* Not actually reserved, but irrelevant to u-boot */ 2752*4882a593Smuzhiyun u8 res[0xbf8]; 2753*4882a593Smuzhiyun u32 ip_rev_1; 2754*4882a593Smuzhiyun u32 ip_rev_2; 2755*4882a593Smuzhiyun u32 fbpr_bare; /* FBPR Extended Base Addr Register */ 2756*4882a593Smuzhiyun u32 fbpr_bar; /* FBPR Base Addr Register */ 2757*4882a593Smuzhiyun u8 res1[0x8]; 2758*4882a593Smuzhiyun u32 fbpr_ar; /* FBPR Attributes Register */ 2759*4882a593Smuzhiyun u8 res2[0xf0]; 2760*4882a593Smuzhiyun u32 srcidr; /* Source ID Register */ 2761*4882a593Smuzhiyun u32 liodnr; /* LIODN Register */ 2762*4882a593Smuzhiyun u8 res7[0x2f4]; 2763*4882a593Smuzhiyun } ccsr_bman_t; 2764*4882a593Smuzhiyun 2765*4882a593Smuzhiyun typedef struct ccsr_pme { 2766*4882a593Smuzhiyun u8 res0[0x804]; 2767*4882a593Smuzhiyun u32 liodnbr; /* LIODN Base Register */ 2768*4882a593Smuzhiyun u8 res1[0x1f8]; 2769*4882a593Smuzhiyun u32 srcidr; /* Source ID Register */ 2770*4882a593Smuzhiyun u8 res2[8]; 2771*4882a593Smuzhiyun u32 liodnr; /* LIODN Register */ 2772*4882a593Smuzhiyun u8 res3[0x1e8]; 2773*4882a593Smuzhiyun u32 pm_ip_rev_1; /* PME IP Block Revision Reg 1*/ 2774*4882a593Smuzhiyun u32 pm_ip_rev_2; /* PME IP Block Revision Reg 1*/ 2775*4882a593Smuzhiyun u8 res4[0x400]; 2776*4882a593Smuzhiyun } ccsr_pme_t; 2777*4882a593Smuzhiyun 2778*4882a593Smuzhiyun struct ccsr_pamu { 2779*4882a593Smuzhiyun u32 ppbah; 2780*4882a593Smuzhiyun u32 ppbal; 2781*4882a593Smuzhiyun u32 pplah; 2782*4882a593Smuzhiyun u32 pplal; 2783*4882a593Smuzhiyun u32 spbah; 2784*4882a593Smuzhiyun u32 spbal; 2785*4882a593Smuzhiyun u32 splah; 2786*4882a593Smuzhiyun u32 splal; 2787*4882a593Smuzhiyun u32 obah; 2788*4882a593Smuzhiyun u32 obal; 2789*4882a593Smuzhiyun u32 olah; 2790*4882a593Smuzhiyun u32 olal; 2791*4882a593Smuzhiyun }; 2792*4882a593Smuzhiyun 2793*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_RAID_ENGINE 2794*4882a593Smuzhiyun struct ccsr_raide { 2795*4882a593Smuzhiyun u8 res0[0x543]; 2796*4882a593Smuzhiyun u32 liodnbr; /* LIODN Base Register */ 2797*4882a593Smuzhiyun u8 res1[0xab8]; 2798*4882a593Smuzhiyun struct { 2799*4882a593Smuzhiyun struct { 2800*4882a593Smuzhiyun u32 cfg0; /* cfg register 0 */ 2801*4882a593Smuzhiyun u32 cfg1; /* cfg register 1 */ 2802*4882a593Smuzhiyun u8 res1[0x3f8]; 2803*4882a593Smuzhiyun } ring[2]; 2804*4882a593Smuzhiyun u8 res[0x800]; 2805*4882a593Smuzhiyun } jq[2]; 2806*4882a593Smuzhiyun }; 2807*4882a593Smuzhiyun #endif 2808*4882a593Smuzhiyun 2809*4882a593Smuzhiyun #ifdef CONFIG_SYS_DPAA_RMAN 2810*4882a593Smuzhiyun struct ccsr_rman { 2811*4882a593Smuzhiyun u8 res0[0xf64]; 2812*4882a593Smuzhiyun u32 mmliodnbr; /* Message Manager LIODN Base Register */ 2813*4882a593Smuzhiyun u32 mmitar; /* RMAN Inbound Translation Address Register */ 2814*4882a593Smuzhiyun u32 mmitdr; /* RMAN Inbound Translation Data Register */ 2815*4882a593Smuzhiyun u8 res4[0x1f090]; 2816*4882a593Smuzhiyun }; 2817*4882a593Smuzhiyun #endif 2818*4882a593Smuzhiyun 2819*4882a593Smuzhiyun #ifdef CONFIG_SYS_PMAN 2820*4882a593Smuzhiyun struct ccsr_pman { 2821*4882a593Smuzhiyun u8 res_00[0x40]; 2822*4882a593Smuzhiyun u32 poes1; /* PMAN Operation Error Status Register 1 */ 2823*4882a593Smuzhiyun u32 poes2; /* PMAN Operation Error Status Register 2 */ 2824*4882a593Smuzhiyun u32 poeah; /* PMAN Operation Error Address High */ 2825*4882a593Smuzhiyun u32 poeal; /* PMAN Operation Error Address Low */ 2826*4882a593Smuzhiyun u8 res_50[0x50]; 2827*4882a593Smuzhiyun u32 pr1; /* PMAN Revision Register 1 */ 2828*4882a593Smuzhiyun u32 pr2; /* PMAN Revision Register 2 */ 2829*4882a593Smuzhiyun u8 res_a8[0x8]; 2830*4882a593Smuzhiyun u32 pcap; /* PMAN Capabilities Register */ 2831*4882a593Smuzhiyun u8 res_b4[0xc]; 2832*4882a593Smuzhiyun u32 pc1; /* PMAN Control Register 1 */ 2833*4882a593Smuzhiyun u32 pc2; /* PMAN Control Register 2 */ 2834*4882a593Smuzhiyun u32 pc3; /* PMAN Control Register 3 */ 2835*4882a593Smuzhiyun u32 pc4; /* PMAN Control Register 4 */ 2836*4882a593Smuzhiyun u32 pc5; /* PMAN Control Register 5 */ 2837*4882a593Smuzhiyun u32 pc6; /* PMAN Control Register 6 */ 2838*4882a593Smuzhiyun u8 res_d8[0x8]; 2839*4882a593Smuzhiyun u32 ppa1; /* PMAN Prefetch Attributes Register 1 */ 2840*4882a593Smuzhiyun u32 ppa2; /* PMAN Prefetch Attributes Register 2 */ 2841*4882a593Smuzhiyun u8 res_e8[0x8]; 2842*4882a593Smuzhiyun u32 pics; /* PMAN Interrupt Control and Status */ 2843*4882a593Smuzhiyun u8 res_f4[0xf0c]; 2844*4882a593Smuzhiyun }; 2845*4882a593Smuzhiyun #endif 2846*4882a593Smuzhiyun 2847*4882a593Smuzhiyun #ifdef CONFIG_FSL_CORENET 2848*4882a593Smuzhiyun #define CONFIG_SYS_FSL_CORENET_CCM_OFFSET 0x0000 2849*4882a593Smuzhiyun #ifdef CONFIG_SYS_PMAN 2850*4882a593Smuzhiyun #define CONFIG_SYS_FSL_CORENET_PMAN1_OFFSET 0x4000 2851*4882a593Smuzhiyun #define CONFIG_SYS_FSL_CORENET_PMAN2_OFFSET 0x5000 2852*4882a593Smuzhiyun #define CONFIG_SYS_FSL_CORENET_PMAN3_OFFSET 0x6000 2853*4882a593Smuzhiyun #endif 2854*4882a593Smuzhiyun #define CONFIG_SYS_MPC8xxx_DDR_OFFSET 0x8000 2855*4882a593Smuzhiyun #define CONFIG_SYS_MPC8xxx_DDR2_OFFSET 0x9000 2856*4882a593Smuzhiyun #define CONFIG_SYS_MPC8xxx_DDR3_OFFSET 0xA000 2857*4882a593Smuzhiyun #define CONFIG_SYS_FSL_CORENET_CLK_OFFSET 0xE1000 2858*4882a593Smuzhiyun #define CONFIG_SYS_FSL_CORENET_RCPM_OFFSET 0xE2000 2859*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_SFP_VER_3_0 2860*4882a593Smuzhiyun /* In SFPv3, OSPR register is now at offset 0x200. 2861*4882a593Smuzhiyun * * So directly mapping sfp register map to this address */ 2862*4882a593Smuzhiyun #define CONFIG_SYS_OSPR_OFFSET 0x200 2863*4882a593Smuzhiyun #define CONFIG_SYS_SFP_OFFSET (0xE8000 + CONFIG_SYS_OSPR_OFFSET) 2864*4882a593Smuzhiyun #else 2865*4882a593Smuzhiyun #define CONFIG_SYS_SFP_OFFSET 0xE8000 2866*4882a593Smuzhiyun #endif 2867*4882a593Smuzhiyun #define CONFIG_SYS_FSL_CORENET_SERDES_OFFSET 0xEA000 2868*4882a593Smuzhiyun #define CONFIG_SYS_FSL_CORENET_SERDES2_OFFSET 0xEB000 2869*4882a593Smuzhiyun #define CONFIG_SYS_FSL_CORENET_SERDES3_OFFSET 0xEC000 2870*4882a593Smuzhiyun #define CONFIG_SYS_FSL_CORENET_SERDES4_OFFSET 0xED000 2871*4882a593Smuzhiyun #define CONFIG_SYS_FSL_CPC_OFFSET 0x10000 2872*4882a593Smuzhiyun #define CONFIG_SYS_FSL_SCFG_OFFSET 0xFC000 2873*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PAMU_OFFSET 0x20000 2874*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_DMA1_OFFSET 0x100000 2875*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_DMA2_OFFSET 0x101000 2876*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_DMA3_OFFSET 0x102000 2877*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_DMA_OFFSET CONFIG_SYS_MPC85xx_DMA1_OFFSET 2878*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_ESPI_OFFSET 0x110000 2879*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_ESDHC_OFFSET 0x114000 2880*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_LBC_OFFSET 0x124000 2881*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_IFC_OFFSET 0x124000 2882*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_GPIO_OFFSET 0x130000 2883*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_TDM_OFFSET 0x185000 2884*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_QE_OFFSET 0x140000 2885*4882a593Smuzhiyun #define CONFIG_SYS_FSL_CORENET_RMAN_OFFSET 0x1e0000 2886*4882a593Smuzhiyun #if defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && !defined(CONFIG_ARCH_B4860) && \ 2887*4882a593Smuzhiyun !defined(CONFIG_ARCH_B4420) 2888*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_PCIE1_OFFSET 0x240000 2889*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_PCIE2_OFFSET 0x250000 2890*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_PCIE3_OFFSET 0x260000 2891*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_PCIE4_OFFSET 0x270000 2892*4882a593Smuzhiyun #else 2893*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_PCIE1_OFFSET 0x200000 2894*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_PCIE2_OFFSET 0x201000 2895*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_PCIE3_OFFSET 0x202000 2896*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_PCIE4_OFFSET 0x203000 2897*4882a593Smuzhiyun #endif 2898*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_USB1_OFFSET 0x210000 2899*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_USB2_OFFSET 0x211000 2900*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_USB1_PHY_OFFSET 0x214000 2901*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_USB2_PHY_OFFSET 0x214100 2902*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_SATA1_OFFSET 0x220000 2903*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_SATA2_OFFSET 0x221000 2904*4882a593Smuzhiyun #define CONFIG_SYS_FSL_SEC_OFFSET 0x300000 2905*4882a593Smuzhiyun #define CONFIG_SYS_FSL_JR0_OFFSET 0x301000 2906*4882a593Smuzhiyun #define CONFIG_SYS_SEC_MON_OFFSET 0x314000 2907*4882a593Smuzhiyun #define CONFIG_SYS_FSL_CORENET_PME_OFFSET 0x316000 2908*4882a593Smuzhiyun #define CONFIG_SYS_FSL_QMAN_OFFSET 0x318000 2909*4882a593Smuzhiyun #define CONFIG_SYS_FSL_BMAN_OFFSET 0x31a000 2910*4882a593Smuzhiyun #define CONFIG_SYS_FSL_RAID_ENGINE_OFFSET 0x320000 2911*4882a593Smuzhiyun #define CONFIG_SYS_FSL_FM1_OFFSET 0x400000 2912*4882a593Smuzhiyun #define CONFIG_SYS_FSL_FM1_RX0_1G_OFFSET 0x488000 2913*4882a593Smuzhiyun #define CONFIG_SYS_FSL_FM1_RX1_1G_OFFSET 0x489000 2914*4882a593Smuzhiyun #define CONFIG_SYS_FSL_FM1_RX2_1G_OFFSET 0x48a000 2915*4882a593Smuzhiyun #define CONFIG_SYS_FSL_FM1_RX3_1G_OFFSET 0x48b000 2916*4882a593Smuzhiyun #define CONFIG_SYS_FSL_FM1_RX4_1G_OFFSET 0x48c000 2917*4882a593Smuzhiyun #define CONFIG_SYS_FSL_FM1_RX5_1G_OFFSET 0x48d000 2918*4882a593Smuzhiyun #define CONFIG_SYS_FSL_FM1_RX0_10G_OFFSET 0x490000 2919*4882a593Smuzhiyun #define CONFIG_SYS_FSL_FM1_RX1_10G_OFFSET 0x491000 2920*4882a593Smuzhiyun #define CONFIG_SYS_FSL_FM1_DTSEC1_OFFSET 0x4e0000 2921*4882a593Smuzhiyun #define CONFIG_SYS_FSL_FM2_OFFSET 0x500000 2922*4882a593Smuzhiyun #define CONFIG_SYS_FSL_FM2_RX0_1G_OFFSET 0x588000 2923*4882a593Smuzhiyun #define CONFIG_SYS_FSL_FM2_RX1_1G_OFFSET 0x589000 2924*4882a593Smuzhiyun #define CONFIG_SYS_FSL_FM2_RX2_1G_OFFSET 0x58a000 2925*4882a593Smuzhiyun #define CONFIG_SYS_FSL_FM2_RX3_1G_OFFSET 0x58b000 2926*4882a593Smuzhiyun #define CONFIG_SYS_FSL_FM2_RX4_1G_OFFSET 0x58c000 2927*4882a593Smuzhiyun #define CONFIG_SYS_FSL_FM2_RX5_1G_OFFSET 0x58d000 2928*4882a593Smuzhiyun #define CONFIG_SYS_FSL_FM2_RX0_10G_OFFSET 0x590000 2929*4882a593Smuzhiyun #define CONFIG_SYS_FSL_FM2_RX1_10G_OFFSET 0x591000 2930*4882a593Smuzhiyun #define CONFIG_SYS_FSL_CLUSTER_1_L2_OFFSET 0xC20000 2931*4882a593Smuzhiyun #else 2932*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_ECM_OFFSET 0x0000 2933*4882a593Smuzhiyun #define CONFIG_SYS_MPC8xxx_DDR_OFFSET 0x2000 2934*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_LBC_OFFSET 0x5000 2935*4882a593Smuzhiyun #define CONFIG_SYS_MPC8xxx_DDR2_OFFSET 0x6000 2936*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_ESPI_OFFSET 0x7000 2937*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_PCI1_OFFSET 0x8000 2938*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_PCIX_OFFSET 0x8000 2939*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_PCI2_OFFSET 0x9000 2940*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_PCIX2_OFFSET 0x9000 2941*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_PCIE1_OFFSET 0xa000 2942*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_PCIE2_OFFSET 0x9000 2943*4882a593Smuzhiyun #if defined(CONFIG_ARCH_MPC8572) || defined(CONFIG_ARCH_P2020) 2944*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_PCIE3_OFFSET 0x8000 2945*4882a593Smuzhiyun #else 2946*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_PCIE3_OFFSET 0xb000 2947*4882a593Smuzhiyun #endif 2948*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_GPIO_OFFSET 0xF000 2949*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_SATA1_OFFSET 0x18000 2950*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_SATA2_OFFSET 0x19000 2951*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_IFC_OFFSET 0x1e000 2952*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_L2_OFFSET 0x20000 2953*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_DMA_OFFSET 0x21000 2954*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_USB1_OFFSET 0x22000 2955*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_USB2_OFFSET 0x23000 2956*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_USB1_PHY_OFFSET 0xE5000 2957*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_USB2_PHY_OFFSET 0xE5100 2958*4882a593Smuzhiyun #ifdef CONFIG_TSECV2 2959*4882a593Smuzhiyun #define CONFIG_SYS_TSEC1_OFFSET 0xB0000 2960*4882a593Smuzhiyun #elif defined(CONFIG_TSECV2_1) 2961*4882a593Smuzhiyun #define CONFIG_SYS_TSEC1_OFFSET 0x10000 2962*4882a593Smuzhiyun #else 2963*4882a593Smuzhiyun #define CONFIG_SYS_TSEC1_OFFSET 0x24000 2964*4882a593Smuzhiyun #endif 2965*4882a593Smuzhiyun #define CONFIG_SYS_MDIO1_OFFSET 0x24000 2966*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_ESDHC_OFFSET 0x2e000 2967*4882a593Smuzhiyun #if defined(CONFIG_ARCH_C29X) 2968*4882a593Smuzhiyun #define CONFIG_SYS_FSL_SEC_OFFSET 0x80000 2969*4882a593Smuzhiyun #define CONFIG_SYS_FSL_JR0_OFFSET 0x81000 2970*4882a593Smuzhiyun #else 2971*4882a593Smuzhiyun #define CONFIG_SYS_FSL_SEC_OFFSET 0x30000 2972*4882a593Smuzhiyun #define CONFIG_SYS_FSL_JR0_OFFSET 0x31000 2973*4882a593Smuzhiyun #endif 2974*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_SERDES2_OFFSET 0xE3100 2975*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_SERDES1_OFFSET 0xE3000 2976*4882a593Smuzhiyun #define CONFIG_SYS_SEC_MON_OFFSET 0xE6000 2977*4882a593Smuzhiyun #define CONFIG_SYS_SFP_OFFSET 0xE7000 2978*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_CPM_OFFSET 0x80000 2979*4882a593Smuzhiyun #define CONFIG_SYS_FSL_QMAN_OFFSET 0x88000 2980*4882a593Smuzhiyun #define CONFIG_SYS_FSL_BMAN_OFFSET 0x8a000 2981*4882a593Smuzhiyun #define CONFIG_SYS_FSL_FM1_OFFSET 0x100000 2982*4882a593Smuzhiyun #define CONFIG_SYS_FSL_FM1_RX0_1G_OFFSET 0x188000 2983*4882a593Smuzhiyun #define CONFIG_SYS_FSL_FM1_RX1_1G_OFFSET 0x189000 2984*4882a593Smuzhiyun #define CONFIG_SYS_FSL_FM1_DTSEC1_OFFSET 0x1e0000 2985*4882a593Smuzhiyun #endif 2986*4882a593Smuzhiyun 2987*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_PIC_OFFSET 0x40000 2988*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_GUTS_OFFSET 0xE0000 2989*4882a593Smuzhiyun #define CONFIG_SYS_FSL_SRIO_OFFSET 0xC0000 2990*4882a593Smuzhiyun 2991*4882a593Smuzhiyun #if defined(CONFIG_ARCH_BSC9132) 2992*4882a593Smuzhiyun #define CONFIG_SYS_FSL_DSP_CCSR_DDR_OFFSET 0x10000 2993*4882a593Smuzhiyun #define CONFIG_SYS_FSL_DSP_CCSR_DDR_ADDR \ 2994*4882a593Smuzhiyun (CONFIG_SYS_FSL_DSP_CCSRBAR + CONFIG_SYS_FSL_DSP_CCSR_DDR_OFFSET) 2995*4882a593Smuzhiyun #endif 2996*4882a593Smuzhiyun 2997*4882a593Smuzhiyun #define CONFIG_SYS_FSL_CPC_ADDR \ 2998*4882a593Smuzhiyun (CONFIG_SYS_CCSRBAR + CONFIG_SYS_FSL_CPC_OFFSET) 2999*4882a593Smuzhiyun #define CONFIG_SYS_FSL_SCFG_ADDR \ 3000*4882a593Smuzhiyun (CONFIG_SYS_CCSRBAR + CONFIG_SYS_FSL_SCFG_OFFSET) 3001*4882a593Smuzhiyun #define CONFIG_SYS_FSL_SCFG_PIXCLK_ADDR \ 3002*4882a593Smuzhiyun (CONFIG_SYS_FSL_SCFG_ADDR + CONFIG_SYS_FSL_SCFG_PIXCLKCR_OFFSET) 3003*4882a593Smuzhiyun #define CONFIG_SYS_FSL_SCFG_IODSECR1_ADDR \ 3004*4882a593Smuzhiyun (CONFIG_SYS_FSL_SCFG_ADDR + CONFIG_SYS_FSL_SCFG_IODSECR1_OFFSET) 3005*4882a593Smuzhiyun #define CONFIG_SYS_FSL_QMAN_ADDR \ 3006*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_QMAN_OFFSET) 3007*4882a593Smuzhiyun #define CONFIG_SYS_FSL_BMAN_ADDR \ 3008*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_BMAN_OFFSET) 3009*4882a593Smuzhiyun #define CONFIG_SYS_FSL_CORENET_PME_ADDR \ 3010*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_CORENET_PME_OFFSET) 3011*4882a593Smuzhiyun #define CONFIG_SYS_FSL_RAID_ENGINE_ADDR \ 3012*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_RAID_ENGINE_OFFSET) 3013*4882a593Smuzhiyun #define CONFIG_SYS_FSL_CORENET_RMAN_ADDR \ 3014*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_CORENET_RMAN_OFFSET) 3015*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_GUTS_ADDR \ 3016*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_GUTS_OFFSET) 3017*4882a593Smuzhiyun #define CONFIG_SYS_FSL_CORENET_CCM_ADDR \ 3018*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_CORENET_CCM_OFFSET) 3019*4882a593Smuzhiyun #define CONFIG_SYS_FSL_CORENET_CLK_ADDR \ 3020*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_CORENET_CLK_OFFSET) 3021*4882a593Smuzhiyun #define CONFIG_SYS_FSL_CORENET_RCPM_ADDR \ 3022*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_CORENET_RCPM_OFFSET) 3023*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_ECM_ADDR \ 3024*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_ECM_OFFSET) 3025*4882a593Smuzhiyun #define CONFIG_SYS_FSL_DDR_ADDR \ 3026*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_MPC8xxx_DDR_OFFSET) 3027*4882a593Smuzhiyun #define CONFIG_SYS_FSL_DDR2_ADDR \ 3028*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_MPC8xxx_DDR2_OFFSET) 3029*4882a593Smuzhiyun #define CONFIG_SYS_FSL_DDR3_ADDR \ 3030*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_MPC8xxx_DDR3_OFFSET) 3031*4882a593Smuzhiyun #define CONFIG_SYS_LBC_ADDR \ 3032*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_LBC_OFFSET) 3033*4882a593Smuzhiyun #define CONFIG_SYS_IFC_ADDR \ 3034*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_IFC_OFFSET) 3035*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_ESPI_ADDR \ 3036*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_ESPI_OFFSET) 3037*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_PCIX_ADDR \ 3038*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PCIX_OFFSET) 3039*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_PCIX2_ADDR \ 3040*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PCIX2_OFFSET) 3041*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_GPIO_ADDR \ 3042*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_GPIO_OFFSET) 3043*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_SATA1_ADDR \ 3044*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_SATA1_OFFSET) 3045*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_SATA2_ADDR \ 3046*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_SATA2_OFFSET) 3047*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_L2_ADDR \ 3048*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_L2_OFFSET) 3049*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_DMA_ADDR \ 3050*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_DMA_OFFSET) 3051*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_ESDHC_ADDR \ 3052*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_ESDHC_OFFSET) 3053*4882a593Smuzhiyun #define CONFIG_SYS_MPC8xxx_PIC_ADDR \ 3054*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PIC_OFFSET) 3055*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_CPM_ADDR \ 3056*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_CPM_OFFSET) 3057*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_SERDES1_ADDR \ 3058*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_SERDES1_OFFSET) 3059*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_SERDES2_ADDR \ 3060*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_SERDES2_OFFSET) 3061*4882a593Smuzhiyun #define CONFIG_SYS_FSL_CORENET_SERDES_ADDR \ 3062*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_CORENET_SERDES_OFFSET) 3063*4882a593Smuzhiyun #define CONFIG_SYS_FSL_CORENET_SERDES2_ADDR \ 3064*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_CORENET_SERDES2_OFFSET) 3065*4882a593Smuzhiyun #define CONFIG_SYS_FSL_CORENET_SERDES3_ADDR \ 3066*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_CORENET_SERDES3_OFFSET) 3067*4882a593Smuzhiyun #define CONFIG_SYS_FSL_CORENET_SERDES4_ADDR \ 3068*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_CORENET_SERDES4_OFFSET) 3069*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_USB1_ADDR \ 3070*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_USB1_OFFSET) 3071*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_USB2_ADDR \ 3072*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_USB2_OFFSET) 3073*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_USB1_PHY_ADDR \ 3074*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_USB1_PHY_OFFSET) 3075*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_USB2_PHY_ADDR \ 3076*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_USB2_PHY_OFFSET) 3077*4882a593Smuzhiyun #define CONFIG_SYS_FSL_SEC_ADDR \ 3078*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_SEC_OFFSET) 3079*4882a593Smuzhiyun #define CONFIG_SYS_FSL_JR0_ADDR \ 3080*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_JR0_OFFSET) 3081*4882a593Smuzhiyun #define CONFIG_SYS_FSL_FM1_ADDR \ 3082*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_FM1_OFFSET) 3083*4882a593Smuzhiyun #define CONFIG_SYS_FSL_FM1_DTSEC1_ADDR \ 3084*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_FM1_DTSEC1_OFFSET) 3085*4882a593Smuzhiyun #define CONFIG_SYS_FSL_FM2_ADDR \ 3086*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_FM2_OFFSET) 3087*4882a593Smuzhiyun #define CONFIG_SYS_FSL_SRIO_ADDR \ 3088*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_SRIO_OFFSET) 3089*4882a593Smuzhiyun #define CONFIG_SYS_PAMU_ADDR \ 3090*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_PAMU_OFFSET) 3091*4882a593Smuzhiyun 3092*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_ADDR \ 3093*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PCI1_OFFSET) 3094*4882a593Smuzhiyun #define CONFIG_SYS_PCI2_ADDR \ 3095*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PCI2_OFFSET) 3096*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_ADDR \ 3097*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PCIE1_OFFSET) 3098*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_ADDR \ 3099*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PCIE2_OFFSET) 3100*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_ADDR \ 3101*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PCIE3_OFFSET) 3102*4882a593Smuzhiyun #define CONFIG_SYS_PCIE4_ADDR \ 3103*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PCIE4_OFFSET) 3104*4882a593Smuzhiyun 3105*4882a593Smuzhiyun #define CONFIG_SYS_SFP_ADDR \ 3106*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_SFP_OFFSET) 3107*4882a593Smuzhiyun 3108*4882a593Smuzhiyun #define CONFIG_SYS_SEC_MON_ADDR \ 3109*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_SEC_MON_OFFSET) 3110*4882a593Smuzhiyun 3111*4882a593Smuzhiyun #define TSEC_BASE_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC1_OFFSET) 3112*4882a593Smuzhiyun #define MDIO_BASE_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MDIO1_OFFSET) 3113*4882a593Smuzhiyun 3114*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2 3115*4882a593Smuzhiyun struct ccsr_cluster_l2 { 3116*4882a593Smuzhiyun u32 l2csr0; /* 0x000 L2 cache control and status register 0 */ 3117*4882a593Smuzhiyun u32 l2csr1; /* 0x004 L2 cache control and status register 1 */ 3118*4882a593Smuzhiyun u32 l2cfg0; /* 0x008 L2 cache configuration register 0 */ 3119*4882a593Smuzhiyun u8 res_0c[500];/* 0x00c - 0x1ff */ 3120*4882a593Smuzhiyun u32 l2pir0; /* 0x200 L2 cache partitioning ID register 0 */ 3121*4882a593Smuzhiyun u8 res_204[4]; 3122*4882a593Smuzhiyun u32 l2par0; /* 0x208 L2 cache partitioning allocation register 0 */ 3123*4882a593Smuzhiyun u32 l2pwr0; /* 0x20c L2 cache partitioning way register 0 */ 3124*4882a593Smuzhiyun u32 l2pir1; /* 0x210 L2 cache partitioning ID register 1 */ 3125*4882a593Smuzhiyun u8 res_214[4]; 3126*4882a593Smuzhiyun u32 l2par1; /* 0x218 L2 cache partitioning allocation register 1 */ 3127*4882a593Smuzhiyun u32 l2pwr1; /* 0x21c L2 cache partitioning way register 1 */ 3128*4882a593Smuzhiyun u32 u2pir2; /* 0x220 L2 cache partitioning ID register 2 */ 3129*4882a593Smuzhiyun u8 res_224[4]; 3130*4882a593Smuzhiyun u32 l2par2; /* 0x228 L2 cache partitioning allocation register 2 */ 3131*4882a593Smuzhiyun u32 l2pwr2; /* 0x22c L2 cache partitioning way register 2 */ 3132*4882a593Smuzhiyun u32 l2pir3; /* 0x230 L2 cache partitioning ID register 3 */ 3133*4882a593Smuzhiyun u8 res_234[4]; 3134*4882a593Smuzhiyun u32 l2par3; /* 0x238 L2 cache partitining allocation register 3 */ 3135*4882a593Smuzhiyun u32 l2pwr3; /* 0x23c L2 cache partitining way register 3 */ 3136*4882a593Smuzhiyun u32 l2pir4; /* 0x240 L2 cache partitioning ID register 3 */ 3137*4882a593Smuzhiyun u8 res244[4]; 3138*4882a593Smuzhiyun u32 l2par4; /* 0x248 L2 cache partitioning allocation register 3 */ 3139*4882a593Smuzhiyun u32 l2pwr4; /* 0x24c L2 cache partitioning way register 3 */ 3140*4882a593Smuzhiyun u32 l2pir5; /* 0x250 L2 cache partitioning ID register 3 */ 3141*4882a593Smuzhiyun u8 res_254[4]; 3142*4882a593Smuzhiyun u32 l2par5; /* 0x258 L2 cache partitioning allocation register 3 */ 3143*4882a593Smuzhiyun u32 l2pwr5; /* 0x25c L2 cache partitioning way register 3 */ 3144*4882a593Smuzhiyun u32 l2pir6; /* 0x260 L2 cache partitioning ID register 3 */ 3145*4882a593Smuzhiyun u8 res_264[4]; 3146*4882a593Smuzhiyun u32 l2par6; /* 0x268 L2 cache partitioning allocation register 3 */ 3147*4882a593Smuzhiyun u32 l2pwr6; /* 0x26c L2 cache partitioning way register 3 */ 3148*4882a593Smuzhiyun u32 l2pir7; /* 0x270 L2 cache partitioning ID register 3 */ 3149*4882a593Smuzhiyun u8 res274[4]; 3150*4882a593Smuzhiyun u32 l2par7; /* 0x278 L2 cache partitioning allocation register 3 */ 3151*4882a593Smuzhiyun u32 l2pwr7; /* 0x27c L2 cache partitioning way register 3 */ 3152*4882a593Smuzhiyun u8 res_280[0xb80]; /* 0x280 - 0xdff */ 3153*4882a593Smuzhiyun u32 l2errinjhi; /* 0xe00 L2 cache error injection mask high */ 3154*4882a593Smuzhiyun u32 l2errinjlo; /* 0xe04 L2 cache error injection mask low */ 3155*4882a593Smuzhiyun u32 l2errinjctl;/* 0xe08 L2 cache error injection control */ 3156*4882a593Smuzhiyun u8 res_e0c[20]; /* 0xe0c - 0x01f */ 3157*4882a593Smuzhiyun u32 l2captdatahi; /* 0xe20 L2 cache error capture data high */ 3158*4882a593Smuzhiyun u32 l2captdatalo; /* 0xe24 L2 cache error capture data low */ 3159*4882a593Smuzhiyun u32 l2captecc; /* 0xe28 L2 cache error capture ECC syndrome */ 3160*4882a593Smuzhiyun u8 res_e2c[20]; /* 0xe2c - 0xe3f */ 3161*4882a593Smuzhiyun u32 l2errdet; /* 0xe40 L2 cache error detect */ 3162*4882a593Smuzhiyun u32 l2errdis; /* 0xe44 L2 cache error disable */ 3163*4882a593Smuzhiyun u32 l2errinten; /* 0xe48 L2 cache error interrupt enable */ 3164*4882a593Smuzhiyun u32 l2errattr; /* 0xe4c L2 cache error attribute */ 3165*4882a593Smuzhiyun u32 l2erreaddr; /* 0xe50 L2 cache error extended address */ 3166*4882a593Smuzhiyun u32 l2erraddr; /* 0xe54 L2 cache error address */ 3167*4882a593Smuzhiyun u32 l2errctl; /* 0xe58 L2 cache error control */ 3168*4882a593Smuzhiyun }; 3169*4882a593Smuzhiyun #define CONFIG_SYS_FSL_CLUSTER_1_L2 \ 3170*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_CLUSTER_1_L2_OFFSET) 3171*4882a593Smuzhiyun #endif /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */ 3172*4882a593Smuzhiyun 3173*4882a593Smuzhiyun #define CONFIG_SYS_DCSR_DCFG_OFFSET 0X20000 3174*4882a593Smuzhiyun struct dcsr_dcfg_regs { 3175*4882a593Smuzhiyun u8 res_0[0x520]; 3176*4882a593Smuzhiyun u32 ecccr1; 3177*4882a593Smuzhiyun #define DCSR_DCFG_ECC_DISABLE_USB1 0x00008000 3178*4882a593Smuzhiyun #define DCSR_DCFG_ECC_DISABLE_USB2 0x00004000 3179*4882a593Smuzhiyun u8 res_524[0x1000 - 0x524]; /* 0x524 - 0x1000 */ 3180*4882a593Smuzhiyun }; 3181*4882a593Smuzhiyun 3182*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_SCFG \ 3183*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_SCFG_OFFSET) 3184*4882a593Smuzhiyun #define CONFIG_SYS_MPC85xx_SCFG_OFFSET 0xfc000 3185*4882a593Smuzhiyun /* The supplement configuration unit register */ 3186*4882a593Smuzhiyun struct ccsr_scfg { 3187*4882a593Smuzhiyun u32 dpslpcr; /* 0x000 Deep Sleep Control register */ 3188*4882a593Smuzhiyun u32 usb1dpslpcsr;/* 0x004 USB1 Deep Sleep Control Status register */ 3189*4882a593Smuzhiyun u32 usb2dpslpcsr;/* 0x008 USB2 Deep Sleep Control Status register */ 3190*4882a593Smuzhiyun u32 fmclkdpslpcr;/* 0x00c FM Clock Deep Sleep Control register */ 3191*4882a593Smuzhiyun u32 res1[4]; 3192*4882a593Smuzhiyun u32 esgmiiselcr;/* 0x020 Ethernet Switch SGMII Select Control reg */ 3193*4882a593Smuzhiyun u32 res2; 3194*4882a593Smuzhiyun u32 pixclkcr; /* 0x028 Pixel Clock Control register */ 3195*4882a593Smuzhiyun u32 res3[245]; 3196*4882a593Smuzhiyun u32 qeioclkcr; /* 0x400 QUICC Engine IO Clock Control register */ 3197*4882a593Smuzhiyun u32 emiiocr; /* 0x404 EMI MDIO Control Register */ 3198*4882a593Smuzhiyun u32 sdhciovselcr;/* 0x408 SDHC IO VSEL Control register */ 3199*4882a593Smuzhiyun u32 qmifrstcr; /* 0x40c QMAN Interface Reset Control register */ 3200*4882a593Smuzhiyun u32 res4[60]; 3201*4882a593Smuzhiyun u32 sparecr[8]; /* 0x500 Spare Control register(0-7) */ 3202*4882a593Smuzhiyun }; 3203*4882a593Smuzhiyun #endif /*__IMMAP_85xx__*/ 3204