1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright 2007,2009-2012 Freescale Semiconductor, Inc. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun #ifndef __FSL_PCI_H_ 8*4882a593Smuzhiyun #define __FSL_PCI_H_ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #include <asm/fsl_law.h> 11*4882a593Smuzhiyun #include <asm/fsl_serdes.h> 12*4882a593Smuzhiyun #include <pci.h> 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun #define PEX_IP_BLK_REV_2_2 0x02080202 15*4882a593Smuzhiyun #define PEX_IP_BLK_REV_2_3 0x02080203 16*4882a593Smuzhiyun #define PEX_IP_BLK_REV_3_0 0x02080300 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun /* Freescale-specific PCI config registers */ 19*4882a593Smuzhiyun #define FSL_PCI_PBFR 0x44 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun #define FSL_PCIE_CFG_RDY 0x4b0 22*4882a593Smuzhiyun #define FSL_PCIE_V3_CFG_RDY 0x1 23*4882a593Smuzhiyun #define FSL_PROG_IF_AGENT 0x1 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun #define PCI_LTSSM 0x404 /* PCIe Link Training, Status State Machine */ 26*4882a593Smuzhiyun #define PCI_LTSSM_L0 0x16 /* L0 state */ 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun int fsl_setup_hose(struct pci_controller *hose, unsigned long addr); 29*4882a593Smuzhiyun int fsl_is_pci_agent(struct pci_controller *hose); 30*4882a593Smuzhiyun void fsl_pci_config_unlock(struct pci_controller *hose); 31*4882a593Smuzhiyun void ft_fsl_pci_setup(void *blob, const char *compat, unsigned long ctrl_addr); 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun /* 34*4882a593Smuzhiyun * Common PCI/PCIE Register structure for mpc85xx and mpc86xx 35*4882a593Smuzhiyun */ 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun /* 38*4882a593Smuzhiyun * PCI Translation Registers 39*4882a593Smuzhiyun */ 40*4882a593Smuzhiyun typedef struct pci_outbound_window { 41*4882a593Smuzhiyun u32 potar; /* 0x00 - Address */ 42*4882a593Smuzhiyun u32 potear; /* 0x04 - Address Extended */ 43*4882a593Smuzhiyun u32 powbar; /* 0x08 - Window Base Address */ 44*4882a593Smuzhiyun u32 res1; 45*4882a593Smuzhiyun u32 powar; /* 0x10 - Window Attributes */ 46*4882a593Smuzhiyun #define POWAR_EN 0x80000000 47*4882a593Smuzhiyun #define POWAR_IO_READ 0x00080000 48*4882a593Smuzhiyun #define POWAR_MEM_READ 0x00040000 49*4882a593Smuzhiyun #define POWAR_IO_WRITE 0x00008000 50*4882a593Smuzhiyun #define POWAR_MEM_WRITE 0x00004000 51*4882a593Smuzhiyun u32 res2[3]; 52*4882a593Smuzhiyun } pot_t; 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun typedef struct pci_inbound_window { 55*4882a593Smuzhiyun u32 pitar; /* 0x00 - Address */ 56*4882a593Smuzhiyun u32 res1; 57*4882a593Smuzhiyun u32 piwbar; /* 0x08 - Window Base Address */ 58*4882a593Smuzhiyun u32 piwbear; /* 0x0c - Window Base Address Extended */ 59*4882a593Smuzhiyun u32 piwar; /* 0x10 - Window Attributes */ 60*4882a593Smuzhiyun #define PIWAR_EN 0x80000000 61*4882a593Smuzhiyun #define PIWAR_PF 0x20000000 62*4882a593Smuzhiyun #define PIWAR_LOCAL 0x00f00000 63*4882a593Smuzhiyun #define PIWAR_READ_SNOOP 0x00050000 64*4882a593Smuzhiyun #define PIWAR_WRITE_SNOOP 0x00005000 65*4882a593Smuzhiyun u32 res2[3]; 66*4882a593Smuzhiyun } pit_t; 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun /* PCI/PCI Express Registers */ 69*4882a593Smuzhiyun typedef struct ccsr_pci { 70*4882a593Smuzhiyun u32 cfg_addr; /* 0x000 - PCI Configuration Address Register */ 71*4882a593Smuzhiyun u32 cfg_data; /* 0x004 - PCI Configuration Data Register */ 72*4882a593Smuzhiyun u32 int_ack; /* 0x008 - PCI Interrupt Acknowledge Register */ 73*4882a593Smuzhiyun u32 out_comp_to; /* 0x00C - PCI Outbound Completion Timeout Register */ 74*4882a593Smuzhiyun u32 out_conf_to; /* 0x010 - PCI Configuration Timeout Register */ 75*4882a593Smuzhiyun u32 config; /* 0x014 - PCIE CONFIG Register */ 76*4882a593Smuzhiyun u32 int_status; /* 0x018 - PCIE interrupt status register */ 77*4882a593Smuzhiyun char res2[4]; 78*4882a593Smuzhiyun u32 pme_msg_det; /* 0x020 - PCIE PME & message detect register */ 79*4882a593Smuzhiyun u32 pme_msg_dis; /* 0x024 - PCIE PME & message disable register */ 80*4882a593Smuzhiyun u32 pme_msg_int_en; /* 0x028 - PCIE PME & message interrupt enable register */ 81*4882a593Smuzhiyun u32 pm_command; /* 0x02c - PCIE PM Command register */ 82*4882a593Smuzhiyun char res3[2188]; /* (0x8bc - 0x30 = 2188) */ 83*4882a593Smuzhiyun u32 dbi_ro_wr_en; /* 0x8bc - DBI read only write enable reg */ 84*4882a593Smuzhiyun char res4[824]; /* (0xbf8 - 0x8c0 = 824) */ 85*4882a593Smuzhiyun u32 block_rev1; /* 0xbf8 - PCIE Block Revision register 1 */ 86*4882a593Smuzhiyun u32 block_rev2; /* 0xbfc - PCIE Block Revision register 2 */ 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun pot_t pot[5]; /* 0xc00 - 0xc9f Outbound ATMU's 0, 1, 2, 3, and 4 */ 89*4882a593Smuzhiyun u32 res5[24]; 90*4882a593Smuzhiyun pit_t pmit; /* 0xd00 - 0xd9c Inbound ATMU's MSI */ 91*4882a593Smuzhiyun u32 res6[24]; 92*4882a593Smuzhiyun pit_t pit[4]; /* 0xd80 - 0xdff Inbound ATMU's 3, 2, 1 and 0 */ 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun #define PIT3 0 95*4882a593Smuzhiyun #define PIT2 1 96*4882a593Smuzhiyun #define PIT1 2 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun #if 0 99*4882a593Smuzhiyun u32 potar0; /* 0xc00 - PCI Outbound Transaction Address Register 0 */ 100*4882a593Smuzhiyun u32 potear0; /* 0xc04 - PCI Outbound Translation Extended Address Register 0 */ 101*4882a593Smuzhiyun char res5[8]; 102*4882a593Smuzhiyun u32 powar0; /* 0xc10 - PCI Outbound Window Attributes Register 0 */ 103*4882a593Smuzhiyun char res6[12]; 104*4882a593Smuzhiyun u32 potar1; /* 0xc20 - PCI Outbound Transaction Address Register 1 */ 105*4882a593Smuzhiyun u32 potear1; /* 0xc24 - PCI Outbound Translation Extended Address Register 1 */ 106*4882a593Smuzhiyun u32 powbar1; /* 0xc28 - PCI Outbound Window Base Address Register 1 */ 107*4882a593Smuzhiyun char res7[4]; 108*4882a593Smuzhiyun u32 powar1; /* 0xc30 - PCI Outbound Window Attributes Register 1 */ 109*4882a593Smuzhiyun char res8[12]; 110*4882a593Smuzhiyun u32 potar2; /* 0xc40 - PCI Outbound Transaction Address Register 2 */ 111*4882a593Smuzhiyun u32 potear2; /* 0xc44 - PCI Outbound Translation Extended Address Register 2 */ 112*4882a593Smuzhiyun u32 powbar2; /* 0xc48 - PCI Outbound Window Base Address Register 2 */ 113*4882a593Smuzhiyun char res9[4]; 114*4882a593Smuzhiyun u32 powar2; /* 0xc50 - PCI Outbound Window Attributes Register 2 */ 115*4882a593Smuzhiyun char res10[12]; 116*4882a593Smuzhiyun u32 potar3; /* 0xc60 - PCI Outbound Transaction Address Register 3 */ 117*4882a593Smuzhiyun u32 potear3; /* 0xc64 - PCI Outbound Translation Extended Address Register 3 */ 118*4882a593Smuzhiyun u32 powbar3; /* 0xc68 - PCI Outbound Window Base Address Register 3 */ 119*4882a593Smuzhiyun char res11[4]; 120*4882a593Smuzhiyun u32 powar3; /* 0xc70 - PCI Outbound Window Attributes Register 3 */ 121*4882a593Smuzhiyun char res12[12]; 122*4882a593Smuzhiyun u32 potar4; /* 0xc80 - PCI Outbound Transaction Address Register 4 */ 123*4882a593Smuzhiyun u32 potear4; /* 0xc84 - PCI Outbound Translation Extended Address Register 4 */ 124*4882a593Smuzhiyun u32 powbar4; /* 0xc88 - PCI Outbound Window Base Address Register 4 */ 125*4882a593Smuzhiyun char res13[4]; 126*4882a593Smuzhiyun u32 powar4; /* 0xc90 - PCI Outbound Window Attributes Register 4 */ 127*4882a593Smuzhiyun char res14[268]; 128*4882a593Smuzhiyun u32 pitar3; /* 0xda0 - PCI Inbound Translation Address Register 3 */ 129*4882a593Smuzhiyun char res15[4]; 130*4882a593Smuzhiyun u32 piwbar3; /* 0xda8 - PCI Inbound Window Base Address Register 3 */ 131*4882a593Smuzhiyun u32 piwbear3; /* 0xdac - PCI Inbound Window Base Extended Address Register 3 */ 132*4882a593Smuzhiyun u32 piwar3; /* 0xdb0 - PCI Inbound Window Attributes Register 3 */ 133*4882a593Smuzhiyun char res16[12]; 134*4882a593Smuzhiyun u32 pitar2; /* 0xdc0 - PCI Inbound Translation Address Register 2 */ 135*4882a593Smuzhiyun char res17[4]; 136*4882a593Smuzhiyun u32 piwbar2; /* 0xdc8 - PCI Inbound Window Base Address Register 2 */ 137*4882a593Smuzhiyun u32 piwbear2; /* 0xdcc - PCI Inbound Window Base Extended Address Register 2 */ 138*4882a593Smuzhiyun u32 piwar2; /* 0xdd0 - PCI Inbound Window Attributes Register 2 */ 139*4882a593Smuzhiyun char res18[12]; 140*4882a593Smuzhiyun u32 pitar1; /* 0xde0 - PCI Inbound Translation Address Register 1 */ 141*4882a593Smuzhiyun char res19[4]; 142*4882a593Smuzhiyun u32 piwbar1; /* 0xde8 - PCI Inbound Window Base Address Register 1 */ 143*4882a593Smuzhiyun char res20[4]; 144*4882a593Smuzhiyun u32 piwar1; /* 0xdf0 - PCI Inbound Window Attributes Register 1 */ 145*4882a593Smuzhiyun char res21[12]; 146*4882a593Smuzhiyun #endif 147*4882a593Smuzhiyun u32 pedr; /* 0xe00 - PCI Error Detect Register */ 148*4882a593Smuzhiyun u32 pecdr; /* 0xe04 - PCI Error Capture Disable Register */ 149*4882a593Smuzhiyun u32 peer; /* 0xe08 - PCI Error Interrupt Enable Register */ 150*4882a593Smuzhiyun u32 peattrcr; /* 0xe0c - PCI Error Attributes Capture Register */ 151*4882a593Smuzhiyun u32 peaddrcr; /* 0xe10 - PCI Error Address Capture Register */ 152*4882a593Smuzhiyun /* u32 perr_disr * 0xe10 - PCIE Erorr Disable Register */ 153*4882a593Smuzhiyun u32 peextaddrcr; /* 0xe14 - PCI Error Extended Address Capture Register */ 154*4882a593Smuzhiyun u32 pedlcr; /* 0xe18 - PCI Error Data Low Capture Register */ 155*4882a593Smuzhiyun u32 pedhcr; /* 0xe1c - PCI Error Error Data High Capture Register */ 156*4882a593Smuzhiyun u32 gas_timr; /* 0xe20 - PCI Gasket Timer Register */ 157*4882a593Smuzhiyun /* u32 perr_cap_stat; * 0xe20 - PCIE Error Capture Status Register */ 158*4882a593Smuzhiyun char res22[4]; 159*4882a593Smuzhiyun u32 perr_cap0; /* 0xe28 - PCIE Error Capture Register 0 */ 160*4882a593Smuzhiyun u32 perr_cap1; /* 0xe2c - PCIE Error Capture Register 1 */ 161*4882a593Smuzhiyun u32 perr_cap2; /* 0xe30 - PCIE Error Capture Register 2 */ 162*4882a593Smuzhiyun u32 perr_cap3; /* 0xe34 - PCIE Error Capture Register 3 */ 163*4882a593Smuzhiyun char res23[200]; 164*4882a593Smuzhiyun u32 pdb_stat; /* 0xf00 - PCIE Debug Status */ 165*4882a593Smuzhiyun char res24[16]; 166*4882a593Smuzhiyun u32 pex_csr0; /* 0xf14 - PEX Control/Status register 0*/ 167*4882a593Smuzhiyun u32 pex_csr1; /* 0xf18 - PEX Control/Status register 1*/ 168*4882a593Smuzhiyun char res25[228]; 169*4882a593Smuzhiyun } ccsr_fsl_pci_t; 170*4882a593Smuzhiyun #define PCIE_CONFIG_PC 0x00020000 171*4882a593Smuzhiyun #define PCIE_CONFIG_OB_CK 0x00002000 172*4882a593Smuzhiyun #define PCIE_CONFIG_SAC 0x00000010 173*4882a593Smuzhiyun #define PCIE_CONFIG_SP 0x80000002 174*4882a593Smuzhiyun #define PCIE_CONFIG_SCC 0x80000001 175*4882a593Smuzhiyun 176*4882a593Smuzhiyun struct fsl_pci_info { 177*4882a593Smuzhiyun unsigned long regs; 178*4882a593Smuzhiyun pci_addr_t mem_bus; 179*4882a593Smuzhiyun phys_size_t mem_phys; 180*4882a593Smuzhiyun pci_size_t mem_size; 181*4882a593Smuzhiyun pci_addr_t io_bus; 182*4882a593Smuzhiyun phys_size_t io_phys; 183*4882a593Smuzhiyun pci_size_t io_size; 184*4882a593Smuzhiyun enum law_trgt_if law; 185*4882a593Smuzhiyun int pci_num; 186*4882a593Smuzhiyun }; 187*4882a593Smuzhiyun 188*4882a593Smuzhiyun void fsl_pci_init(struct pci_controller *hose, struct fsl_pci_info *pci_info); 189*4882a593Smuzhiyun int fsl_pci_init_port(struct fsl_pci_info *pci_info, 190*4882a593Smuzhiyun struct pci_controller *hose, int busno); 191*4882a593Smuzhiyun int fsl_pcie_init_ctrl(int busno, u32 devdisr, enum srds_prtcl dev, 192*4882a593Smuzhiyun struct fsl_pci_info *pci_info); 193*4882a593Smuzhiyun int fsl_pcie_init_board(int busno); 194*4882a593Smuzhiyun 195*4882a593Smuzhiyun #define SET_STD_PCI_INFO(x, num) \ 196*4882a593Smuzhiyun { \ 197*4882a593Smuzhiyun x.regs = CONFIG_SYS_PCI##num##_ADDR; \ 198*4882a593Smuzhiyun x.mem_bus = CONFIG_SYS_PCI##num##_MEM_BUS; \ 199*4882a593Smuzhiyun x.mem_phys = CONFIG_SYS_PCI##num##_MEM_PHYS; \ 200*4882a593Smuzhiyun x.mem_size = CONFIG_SYS_PCI##num##_MEM_SIZE; \ 201*4882a593Smuzhiyun x.io_bus = CONFIG_SYS_PCI##num##_IO_BUS; \ 202*4882a593Smuzhiyun x.io_phys = CONFIG_SYS_PCI##num##_IO_PHYS; \ 203*4882a593Smuzhiyun x.io_size = CONFIG_SYS_PCI##num##_IO_SIZE; \ 204*4882a593Smuzhiyun x.law = LAW_TRGT_IF_PCI_##num; \ 205*4882a593Smuzhiyun x.pci_num = num; \ 206*4882a593Smuzhiyun } 207*4882a593Smuzhiyun 208*4882a593Smuzhiyun #define SET_STD_PCIE_INFO(x, num) \ 209*4882a593Smuzhiyun { \ 210*4882a593Smuzhiyun x.regs = CONFIG_SYS_PCIE##num##_ADDR; \ 211*4882a593Smuzhiyun x.mem_bus = CONFIG_SYS_PCIE##num##_MEM_BUS; \ 212*4882a593Smuzhiyun x.mem_phys = CONFIG_SYS_PCIE##num##_MEM_PHYS; \ 213*4882a593Smuzhiyun x.mem_size = CONFIG_SYS_PCIE##num##_MEM_SIZE; \ 214*4882a593Smuzhiyun x.io_bus = CONFIG_SYS_PCIE##num##_IO_BUS; \ 215*4882a593Smuzhiyun x.io_phys = CONFIG_SYS_PCIE##num##_IO_PHYS; \ 216*4882a593Smuzhiyun x.io_size = CONFIG_SYS_PCIE##num##_IO_SIZE; \ 217*4882a593Smuzhiyun x.law = LAW_TRGT_IF_PCIE_##num; \ 218*4882a593Smuzhiyun x.pci_num = num; \ 219*4882a593Smuzhiyun } 220*4882a593Smuzhiyun 221*4882a593Smuzhiyun #define __FT_FSL_PCI_SETUP(blob, compat, num) \ 222*4882a593Smuzhiyun ft_fsl_pci_setup(blob, compat, CONFIG_SYS_PCI##num##_ADDR) 223*4882a593Smuzhiyun 224*4882a593Smuzhiyun #define __FT_FSL_PCIE_SETUP(blob, compat, num) \ 225*4882a593Smuzhiyun ft_fsl_pci_setup(blob, compat, CONFIG_SYS_PCIE##num##_ADDR) 226*4882a593Smuzhiyun 227*4882a593Smuzhiyun #define FT_FSL_PCI1_SETUP __FT_FSL_PCI_SETUP(blob, FSL_PCI_COMPAT, 1) 228*4882a593Smuzhiyun #define FT_FSL_PCI2_SETUP __FT_FSL_PCI_SETUP(blob, FSL_PCI_COMPAT, 2) 229*4882a593Smuzhiyun 230*4882a593Smuzhiyun #define FT_FSL_PCIE1_SETUP __FT_FSL_PCIE_SETUP(blob, FSL_PCIE_COMPAT, 1) 231*4882a593Smuzhiyun #define FT_FSL_PCIE2_SETUP __FT_FSL_PCIE_SETUP(blob, FSL_PCIE_COMPAT, 2) 232*4882a593Smuzhiyun #define FT_FSL_PCIE3_SETUP __FT_FSL_PCIE_SETUP(blob, FSL_PCIE_COMPAT, 3) 233*4882a593Smuzhiyun #define FT_FSL_PCIE4_SETUP __FT_FSL_PCIE_SETUP(blob, FSL_PCIE_COMPAT, 4) 234*4882a593Smuzhiyun 235*4882a593Smuzhiyun #if !defined(CONFIG_PCI) 236*4882a593Smuzhiyun #define FT_FSL_PCI_SETUP 237*4882a593Smuzhiyun #elif defined(CONFIG_FSL_CORENET) 238*4882a593Smuzhiyun #define FSL_PCIE_COMPAT CONFIG_SYS_FSL_PCIE_COMPAT 239*4882a593Smuzhiyun #define FT_FSL_PCI_SETUP \ 240*4882a593Smuzhiyun FT_FSL_PCIE1_SETUP; \ 241*4882a593Smuzhiyun FT_FSL_PCIE2_SETUP; \ 242*4882a593Smuzhiyun FT_FSL_PCIE3_SETUP; \ 243*4882a593Smuzhiyun FT_FSL_PCIE4_SETUP; 244*4882a593Smuzhiyun #define FT_FSL_PCIE_SETUP FT_FSL_PCI_SETUP 245*4882a593Smuzhiyun #elif defined(CONFIG_MPC85xx) 246*4882a593Smuzhiyun #define FSL_PCI_COMPAT "fsl,mpc8540-pci" 247*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_PCIE_COMPAT 248*4882a593Smuzhiyun #define FSL_PCIE_COMPAT CONFIG_SYS_FSL_PCIE_COMPAT 249*4882a593Smuzhiyun #else 250*4882a593Smuzhiyun #define FSL_PCIE_COMPAT "fsl,mpc8548-pcie" 251*4882a593Smuzhiyun #endif 252*4882a593Smuzhiyun #define FT_FSL_PCI_SETUP \ 253*4882a593Smuzhiyun FT_FSL_PCI1_SETUP; \ 254*4882a593Smuzhiyun FT_FSL_PCI2_SETUP; \ 255*4882a593Smuzhiyun FT_FSL_PCIE1_SETUP; \ 256*4882a593Smuzhiyun FT_FSL_PCIE2_SETUP; \ 257*4882a593Smuzhiyun FT_FSL_PCIE3_SETUP; 258*4882a593Smuzhiyun #define FT_FSL_PCIE_SETUP \ 259*4882a593Smuzhiyun FT_FSL_PCIE1_SETUP; \ 260*4882a593Smuzhiyun FT_FSL_PCIE2_SETUP; \ 261*4882a593Smuzhiyun FT_FSL_PCIE3_SETUP; 262*4882a593Smuzhiyun #elif defined(CONFIG_MPC86xx) 263*4882a593Smuzhiyun #define FSL_PCI_COMPAT "fsl,mpc8610-pci" 264*4882a593Smuzhiyun #define FSL_PCIE_COMPAT "fsl,mpc8641-pcie" 265*4882a593Smuzhiyun #define FT_FSL_PCI_SETUP \ 266*4882a593Smuzhiyun FT_FSL_PCI1_SETUP; \ 267*4882a593Smuzhiyun FT_FSL_PCIE1_SETUP; \ 268*4882a593Smuzhiyun FT_FSL_PCIE2_SETUP; 269*4882a593Smuzhiyun #else 270*4882a593Smuzhiyun #error FT_FSL_PCI_SETUP not defined 271*4882a593Smuzhiyun #endif 272*4882a593Smuzhiyun 273*4882a593Smuzhiyun 274*4882a593Smuzhiyun #endif 275