xref: /OK3568_Linux_fs/u-boot/arch/powerpc/include/asm/fsl_dma.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Freescale DMA Controller
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright 2006 Freescale Semiconductor, Inc.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #ifndef _ASM_FSL_DMA_H_
10*4882a593Smuzhiyun #define _ASM_FSL_DMA_H_
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <asm/types.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #ifdef CONFIG_MPC83xx
15*4882a593Smuzhiyun typedef struct fsl_dma {
16*4882a593Smuzhiyun 	uint	mr;		/* DMA mode register */
17*4882a593Smuzhiyun #define FSL_DMA_MR_CS		0x00000001	/* Channel start */
18*4882a593Smuzhiyun #define FSL_DMA_MR_CC		0x00000002	/* Channel continue */
19*4882a593Smuzhiyun #define FSL_DMA_MR_CTM		0x00000004	/* Channel xfer mode */
20*4882a593Smuzhiyun #define FSL_DMA_MR_CTM_DIRECT	0x00000004	/* Direct channel xfer mode */
21*4882a593Smuzhiyun #define FSL_DMA_MR_EOTIE	0x00000080	/* End-of-transfer interrupt en */
22*4882a593Smuzhiyun #define FSL_DMA_MR_PRC_MASK	0x00000c00	/* PCI read command */
23*4882a593Smuzhiyun #define FSL_DMA_MR_SAHE		0x00001000	/* Source addr hold enable */
24*4882a593Smuzhiyun #define FSL_DMA_MR_DAHE		0x00002000	/* Dest addr hold enable */
25*4882a593Smuzhiyun #define FSL_DMA_MR_SAHTS_MASK	0x0000c000	/* Source addr hold xfer size */
26*4882a593Smuzhiyun #define FSL_DMA_MR_DAHTS_MASK	0x00030000	/* Dest addr hold xfer size */
27*4882a593Smuzhiyun #define FSL_DMA_MR_EMS_EN	0x00040000	/* Ext master start en */
28*4882a593Smuzhiyun #define FSL_DMA_MR_IRQS		0x00080000	/* Interrupt steer */
29*4882a593Smuzhiyun #define FSL_DMA_MR_DMSEN	0x00100000	/* Direct mode snooping en */
30*4882a593Smuzhiyun #define FSL_DMA_MR_BWC_MASK	0x00e00000	/* Bandwidth/pause ctl */
31*4882a593Smuzhiyun #define FSL_DMA_MR_DRCNT	0x0f000000	/* DMA request count */
32*4882a593Smuzhiyun 	uint	sr;		/* DMA status register */
33*4882a593Smuzhiyun #define FSL_DMA_SR_EOCDI	0x00000001	/* End-of-chain/direct interrupt */
34*4882a593Smuzhiyun #define FSL_DMA_SR_EOSI		0x00000002	/* End-of-segment interrupt */
35*4882a593Smuzhiyun #define FSL_DMA_SR_CB		0x00000004	/* Channel busy */
36*4882a593Smuzhiyun #define FSL_DMA_SR_TE		0x00000080	/* Transfer error */
37*4882a593Smuzhiyun 	uint	cdar;		/* DMA current descriptor address register */
38*4882a593Smuzhiyun 	char	res0[4];
39*4882a593Smuzhiyun 	uint	sar;		/* DMA source address register */
40*4882a593Smuzhiyun 	char	res1[4];
41*4882a593Smuzhiyun 	uint	dar;		/* DMA destination address register */
42*4882a593Smuzhiyun 	char	res2[4];
43*4882a593Smuzhiyun 	uint	bcr;		/* DMA byte count register */
44*4882a593Smuzhiyun 	uint	ndar;		/* DMA next descriptor address register */
45*4882a593Smuzhiyun 	uint	gsr;		/* DMA general status register (DMA3 ONLY!) */
46*4882a593Smuzhiyun 	char	res3[84];
47*4882a593Smuzhiyun } fsl_dma_t;
48*4882a593Smuzhiyun #else
49*4882a593Smuzhiyun typedef struct fsl_dma {
50*4882a593Smuzhiyun 	uint	mr;		/* DMA mode register */
51*4882a593Smuzhiyun #define FSL_DMA_MR_CS		0x00000001	/* Channel start */
52*4882a593Smuzhiyun #define FSL_DMA_MR_CC		0x00000002	/* Channel continue */
53*4882a593Smuzhiyun #define FSL_DMA_MR_CTM		0x00000004	/* Channel xfer mode */
54*4882a593Smuzhiyun #define FSL_DMA_MR_CTM_DIRECT	0x00000004	/* Direct channel xfer mode */
55*4882a593Smuzhiyun #define FSL_DMA_MR_CA		0x00000008	/* Channel abort */
56*4882a593Smuzhiyun #define FSL_DMA_MR_CDSM		0x00000010
57*4882a593Smuzhiyun #define FSL_DMA_MR_XFE		0x00000020	/* Extended features en */
58*4882a593Smuzhiyun #define FSL_DMA_MR_EIE		0x00000040	/* Error interrupt en */
59*4882a593Smuzhiyun #define FSL_DMA_MR_EOLSIE	0x00000080	/* End-of-lists interrupt en */
60*4882a593Smuzhiyun #define FSL_DMA_MR_EOLNIE	0x00000100	/* End-of-links interrupt en */
61*4882a593Smuzhiyun #define FSL_DMA_MR_EOSIE	0x00000200	/* End-of-seg interrupt en */
62*4882a593Smuzhiyun #define FSL_DMA_MR_SRW		0x00000400	/* Single register write */
63*4882a593Smuzhiyun #define FSL_DMA_MR_SAHE		0x00001000	/* Source addr hold enable */
64*4882a593Smuzhiyun #define FSL_DMA_MR_DAHE		0x00002000	/* Dest addr hold enable */
65*4882a593Smuzhiyun #define FSL_DMA_MR_SAHTS_MASK	0x0000c000	/* Source addr hold xfer size */
66*4882a593Smuzhiyun #define FSL_DMA_MR_DAHTS_MASK	0x00030000	/* Dest addr hold xfer size */
67*4882a593Smuzhiyun #define FSL_DMA_MR_EMS_EN	0x00040000	/* Ext master start en */
68*4882a593Smuzhiyun #define FSL_DMA_MR_EMP_EN	0x00200000	/* Ext master pause en */
69*4882a593Smuzhiyun #define FSL_DMA_MR_BWC_MASK	0x0f000000	/* Bandwidth/pause ctl */
70*4882a593Smuzhiyun #define FSL_DMA_MR_BWC_DIS	0x0f000000	/* Bandwidth/pause ctl disable */
71*4882a593Smuzhiyun 	uint	sr;		/* DMA status register */
72*4882a593Smuzhiyun #define FSL_DMA_SR_EOLSI	0x00000001	/* End-of-list interrupt */
73*4882a593Smuzhiyun #define FSL_DMA_SR_EOSI		0x00000002	/* End-of-segment interrupt */
74*4882a593Smuzhiyun #define FSL_DMA_SR_CB		0x00000004	/* Channel busy */
75*4882a593Smuzhiyun #define FSL_DMA_SR_EOLNI	0x00000008	/* End-of-links interrupt */
76*4882a593Smuzhiyun #define FSL_DMA_SR_PE		0x00000010	/* Programming error */
77*4882a593Smuzhiyun #define FSL_DMA_SR_CH		0x00000020	/* Channel halted */
78*4882a593Smuzhiyun #define FSL_DMA_SR_TE		0x00000080	/* Transfer error */
79*4882a593Smuzhiyun 	char	res0[4];
80*4882a593Smuzhiyun 	uint	clndar;		/* DMA current link descriptor address register */
81*4882a593Smuzhiyun 	uint	satr;		/* DMA source attributes register */
82*4882a593Smuzhiyun #define FSL_DMA_SATR_ESAD_MASK		0x000001ff	/* Extended source addr */
83*4882a593Smuzhiyun #define FSL_DMA_SATR_SREAD_NO_SNOOP	0x00040000	/* Read, don't snoop */
84*4882a593Smuzhiyun #define FSL_DMA_SATR_SREAD_SNOOP	0x00050000	/* Read, snoop */
85*4882a593Smuzhiyun #define FSL_DMA_SATR_SREAD_UNLOCK	0x00070000	/* Read, unlock l2 */
86*4882a593Smuzhiyun #define FSL_DMA_SATR_STRAN_MASK		0x00f00000	/* Source interface  */
87*4882a593Smuzhiyun #define FSL_DMA_SATR_SSME		0x01000000	/* Source stride en */
88*4882a593Smuzhiyun #define FSL_DMA_SATR_SPCIORDER		0x02000000	/* PCI transaction order */
89*4882a593Smuzhiyun #define FSL_DMA_SATR_STFLOWLVL_MASK	0x0c000000	/* RIO flow level */
90*4882a593Smuzhiyun #define FSL_DMA_SATR_SBPATRMU		0x20000000	/* Bypass ATMU */
91*4882a593Smuzhiyun 	uint	sar;		/* DMA source address register */
92*4882a593Smuzhiyun 	uint	datr;		/* DMA destination attributes register */
93*4882a593Smuzhiyun #define FSL_DMA_DATR_EDAD_MASK		0x000001ff	/* Extended dest addr */
94*4882a593Smuzhiyun #define FSL_DMA_DATR_DWRITE_NO_SNOOP	0x00040000	/* Write, don't snoop */
95*4882a593Smuzhiyun #define FSL_DMA_DATR_DWRITE_SNOOP	0x00050000	/* Write, snoop */
96*4882a593Smuzhiyun #define FSL_DMA_DATR_DWRITE_ALLOC	0x00060000	/* Write, alloc l2 */
97*4882a593Smuzhiyun #define FSL_DMA_DATR_DWRITE_LOCK	0x00070000	/* Write, lock l2 */
98*4882a593Smuzhiyun #define FSL_DMA_DATR_DTRAN_MASK		0x00f00000	/* Dest interface  */
99*4882a593Smuzhiyun #define FSL_DMA_DATR_DSME		0x01000000	/* Dest stride en */
100*4882a593Smuzhiyun #define FSL_DMA_DATR_DPCIORDER		0x02000000	/* PCI transaction order */
101*4882a593Smuzhiyun #define FSL_DMA_DATR_DTFLOWLVL_MASK	0x0c000000	/* RIO flow level */
102*4882a593Smuzhiyun #define FSL_DMA_DATR_DBPATRMU		0x20000000	/* Bypass ATMU */
103*4882a593Smuzhiyun 	uint	dar;		/* DMA destination address register */
104*4882a593Smuzhiyun 	uint	bcr;		/* DMA byte count register */
105*4882a593Smuzhiyun 	char	res1[4];
106*4882a593Smuzhiyun 	uint	nlndar;		/* DMA next link descriptor address register */
107*4882a593Smuzhiyun 	char	res2[8];
108*4882a593Smuzhiyun 	uint	clabdar;	/* DMA current List - alternate base descriptor address Register */
109*4882a593Smuzhiyun 	char	res3[4];
110*4882a593Smuzhiyun 	uint	nlsdar;		/* DMA next list descriptor address register */
111*4882a593Smuzhiyun 	uint	ssr;		/* DMA source stride register */
112*4882a593Smuzhiyun 	uint	dsr;		/* DMA destination stride register */
113*4882a593Smuzhiyun 	char	res4[56];
114*4882a593Smuzhiyun } fsl_dma_t;
115*4882a593Smuzhiyun #endif /* !CONFIG_MPC83xx */
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun #ifdef CONFIG_FSL_DMA
118*4882a593Smuzhiyun void dma_init(void);
119*4882a593Smuzhiyun int dmacpy(phys_addr_t dest, phys_addr_t src, phys_size_t n);
120*4882a593Smuzhiyun #if (defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER))
121*4882a593Smuzhiyun void dma_meminit(uint val, uint size);
122*4882a593Smuzhiyun #endif
123*4882a593Smuzhiyun #endif
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun #endif	/* _ASM_DMA_H_ */
126