xref: /OK3568_Linux_fs/u-boot/arch/powerpc/include/asm/cpm_85xx.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * MPC85xx Communication Processor Module
3*4882a593Smuzhiyun  * Copyright (c) 2003,Motorola Inc.
4*4882a593Smuzhiyun  * Xianghua Xiao (X.Xiao@motorola.com)
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * MPC8260 Communication Processor Module.
7*4882a593Smuzhiyun  * Copyright (c) 1999 Dan Malek (dmalek@jlc.net)
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * This file contains structures and information for the communication
10*4882a593Smuzhiyun  * processor channels found in the dual port RAM or parameter RAM.
11*4882a593Smuzhiyun  * All CPM control and status is available through the MPC8260 internal
12*4882a593Smuzhiyun  * memory map.  See immap.h for details.
13*4882a593Smuzhiyun  */
14*4882a593Smuzhiyun #ifndef __CPM_85XX__
15*4882a593Smuzhiyun #define __CPM_85XX__
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <asm/immap_85xx.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun /* CPM Command register.
20*4882a593Smuzhiyun */
21*4882a593Smuzhiyun #define CPM_CR_RST	((uint)0x80000000)
22*4882a593Smuzhiyun #define CPM_CR_PAGE	((uint)0x7c000000)
23*4882a593Smuzhiyun #define CPM_CR_SBLOCK	((uint)0x03e00000)
24*4882a593Smuzhiyun #define CPM_CR_FLG	((uint)0x00010000)
25*4882a593Smuzhiyun #define CPM_CR_MCN	((uint)0x00003fc0)
26*4882a593Smuzhiyun #define CPM_CR_OPCODE	((uint)0x0000000f)
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun /* Device sub-block and page codes.
29*4882a593Smuzhiyun */
30*4882a593Smuzhiyun #define CPM_CR_SCC1_SBLOCK	(0x04)
31*4882a593Smuzhiyun #define CPM_CR_SCC2_SBLOCK	(0x05)
32*4882a593Smuzhiyun #define CPM_CR_SCC3_SBLOCK	(0x06)
33*4882a593Smuzhiyun #define CPM_CR_SCC4_SBLOCK	(0x07)
34*4882a593Smuzhiyun #define CPM_CR_SMC1_SBLOCK	(0x08)
35*4882a593Smuzhiyun #define CPM_CR_SMC2_SBLOCK	(0x09)
36*4882a593Smuzhiyun #define CPM_CR_SPI_SBLOCK	(0x0a)
37*4882a593Smuzhiyun #define CPM_CR_I2C_SBLOCK	(0x0b)
38*4882a593Smuzhiyun #define CPM_CR_TIMER_SBLOCK	(0x0f)
39*4882a593Smuzhiyun #define CPM_CR_RAND_SBLOCK	(0x0e)
40*4882a593Smuzhiyun #define CPM_CR_FCC1_SBLOCK	(0x10)
41*4882a593Smuzhiyun #define CPM_CR_FCC2_SBLOCK	(0x11)
42*4882a593Smuzhiyun #define CPM_CR_FCC3_SBLOCK	(0x12)
43*4882a593Smuzhiyun #define CPM_CR_MCC1_SBLOCK	(0x1c)
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define CPM_CR_SCC1_PAGE	(0x00)
46*4882a593Smuzhiyun #define CPM_CR_SCC2_PAGE	(0x01)
47*4882a593Smuzhiyun #define CPM_CR_SCC3_PAGE	(0x02)
48*4882a593Smuzhiyun #define CPM_CR_SCC4_PAGE	(0x03)
49*4882a593Smuzhiyun #define CPM_CR_SPI_PAGE		(0x09)
50*4882a593Smuzhiyun #define CPM_CR_I2C_PAGE		(0x0a)
51*4882a593Smuzhiyun #define CPM_CR_TIMER_PAGE	(0x0a)
52*4882a593Smuzhiyun #define CPM_CR_RAND_PAGE	(0x0a)
53*4882a593Smuzhiyun #define CPM_CR_FCC1_PAGE	(0x04)
54*4882a593Smuzhiyun #define CPM_CR_FCC2_PAGE	(0x05)
55*4882a593Smuzhiyun #define CPM_CR_FCC3_PAGE	(0x06)
56*4882a593Smuzhiyun #define CPM_CR_MCC1_PAGE	(0x07)
57*4882a593Smuzhiyun #define CPM_CR_MCC2_PAGE	(0x08)
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun /* Some opcodes (there are more...later)
60*4882a593Smuzhiyun */
61*4882a593Smuzhiyun #define CPM_CR_INIT_TRX		((ushort)0x0000)
62*4882a593Smuzhiyun #define CPM_CR_INIT_RX		((ushort)0x0001)
63*4882a593Smuzhiyun #define CPM_CR_INIT_TX		((ushort)0x0002)
64*4882a593Smuzhiyun #define CPM_CR_HUNT_MODE	((ushort)0x0003)
65*4882a593Smuzhiyun #define CPM_CR_STOP_TX		((ushort)0x0004)
66*4882a593Smuzhiyun #define CPM_CR_RESTART_TX	((ushort)0x0006)
67*4882a593Smuzhiyun #define CPM_CR_SET_GADDR	((ushort)0x0008)
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun #define mk_cr_cmd(PG, SBC, MCN, OP) \
70*4882a593Smuzhiyun 	((PG << 26) | (SBC << 21) | (MCN << 6) | OP)
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun /* Dual Port RAM addresses.  The first 16K is available for almost
73*4882a593Smuzhiyun  * any CPM use, so we put the BDs there.  The first 128 bytes are
74*4882a593Smuzhiyun  * used for SMC1 and SMC2 parameter RAM, so we start allocating
75*4882a593Smuzhiyun  * BDs above that.  All of this must change when we start
76*4882a593Smuzhiyun  * downloading RAM microcode.
77*4882a593Smuzhiyun  */
78*4882a593Smuzhiyun #define CPM_DATAONLY_BASE	((uint)128)
79*4882a593Smuzhiyun #define CPM_DP_NOSPACE		((uint)0x7FFFFFFF)
80*4882a593Smuzhiyun #if defined(CONFIG_ARCH_MPC8541) || defined(CONFIG_ARCH_MPC8555)
81*4882a593Smuzhiyun #define CPM_FCC_SPECIAL_BASE	((uint)0x00009000)
82*4882a593Smuzhiyun #define CPM_DATAONLY_SIZE	((uint)(8 * 1024) - CPM_DATAONLY_BASE)
83*4882a593Smuzhiyun #else	/* MPC8540, MPC8560 */
84*4882a593Smuzhiyun #define CPM_FCC_SPECIAL_BASE	((uint)0x0000B000)
85*4882a593Smuzhiyun #define CPM_DATAONLY_SIZE	((uint)(16 * 1024) - CPM_DATAONLY_BASE)
86*4882a593Smuzhiyun #endif
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun /* The number of pages of host memory we allocate for CPM.  This is
89*4882a593Smuzhiyun  * done early in kernel initialization to get physically contiguous
90*4882a593Smuzhiyun  * pages.
91*4882a593Smuzhiyun  */
92*4882a593Smuzhiyun #define NUM_CPM_HOST_PAGES	2
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun /* Export the base address of the communication processor registers
95*4882a593Smuzhiyun  * and dual port ram.
96*4882a593Smuzhiyun  */
97*4882a593Smuzhiyun /*extern	cpm8560_t	*cpmp;	 Pointer to comm processor */
98*4882a593Smuzhiyun uint		m8560_cpm_dpalloc(uint size, uint align);
99*4882a593Smuzhiyun uint		m8560_cpm_hostalloc(uint size, uint align);
100*4882a593Smuzhiyun void		m8560_cpm_setbrg(uint brg, uint rate);
101*4882a593Smuzhiyun void		m8560_cpm_fastbrg(uint brg, uint rate, int div16);
102*4882a593Smuzhiyun void		m8560_cpm_extcbrg(uint brg, uint rate, uint extclk, int pinsel);
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun /* Buffer descriptors used by many of the CPM protocols.
105*4882a593Smuzhiyun */
106*4882a593Smuzhiyun typedef struct cpm_buf_desc {
107*4882a593Smuzhiyun 	ushort	cbd_sc;		/* Status and Control */
108*4882a593Smuzhiyun 	ushort	cbd_datlen;	/* Data length in buffer */
109*4882a593Smuzhiyun 	uint	cbd_bufaddr;	/* Buffer address in host memory */
110*4882a593Smuzhiyun } cbd_t;
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun #define BD_SC_EMPTY	((ushort)0x8000)	/* Receive is empty */
113*4882a593Smuzhiyun #define BD_SC_READY	((ushort)0x8000)	/* Transmit is ready */
114*4882a593Smuzhiyun #define BD_SC_WRAP	((ushort)0x2000)	/* Last buffer descriptor */
115*4882a593Smuzhiyun #define BD_SC_INTRPT	((ushort)0x1000)	/* Interrupt on change */
116*4882a593Smuzhiyun #define BD_SC_LAST	((ushort)0x0800)	/* Last buffer in frame */
117*4882a593Smuzhiyun #define BD_SC_CM	((ushort)0x0200)	/* Continous mode */
118*4882a593Smuzhiyun #define BD_SC_ID	((ushort)0x0100)	/* Rec'd too many idles */
119*4882a593Smuzhiyun #define BD_SC_P		((ushort)0x0100)	/* xmt preamble */
120*4882a593Smuzhiyun #define BD_SC_BR	((ushort)0x0020)	/* Break received */
121*4882a593Smuzhiyun #define BD_SC_FR	((ushort)0x0010)	/* Framing error */
122*4882a593Smuzhiyun #define BD_SC_PR	((ushort)0x0008)	/* Parity error */
123*4882a593Smuzhiyun #define BD_SC_OV	((ushort)0x0002)	/* Overrun */
124*4882a593Smuzhiyun #define BD_SC_CD	((ushort)0x0001)	/* ?? */
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun /* Function code bits, usually generic to devices.
127*4882a593Smuzhiyun */
128*4882a593Smuzhiyun #define CPMFCR_GBL	((u_char)0x20)	/* Set memory snooping */
129*4882a593Smuzhiyun #define CPMFCR_EB	((u_char)0x10)	/* Set big endian byte order */
130*4882a593Smuzhiyun #define CPMFCR_TC2	((u_char)0x04)	/* Transfer code 2 value */
131*4882a593Smuzhiyun #define CPMFCR_DTB	((u_char)0x02)	/* Use local bus for data when set */
132*4882a593Smuzhiyun #define CPMFCR_BDB	((u_char)0x01)	/* Use local bus for BD when set */
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun /* Parameter RAM offsets from the base.
135*4882a593Smuzhiyun */
136*4882a593Smuzhiyun #define CPM_POST_WORD_ADDR      0x80FC	/* steal a long at the end of SCC1 */
137*4882a593Smuzhiyun #define PROFF_SCC1		((uint)0x8000)
138*4882a593Smuzhiyun #define PROFF_SCC2		((uint)0x8100)
139*4882a593Smuzhiyun #define PROFF_SCC3		((uint)0x8200)
140*4882a593Smuzhiyun #define PROFF_SCC4		((uint)0x8300)
141*4882a593Smuzhiyun #define PROFF_FCC1		((uint)0x8400)
142*4882a593Smuzhiyun #define PROFF_FCC2		((uint)0x8500)
143*4882a593Smuzhiyun #define PROFF_FCC3		((uint)0x8600)
144*4882a593Smuzhiyun #define PROFF_MCC1		((uint)0x8700)
145*4882a593Smuzhiyun #define PROFF_MCC2		((uint)0x8800)
146*4882a593Smuzhiyun #define PROFF_SPI_BASE		((uint)0x89fc)
147*4882a593Smuzhiyun #define PROFF_TIMERS		((uint)0x8ae0)
148*4882a593Smuzhiyun #define PROFF_REVNUM		((uint)0x8af0)
149*4882a593Smuzhiyun #define PROFF_RAND		((uint)0x8af8)
150*4882a593Smuzhiyun #define PROFF_I2C_BASE		((uint)0x8afc)
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun /* Baud rate generators.
153*4882a593Smuzhiyun */
154*4882a593Smuzhiyun #define CPM_BRG_RST		((uint)0x00020000)
155*4882a593Smuzhiyun #define CPM_BRG_EN		((uint)0x00010000)
156*4882a593Smuzhiyun #define CPM_BRG_EXTC_INT	((uint)0x00000000)
157*4882a593Smuzhiyun #define CPM_BRG_EXTC_CLK3_9	((uint)0x00004000)
158*4882a593Smuzhiyun #define CPM_BRG_EXTC_CLK5_15	((uint)0x00008000)
159*4882a593Smuzhiyun #define CPM_BRG_ATB		((uint)0x00002000)
160*4882a593Smuzhiyun #define CPM_BRG_CD_MASK		((uint)0x00001ffe)
161*4882a593Smuzhiyun #define CPM_BRG_DIV16		((uint)0x00000001)
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun /* SCCs.
164*4882a593Smuzhiyun */
165*4882a593Smuzhiyun #define SCC_GSMRH_IRP		((uint)0x00040000)
166*4882a593Smuzhiyun #define SCC_GSMRH_GDE		((uint)0x00010000)
167*4882a593Smuzhiyun #define SCC_GSMRH_TCRC_CCITT	((uint)0x00008000)
168*4882a593Smuzhiyun #define SCC_GSMRH_TCRC_BISYNC	((uint)0x00004000)
169*4882a593Smuzhiyun #define SCC_GSMRH_TCRC_HDLC	((uint)0x00000000)
170*4882a593Smuzhiyun #define SCC_GSMRH_REVD		((uint)0x00002000)
171*4882a593Smuzhiyun #define SCC_GSMRH_TRX		((uint)0x00001000)
172*4882a593Smuzhiyun #define SCC_GSMRH_TTX		((uint)0x00000800)
173*4882a593Smuzhiyun #define SCC_GSMRH_CDP		((uint)0x00000400)
174*4882a593Smuzhiyun #define SCC_GSMRH_CTSP		((uint)0x00000200)
175*4882a593Smuzhiyun #define SCC_GSMRH_CDS		((uint)0x00000100)
176*4882a593Smuzhiyun #define SCC_GSMRH_CTSS		((uint)0x00000080)
177*4882a593Smuzhiyun #define SCC_GSMRH_TFL		((uint)0x00000040)
178*4882a593Smuzhiyun #define SCC_GSMRH_RFW		((uint)0x00000020)
179*4882a593Smuzhiyun #define SCC_GSMRH_TXSY		((uint)0x00000010)
180*4882a593Smuzhiyun #define SCC_GSMRH_SYNL16	((uint)0x0000000c)
181*4882a593Smuzhiyun #define SCC_GSMRH_SYNL8		((uint)0x00000008)
182*4882a593Smuzhiyun #define SCC_GSMRH_SYNL4		((uint)0x00000004)
183*4882a593Smuzhiyun #define SCC_GSMRH_RTSM		((uint)0x00000002)
184*4882a593Smuzhiyun #define SCC_GSMRH_RSYN		((uint)0x00000001)
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun #define SCC_GSMRL_SIR		((uint)0x80000000)	/* SCC2 only */
187*4882a593Smuzhiyun #define SCC_GSMRL_EDGE_NONE	((uint)0x60000000)
188*4882a593Smuzhiyun #define SCC_GSMRL_EDGE_NEG	((uint)0x40000000)
189*4882a593Smuzhiyun #define SCC_GSMRL_EDGE_POS	((uint)0x20000000)
190*4882a593Smuzhiyun #define SCC_GSMRL_EDGE_BOTH	((uint)0x00000000)
191*4882a593Smuzhiyun #define SCC_GSMRL_TCI		((uint)0x10000000)
192*4882a593Smuzhiyun #define SCC_GSMRL_TSNC_3	((uint)0x0c000000)
193*4882a593Smuzhiyun #define SCC_GSMRL_TSNC_4	((uint)0x08000000)
194*4882a593Smuzhiyun #define SCC_GSMRL_TSNC_14	((uint)0x04000000)
195*4882a593Smuzhiyun #define SCC_GSMRL_TSNC_INF	((uint)0x00000000)
196*4882a593Smuzhiyun #define SCC_GSMRL_RINV		((uint)0x02000000)
197*4882a593Smuzhiyun #define SCC_GSMRL_TINV		((uint)0x01000000)
198*4882a593Smuzhiyun #define SCC_GSMRL_TPL_128	((uint)0x00c00000)
199*4882a593Smuzhiyun #define SCC_GSMRL_TPL_64	((uint)0x00a00000)
200*4882a593Smuzhiyun #define SCC_GSMRL_TPL_48	((uint)0x00800000)
201*4882a593Smuzhiyun #define SCC_GSMRL_TPL_32	((uint)0x00600000)
202*4882a593Smuzhiyun #define SCC_GSMRL_TPL_16	((uint)0x00400000)
203*4882a593Smuzhiyun #define SCC_GSMRL_TPL_8		((uint)0x00200000)
204*4882a593Smuzhiyun #define SCC_GSMRL_TPL_NONE	((uint)0x00000000)
205*4882a593Smuzhiyun #define SCC_GSMRL_TPP_ALL1	((uint)0x00180000)
206*4882a593Smuzhiyun #define SCC_GSMRL_TPP_01	((uint)0x00100000)
207*4882a593Smuzhiyun #define SCC_GSMRL_TPP_10	((uint)0x00080000)
208*4882a593Smuzhiyun #define SCC_GSMRL_TPP_ZEROS	((uint)0x00000000)
209*4882a593Smuzhiyun #define SCC_GSMRL_TEND		((uint)0x00040000)
210*4882a593Smuzhiyun #define SCC_GSMRL_TDCR_32	((uint)0x00030000)
211*4882a593Smuzhiyun #define SCC_GSMRL_TDCR_16	((uint)0x00020000)
212*4882a593Smuzhiyun #define SCC_GSMRL_TDCR_8	((uint)0x00010000)
213*4882a593Smuzhiyun #define SCC_GSMRL_TDCR_1	((uint)0x00000000)
214*4882a593Smuzhiyun #define SCC_GSMRL_RDCR_32	((uint)0x0000c000)
215*4882a593Smuzhiyun #define SCC_GSMRL_RDCR_16	((uint)0x00008000)
216*4882a593Smuzhiyun #define SCC_GSMRL_RDCR_8	((uint)0x00004000)
217*4882a593Smuzhiyun #define SCC_GSMRL_RDCR_1	((uint)0x00000000)
218*4882a593Smuzhiyun #define SCC_GSMRL_RENC_DFMAN	((uint)0x00003000)
219*4882a593Smuzhiyun #define SCC_GSMRL_RENC_MANCH	((uint)0x00002000)
220*4882a593Smuzhiyun #define SCC_GSMRL_RENC_FM0	((uint)0x00001000)
221*4882a593Smuzhiyun #define SCC_GSMRL_RENC_NRZI	((uint)0x00000800)
222*4882a593Smuzhiyun #define SCC_GSMRL_RENC_NRZ	((uint)0x00000000)
223*4882a593Smuzhiyun #define SCC_GSMRL_TENC_DFMAN	((uint)0x00000600)
224*4882a593Smuzhiyun #define SCC_GSMRL_TENC_MANCH	((uint)0x00000400)
225*4882a593Smuzhiyun #define SCC_GSMRL_TENC_FM0	((uint)0x00000200)
226*4882a593Smuzhiyun #define SCC_GSMRL_TENC_NRZI	((uint)0x00000100)
227*4882a593Smuzhiyun #define SCC_GSMRL_TENC_NRZ	((uint)0x00000000)
228*4882a593Smuzhiyun #define SCC_GSMRL_DIAG_LE	((uint)0x000000c0)	/* Loop and echo */
229*4882a593Smuzhiyun #define SCC_GSMRL_DIAG_ECHO	((uint)0x00000080)
230*4882a593Smuzhiyun #define SCC_GSMRL_DIAG_LOOP	((uint)0x00000040)
231*4882a593Smuzhiyun #define SCC_GSMRL_DIAG_NORM	((uint)0x00000000)
232*4882a593Smuzhiyun #define SCC_GSMRL_ENR		((uint)0x00000020)
233*4882a593Smuzhiyun #define SCC_GSMRL_ENT		((uint)0x00000010)
234*4882a593Smuzhiyun #define SCC_GSMRL_MODE_ENET	((uint)0x0000000c)
235*4882a593Smuzhiyun #define SCC_GSMRL_MODE_DDCMP	((uint)0x00000009)
236*4882a593Smuzhiyun #define SCC_GSMRL_MODE_BISYNC	((uint)0x00000008)
237*4882a593Smuzhiyun #define SCC_GSMRL_MODE_V14	((uint)0x00000007)
238*4882a593Smuzhiyun #define SCC_GSMRL_MODE_AHDLC	((uint)0x00000006)
239*4882a593Smuzhiyun #define SCC_GSMRL_MODE_PROFIBUS	((uint)0x00000005)
240*4882a593Smuzhiyun #define SCC_GSMRL_MODE_UART	((uint)0x00000004)
241*4882a593Smuzhiyun #define SCC_GSMRL_MODE_SS7	((uint)0x00000003)
242*4882a593Smuzhiyun #define SCC_GSMRL_MODE_ATALK	((uint)0x00000002)
243*4882a593Smuzhiyun #define SCC_GSMRL_MODE_HDLC	((uint)0x00000000)
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun #define SCC_TODR_TOD		((ushort)0x8000)
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun /* SCC Event and Mask register.
248*4882a593Smuzhiyun */
249*4882a593Smuzhiyun #define	SCCM_TXE	((unsigned char)0x10)
250*4882a593Smuzhiyun #define	SCCM_BSY	((unsigned char)0x04)
251*4882a593Smuzhiyun #define	SCCM_TX		((unsigned char)0x02)
252*4882a593Smuzhiyun #define	SCCM_RX		((unsigned char)0x01)
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun typedef struct scc_param {
255*4882a593Smuzhiyun 	ushort	scc_rbase;	/* Rx Buffer descriptor base address */
256*4882a593Smuzhiyun 	ushort	scc_tbase;	/* Tx Buffer descriptor base address */
257*4882a593Smuzhiyun 	u_char	scc_rfcr;	/* Rx function code */
258*4882a593Smuzhiyun 	u_char	scc_tfcr;	/* Tx function code */
259*4882a593Smuzhiyun 	ushort	scc_mrblr;	/* Max receive buffer length */
260*4882a593Smuzhiyun 	uint	scc_rstate;	/* Internal */
261*4882a593Smuzhiyun 	uint	scc_idp;	/* Internal */
262*4882a593Smuzhiyun 	ushort	scc_rbptr;	/* Internal */
263*4882a593Smuzhiyun 	ushort	scc_ibc;	/* Internal */
264*4882a593Smuzhiyun 	uint	scc_rxtmp;	/* Internal */
265*4882a593Smuzhiyun 	uint	scc_tstate;	/* Internal */
266*4882a593Smuzhiyun 	uint	scc_tdp;	/* Internal */
267*4882a593Smuzhiyun 	ushort	scc_tbptr;	/* Internal */
268*4882a593Smuzhiyun 	ushort	scc_tbc;	/* Internal */
269*4882a593Smuzhiyun 	uint	scc_txtmp;	/* Internal */
270*4882a593Smuzhiyun 	uint	scc_rcrc;	/* Internal */
271*4882a593Smuzhiyun 	uint	scc_tcrc;	/* Internal */
272*4882a593Smuzhiyun } sccp_t;
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun /* CPM Ethernet through SCC1.
275*4882a593Smuzhiyun  */
276*4882a593Smuzhiyun typedef struct scc_enet {
277*4882a593Smuzhiyun 	sccp_t	sen_genscc;
278*4882a593Smuzhiyun 	uint	sen_cpres;	/* Preset CRC */
279*4882a593Smuzhiyun 	uint	sen_cmask;	/* Constant mask for CRC */
280*4882a593Smuzhiyun 	uint	sen_crcec;	/* CRC Error counter */
281*4882a593Smuzhiyun 	uint	sen_alec;	/* alignment error counter */
282*4882a593Smuzhiyun 	uint	sen_disfc;	/* discard frame counter */
283*4882a593Smuzhiyun 	ushort	sen_pads;	/* Tx short frame pad character */
284*4882a593Smuzhiyun 	ushort	sen_retlim;	/* Retry limit threshold */
285*4882a593Smuzhiyun 	ushort	sen_retcnt;	/* Retry limit counter */
286*4882a593Smuzhiyun 	ushort	sen_maxflr;	/* maximum frame length register */
287*4882a593Smuzhiyun 	ushort	sen_minflr;	/* minimum frame length register */
288*4882a593Smuzhiyun 	ushort	sen_maxd1;	/* maximum DMA1 length */
289*4882a593Smuzhiyun 	ushort	sen_maxd2;	/* maximum DMA2 length */
290*4882a593Smuzhiyun 	ushort	sen_maxd;	/* Rx max DMA */
291*4882a593Smuzhiyun 	ushort	sen_dmacnt;	/* Rx DMA counter */
292*4882a593Smuzhiyun 	ushort	sen_maxb;	/* Max BD byte count */
293*4882a593Smuzhiyun 	ushort	sen_gaddr1;	/* Group address filter */
294*4882a593Smuzhiyun 	ushort	sen_gaddr2;
295*4882a593Smuzhiyun 	ushort	sen_gaddr3;
296*4882a593Smuzhiyun 	ushort	sen_gaddr4;
297*4882a593Smuzhiyun 	uint	sen_tbuf0data0;	/* Save area 0 - current frame */
298*4882a593Smuzhiyun 	uint	sen_tbuf0data1;	/* Save area 1 - current frame */
299*4882a593Smuzhiyun 	uint	sen_tbuf0rba;	/* Internal */
300*4882a593Smuzhiyun 	uint	sen_tbuf0crc;	/* Internal */
301*4882a593Smuzhiyun 	ushort	sen_tbuf0bcnt;	/* Internal */
302*4882a593Smuzhiyun 	ushort	sen_paddrh;	/* physical address (MSB) */
303*4882a593Smuzhiyun 	ushort	sen_paddrm;
304*4882a593Smuzhiyun 	ushort	sen_paddrl;	/* physical address (LSB) */
305*4882a593Smuzhiyun 	ushort	sen_pper;	/* persistence */
306*4882a593Smuzhiyun 	ushort	sen_rfbdptr;	/* Rx first BD pointer */
307*4882a593Smuzhiyun 	ushort	sen_tfbdptr;	/* Tx first BD pointer */
308*4882a593Smuzhiyun 	ushort	sen_tlbdptr;	/* Tx last BD pointer */
309*4882a593Smuzhiyun 	uint	sen_tbuf1data0;	/* Save area 0 - current frame */
310*4882a593Smuzhiyun 	uint	sen_tbuf1data1;	/* Save area 1 - current frame */
311*4882a593Smuzhiyun 	uint	sen_tbuf1rba;	/* Internal */
312*4882a593Smuzhiyun 	uint	sen_tbuf1crc;	/* Internal */
313*4882a593Smuzhiyun 	ushort	sen_tbuf1bcnt;	/* Internal */
314*4882a593Smuzhiyun 	ushort	sen_txlen;	/* Tx Frame length counter */
315*4882a593Smuzhiyun 	ushort	sen_iaddr1;	/* Individual address filter */
316*4882a593Smuzhiyun 	ushort	sen_iaddr2;
317*4882a593Smuzhiyun 	ushort	sen_iaddr3;
318*4882a593Smuzhiyun 	ushort	sen_iaddr4;
319*4882a593Smuzhiyun 	ushort	sen_boffcnt;	/* Backoff counter */
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	/* NOTE: Some versions of the manual have the following items
322*4882a593Smuzhiyun 	 * incorrectly documented.  Below is the proper order.
323*4882a593Smuzhiyun 	 */
324*4882a593Smuzhiyun 	ushort	sen_taddrh;	/* temp address (MSB) */
325*4882a593Smuzhiyun 	ushort	sen_taddrm;
326*4882a593Smuzhiyun 	ushort	sen_taddrl;	/* temp address (LSB) */
327*4882a593Smuzhiyun } scc_enet_t;
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun /* SCC Event register as used by Ethernet.
331*4882a593Smuzhiyun */
332*4882a593Smuzhiyun #define SCCE_ENET_GRA	((ushort)0x0080)	/* Graceful stop complete */
333*4882a593Smuzhiyun #define SCCE_ENET_TXE	((ushort)0x0010)	/* Transmit Error */
334*4882a593Smuzhiyun #define SCCE_ENET_RXF	((ushort)0x0008)	/* Full frame received */
335*4882a593Smuzhiyun #define SCCE_ENET_BSY	((ushort)0x0004)	/* All incoming buffers full */
336*4882a593Smuzhiyun #define SCCE_ENET_TXB	((ushort)0x0002)	/* A buffer was transmitted */
337*4882a593Smuzhiyun #define SCCE_ENET_RXB	((ushort)0x0001)	/* A buffer was received */
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun /* SCC Mode Register (PSMR) as used by Ethernet.
340*4882a593Smuzhiyun */
341*4882a593Smuzhiyun #define SCC_PSMR_HBC	((ushort)0x8000)	/* Enable heartbeat */
342*4882a593Smuzhiyun #define SCC_PSMR_FC	((ushort)0x4000)	/* Force collision */
343*4882a593Smuzhiyun #define SCC_PSMR_RSH	((ushort)0x2000)	/* Receive short frames */
344*4882a593Smuzhiyun #define SCC_PSMR_IAM	((ushort)0x1000)	/* Check individual hash */
345*4882a593Smuzhiyun #define SCC_PSMR_ENCRC	((ushort)0x0800)	/* Ethernet CRC mode */
346*4882a593Smuzhiyun #define SCC_PSMR_PRO	((ushort)0x0200)	/* Promiscuous mode */
347*4882a593Smuzhiyun #define SCC_PSMR_BRO	((ushort)0x0100)	/* Catch broadcast pkts */
348*4882a593Smuzhiyun #define SCC_PSMR_SBT	((ushort)0x0080)	/* Special backoff timer */
349*4882a593Smuzhiyun #define SCC_PSMR_LPB	((ushort)0x0040)	/* Set Loopback mode */
350*4882a593Smuzhiyun #define SCC_PSMR_SIP	((ushort)0x0020)	/* Sample Input Pins */
351*4882a593Smuzhiyun #define SCC_PSMR_LCW	((ushort)0x0010)	/* Late collision window */
352*4882a593Smuzhiyun #define SCC_PSMR_NIB22	((ushort)0x000a)	/* Start frame search */
353*4882a593Smuzhiyun #define SCC_PSMR_FDE	((ushort)0x0001)	/* Full duplex enable */
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun /* Buffer descriptor control/status used by Ethernet receive.
356*4882a593Smuzhiyun  * Common to SCC and FCC.
357*4882a593Smuzhiyun  */
358*4882a593Smuzhiyun #define BD_ENET_RX_EMPTY	((ushort)0x8000)
359*4882a593Smuzhiyun #define BD_ENET_RX_WRAP		((ushort)0x2000)
360*4882a593Smuzhiyun #define BD_ENET_RX_INTR		((ushort)0x1000)
361*4882a593Smuzhiyun #define BD_ENET_RX_LAST		((ushort)0x0800)
362*4882a593Smuzhiyun #define BD_ENET_RX_FIRST	((ushort)0x0400)
363*4882a593Smuzhiyun #define BD_ENET_RX_MISS		((ushort)0x0100)
364*4882a593Smuzhiyun #define BD_ENET_RX_BC		((ushort)0x0080)	/* FCC Only */
365*4882a593Smuzhiyun #define BD_ENET_RX_MC		((ushort)0x0040)	/* FCC Only */
366*4882a593Smuzhiyun #define BD_ENET_RX_LG		((ushort)0x0020)
367*4882a593Smuzhiyun #define BD_ENET_RX_NO		((ushort)0x0010)
368*4882a593Smuzhiyun #define BD_ENET_RX_SH		((ushort)0x0008)
369*4882a593Smuzhiyun #define BD_ENET_RX_CR		((ushort)0x0004)
370*4882a593Smuzhiyun #define BD_ENET_RX_OV		((ushort)0x0002)
371*4882a593Smuzhiyun #define BD_ENET_RX_CL		((ushort)0x0001)
372*4882a593Smuzhiyun #define BD_ENET_RX_STATS	((ushort)0x01ff)	/* All status bits */
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun /* Buffer descriptor control/status used by Ethernet transmit.
375*4882a593Smuzhiyun  * Common to SCC and FCC.
376*4882a593Smuzhiyun  */
377*4882a593Smuzhiyun #define BD_ENET_TX_READY	((ushort)0x8000)
378*4882a593Smuzhiyun #define BD_ENET_TX_PAD		((ushort)0x4000)
379*4882a593Smuzhiyun #define BD_ENET_TX_WRAP		((ushort)0x2000)
380*4882a593Smuzhiyun #define BD_ENET_TX_INTR		((ushort)0x1000)
381*4882a593Smuzhiyun #define BD_ENET_TX_LAST		((ushort)0x0800)
382*4882a593Smuzhiyun #define BD_ENET_TX_TC		((ushort)0x0400)
383*4882a593Smuzhiyun #define BD_ENET_TX_DEF		((ushort)0x0200)
384*4882a593Smuzhiyun #define BD_ENET_TX_HB		((ushort)0x0100)
385*4882a593Smuzhiyun #define BD_ENET_TX_LC		((ushort)0x0080)
386*4882a593Smuzhiyun #define BD_ENET_TX_RL		((ushort)0x0040)
387*4882a593Smuzhiyun #define BD_ENET_TX_RCMASK	((ushort)0x003c)
388*4882a593Smuzhiyun #define BD_ENET_TX_UN		((ushort)0x0002)
389*4882a593Smuzhiyun #define BD_ENET_TX_CSL		((ushort)0x0001)
390*4882a593Smuzhiyun #define BD_ENET_TX_STATS	((ushort)0x03ff)	/* All status bits */
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun /* SCC as UART
393*4882a593Smuzhiyun */
394*4882a593Smuzhiyun typedef struct scc_uart {
395*4882a593Smuzhiyun 	sccp_t	scc_genscc;
396*4882a593Smuzhiyun 	uint	scc_res1;	/* Reserved */
397*4882a593Smuzhiyun 	uint	scc_res2;	/* Reserved */
398*4882a593Smuzhiyun 	ushort	scc_maxidl;	/* Maximum idle chars */
399*4882a593Smuzhiyun 	ushort	scc_idlc;	/* temp idle counter */
400*4882a593Smuzhiyun 	ushort	scc_brkcr;	/* Break count register */
401*4882a593Smuzhiyun 	ushort	scc_parec;	/* receive parity error counter */
402*4882a593Smuzhiyun 	ushort	scc_frmec;	/* receive framing error counter */
403*4882a593Smuzhiyun 	ushort	scc_nosec;	/* receive noise counter */
404*4882a593Smuzhiyun 	ushort	scc_brkec;	/* receive break condition counter */
405*4882a593Smuzhiyun 	ushort	scc_brkln;	/* last received break length */
406*4882a593Smuzhiyun 	ushort	scc_uaddr1;	/* UART address character 1 */
407*4882a593Smuzhiyun 	ushort	scc_uaddr2;	/* UART address character 2 */
408*4882a593Smuzhiyun 	ushort	scc_rtemp;	/* Temp storage */
409*4882a593Smuzhiyun 	ushort	scc_toseq;	/* Transmit out of sequence char */
410*4882a593Smuzhiyun 	ushort	scc_char1;	/* control character 1 */
411*4882a593Smuzhiyun 	ushort	scc_char2;	/* control character 2 */
412*4882a593Smuzhiyun 	ushort	scc_char3;	/* control character 3 */
413*4882a593Smuzhiyun 	ushort	scc_char4;	/* control character 4 */
414*4882a593Smuzhiyun 	ushort	scc_char5;	/* control character 5 */
415*4882a593Smuzhiyun 	ushort	scc_char6;	/* control character 6 */
416*4882a593Smuzhiyun 	ushort	scc_char7;	/* control character 7 */
417*4882a593Smuzhiyun 	ushort	scc_char8;	/* control character 8 */
418*4882a593Smuzhiyun 	ushort	scc_rccm;	/* receive control character mask */
419*4882a593Smuzhiyun 	ushort	scc_rccr;	/* receive control character register */
420*4882a593Smuzhiyun 	ushort	scc_rlbc;	/* receive last break character */
421*4882a593Smuzhiyun } scc_uart_t;
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun /* SCC Event and Mask registers when it is used as a UART.
424*4882a593Smuzhiyun */
425*4882a593Smuzhiyun #define UART_SCCM_GLR		((ushort)0x1000)
426*4882a593Smuzhiyun #define UART_SCCM_GLT		((ushort)0x0800)
427*4882a593Smuzhiyun #define UART_SCCM_AB		((ushort)0x0200)
428*4882a593Smuzhiyun #define UART_SCCM_IDL		((ushort)0x0100)
429*4882a593Smuzhiyun #define UART_SCCM_GRA		((ushort)0x0080)
430*4882a593Smuzhiyun #define UART_SCCM_BRKE		((ushort)0x0040)
431*4882a593Smuzhiyun #define UART_SCCM_BRKS		((ushort)0x0020)
432*4882a593Smuzhiyun #define UART_SCCM_CCR		((ushort)0x0008)
433*4882a593Smuzhiyun #define UART_SCCM_BSY		((ushort)0x0004)
434*4882a593Smuzhiyun #define UART_SCCM_TX		((ushort)0x0002)
435*4882a593Smuzhiyun #define UART_SCCM_RX		((ushort)0x0001)
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun /* The SCC PSMR when used as a UART.
438*4882a593Smuzhiyun */
439*4882a593Smuzhiyun #define SCU_PSMR_FLC		((ushort)0x8000)
440*4882a593Smuzhiyun #define SCU_PSMR_SL		((ushort)0x4000)
441*4882a593Smuzhiyun #define SCU_PSMR_CL		((ushort)0x3000)
442*4882a593Smuzhiyun #define SCU_PSMR_UM		((ushort)0x0c00)
443*4882a593Smuzhiyun #define SCU_PSMR_FRZ		((ushort)0x0200)
444*4882a593Smuzhiyun #define SCU_PSMR_RZS		((ushort)0x0100)
445*4882a593Smuzhiyun #define SCU_PSMR_SYN		((ushort)0x0080)
446*4882a593Smuzhiyun #define SCU_PSMR_DRT		((ushort)0x0040)
447*4882a593Smuzhiyun #define SCU_PSMR_PEN		((ushort)0x0010)
448*4882a593Smuzhiyun #define SCU_PSMR_RPM		((ushort)0x000c)
449*4882a593Smuzhiyun #define SCU_PSMR_REVP		((ushort)0x0008)
450*4882a593Smuzhiyun #define SCU_PSMR_TPM		((ushort)0x0003)
451*4882a593Smuzhiyun #define SCU_PSMR_TEVP		((ushort)0x0003)
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun /* CPM Transparent mode SCC.
454*4882a593Smuzhiyun  */
455*4882a593Smuzhiyun typedef struct scc_trans {
456*4882a593Smuzhiyun 	sccp_t	st_genscc;
457*4882a593Smuzhiyun 	uint	st_cpres;	/* Preset CRC */
458*4882a593Smuzhiyun 	uint	st_cmask;	/* Constant mask for CRC */
459*4882a593Smuzhiyun } scc_trans_t;
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun #define BD_SCC_TX_LAST		((ushort)0x0800)
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun /* How about some FCCs.....
464*4882a593Smuzhiyun */
465*4882a593Smuzhiyun #define FCC_GFMR_DIAG_NORM	((uint)0x00000000)
466*4882a593Smuzhiyun #define FCC_GFMR_DIAG_LE	((uint)0x40000000)
467*4882a593Smuzhiyun #define FCC_GFMR_DIAG_AE	((uint)0x80000000)
468*4882a593Smuzhiyun #define FCC_GFMR_DIAG_ALE	((uint)0xc0000000)
469*4882a593Smuzhiyun #define FCC_GFMR_TCI		((uint)0x20000000)
470*4882a593Smuzhiyun #define FCC_GFMR_TRX		((uint)0x10000000)
471*4882a593Smuzhiyun #define FCC_GFMR_TTX		((uint)0x08000000)
472*4882a593Smuzhiyun #define FCC_GFMR_TTX		((uint)0x08000000)
473*4882a593Smuzhiyun #define FCC_GFMR_CDP		((uint)0x04000000)
474*4882a593Smuzhiyun #define FCC_GFMR_CTSP		((uint)0x02000000)
475*4882a593Smuzhiyun #define FCC_GFMR_CDS		((uint)0x01000000)
476*4882a593Smuzhiyun #define FCC_GFMR_CTSS		((uint)0x00800000)
477*4882a593Smuzhiyun #define FCC_GFMR_SYNL_NONE	((uint)0x00000000)
478*4882a593Smuzhiyun #define FCC_GFMR_SYNL_AUTO	((uint)0x00004000)
479*4882a593Smuzhiyun #define FCC_GFMR_SYNL_8		((uint)0x00008000)
480*4882a593Smuzhiyun #define FCC_GFMR_SYNL_16	((uint)0x0000c000)
481*4882a593Smuzhiyun #define FCC_GFMR_RTSM		((uint)0x00002000)
482*4882a593Smuzhiyun #define FCC_GFMR_RENC_NRZ	((uint)0x00000000)
483*4882a593Smuzhiyun #define FCC_GFMR_RENC_NRZI	((uint)0x00000800)
484*4882a593Smuzhiyun #define FCC_GFMR_REVD		((uint)0x00000400)
485*4882a593Smuzhiyun #define FCC_GFMR_TENC_NRZ	((uint)0x00000000)
486*4882a593Smuzhiyun #define FCC_GFMR_TENC_NRZI	((uint)0x00000100)
487*4882a593Smuzhiyun #define FCC_GFMR_TCRC_16	((uint)0x00000000)
488*4882a593Smuzhiyun #define FCC_GFMR_TCRC_32	((uint)0x00000080)
489*4882a593Smuzhiyun #define FCC_GFMR_ENR		((uint)0x00000020)
490*4882a593Smuzhiyun #define FCC_GFMR_ENT		((uint)0x00000010)
491*4882a593Smuzhiyun #define FCC_GFMR_MODE_ENET	((uint)0x0000000c)
492*4882a593Smuzhiyun #define FCC_GFMR_MODE_ATM	((uint)0x0000000a)
493*4882a593Smuzhiyun #define FCC_GFMR_MODE_HDLC	((uint)0x00000000)
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun /* Generic FCC parameter ram.
496*4882a593Smuzhiyun */
497*4882a593Smuzhiyun typedef struct fcc_param {
498*4882a593Smuzhiyun 	ushort	fcc_riptr;	/* Rx Internal temp pointer */
499*4882a593Smuzhiyun 	ushort	fcc_tiptr;	/* Tx Internal temp pointer */
500*4882a593Smuzhiyun 	ushort	fcc_res1;
501*4882a593Smuzhiyun 	ushort	fcc_mrblr;	/* Max receive buffer length, mod 32 bytes */
502*4882a593Smuzhiyun 	uint	fcc_rstate;	/* Upper byte is Func code, must be set */
503*4882a593Smuzhiyun 	uint	fcc_rbase;	/* Receive BD base */
504*4882a593Smuzhiyun 	ushort	fcc_rbdstat;	/* RxBD status */
505*4882a593Smuzhiyun 	ushort	fcc_rbdlen;	/* RxBD down counter */
506*4882a593Smuzhiyun 	uint	fcc_rdptr;	/* RxBD internal data pointer */
507*4882a593Smuzhiyun 	uint	fcc_tstate;	/* Upper byte is Func code, must be set */
508*4882a593Smuzhiyun 	uint	fcc_tbase;	/* Transmit BD base */
509*4882a593Smuzhiyun 	ushort	fcc_tbdstat;	/* TxBD status */
510*4882a593Smuzhiyun 	ushort	fcc_tbdlen;	/* TxBD down counter */
511*4882a593Smuzhiyun 	uint	fcc_tdptr;	/* TxBD internal data pointer */
512*4882a593Smuzhiyun 	uint	fcc_rbptr;	/* Rx BD Internal buf pointer */
513*4882a593Smuzhiyun 	uint	fcc_tbptr;	/* Tx BD Internal buf pointer */
514*4882a593Smuzhiyun 	uint	fcc_rcrc;	/* Rx temp CRC */
515*4882a593Smuzhiyun 	uint	fcc_res2;
516*4882a593Smuzhiyun 	uint	fcc_tcrc;	/* Tx temp CRC */
517*4882a593Smuzhiyun } fccp_t;
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun /* Ethernet controller through FCC.
521*4882a593Smuzhiyun */
522*4882a593Smuzhiyun typedef struct fcc_enet {
523*4882a593Smuzhiyun 	fccp_t	fen_genfcc;
524*4882a593Smuzhiyun 	uint	fen_statbuf;	/* Internal status buffer */
525*4882a593Smuzhiyun 	uint	fen_camptr;	/* CAM address */
526*4882a593Smuzhiyun 	uint	fen_cmask;	/* Constant mask for CRC */
527*4882a593Smuzhiyun 	uint	fen_cpres;	/* Preset CRC */
528*4882a593Smuzhiyun 	uint	fen_crcec;	/* CRC Error counter */
529*4882a593Smuzhiyun 	uint	fen_alec;	/* alignment error counter */
530*4882a593Smuzhiyun 	uint	fen_disfc;	/* discard frame counter */
531*4882a593Smuzhiyun 	ushort	fen_retlim;	/* Retry limit */
532*4882a593Smuzhiyun 	ushort	fen_retcnt;	/* Retry counter */
533*4882a593Smuzhiyun 	ushort	fen_pper;	/* Persistence */
534*4882a593Smuzhiyun 	ushort	fen_boffcnt;	/* backoff counter */
535*4882a593Smuzhiyun 	uint	fen_gaddrh;	/* Group address filter, high 32-bits */
536*4882a593Smuzhiyun 	uint	fen_gaddrl;	/* Group address filter, low 32-bits */
537*4882a593Smuzhiyun 	ushort	fen_tfcstat;	/* out of sequence TxBD */
538*4882a593Smuzhiyun 	ushort	fen_tfclen;
539*4882a593Smuzhiyun 	uint	fen_tfcptr;
540*4882a593Smuzhiyun 	ushort	fen_mflr;	/* Maximum frame length (1518) */
541*4882a593Smuzhiyun 	ushort	fen_paddrh;	/* MAC address */
542*4882a593Smuzhiyun 	ushort	fen_paddrm;
543*4882a593Smuzhiyun 	ushort	fen_paddrl;
544*4882a593Smuzhiyun 	ushort	fen_ibdcount;	/* Internal BD counter */
545*4882a593Smuzhiyun 	ushort	fen_ibdstart;	/* Internal BD start pointer */
546*4882a593Smuzhiyun 	ushort	fen_ibdend;	/* Internal BD end pointer */
547*4882a593Smuzhiyun 	ushort	fen_txlen;	/* Internal Tx frame length counter */
548*4882a593Smuzhiyun 	uint	fen_ibdbase[8]; /* Internal use */
549*4882a593Smuzhiyun 	uint	fen_iaddrh;	/* Individual address filter */
550*4882a593Smuzhiyun 	uint	fen_iaddrl;
551*4882a593Smuzhiyun 	ushort	fen_minflr;	/* Minimum frame length (64) */
552*4882a593Smuzhiyun 	ushort	fen_taddrh;	/* Filter transfer MAC address */
553*4882a593Smuzhiyun 	ushort	fen_taddrm;
554*4882a593Smuzhiyun 	ushort	fen_taddrl;
555*4882a593Smuzhiyun 	ushort	fen_padptr;	/* Pointer to pad byte buffer */
556*4882a593Smuzhiyun 	ushort	fen_cftype;	/* control frame type */
557*4882a593Smuzhiyun 	ushort	fen_cfrange;	/* control frame range */
558*4882a593Smuzhiyun 	ushort	fen_maxb;	/* maximum BD count */
559*4882a593Smuzhiyun 	ushort	fen_maxd1;	/* Max DMA1 length (1520) */
560*4882a593Smuzhiyun 	ushort	fen_maxd2;	/* Max DMA2 length (1520) */
561*4882a593Smuzhiyun 	ushort	fen_maxd;	/* internal max DMA count */
562*4882a593Smuzhiyun 	ushort	fen_dmacnt;	/* internal DMA counter */
563*4882a593Smuzhiyun 	uint	fen_octc;	/* Total octect counter */
564*4882a593Smuzhiyun 	uint	fen_colc;	/* Total collision counter */
565*4882a593Smuzhiyun 	uint	fen_broc;	/* Total broadcast packet counter */
566*4882a593Smuzhiyun 	uint	fen_mulc;	/* Total multicast packet count */
567*4882a593Smuzhiyun 	uint	fen_uspc;	/* Total packets < 64 bytes */
568*4882a593Smuzhiyun 	uint	fen_frgc;	/* Total packets < 64 bytes with errors */
569*4882a593Smuzhiyun 	uint	fen_ospc;	/* Total packets > 1518 */
570*4882a593Smuzhiyun 	uint	fen_jbrc;	/* Total packets > 1518 with errors */
571*4882a593Smuzhiyun 	uint	fen_p64c;	/* Total packets == 64 bytes */
572*4882a593Smuzhiyun 	uint	fen_p65c;	/* Total packets 64 < bytes <= 127 */
573*4882a593Smuzhiyun 	uint	fen_p128c;	/* Total packets 127 < bytes <= 255 */
574*4882a593Smuzhiyun 	uint	fen_p256c;	/* Total packets 256 < bytes <= 511 */
575*4882a593Smuzhiyun 	uint	fen_p512c;	/* Total packets 512 < bytes <= 1023 */
576*4882a593Smuzhiyun 	uint	fen_p1024c;	/* Total packets 1024 < bytes <= 1518 */
577*4882a593Smuzhiyun 	uint	fen_cambuf;	/* Internal CAM buffer poiner */
578*4882a593Smuzhiyun 	ushort	fen_rfthr;	/* Received frames threshold */
579*4882a593Smuzhiyun 	ushort	fen_rfcnt;	/* Received frames count */
580*4882a593Smuzhiyun } fcc_enet_t;
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun /* FCC Event/Mask register as used by Ethernet.
583*4882a593Smuzhiyun */
584*4882a593Smuzhiyun #define FCC_ENET_GRA	((ushort)0x0080)	/* Graceful stop complete */
585*4882a593Smuzhiyun #define FCC_ENET_RXC	((ushort)0x0040)	/* Control Frame Received */
586*4882a593Smuzhiyun #define FCC_ENET_TXC	((ushort)0x0020)	/* Out of seq. Tx sent */
587*4882a593Smuzhiyun #define FCC_ENET_TXE	((ushort)0x0010)	/* Transmit Error */
588*4882a593Smuzhiyun #define FCC_ENET_RXF	((ushort)0x0008)	/* Full frame received */
589*4882a593Smuzhiyun #define FCC_ENET_BSY	((ushort)0x0004)	/* Busy.  Rx Frame dropped */
590*4882a593Smuzhiyun #define FCC_ENET_TXB	((ushort)0x0002)	/* A buffer was transmitted */
591*4882a593Smuzhiyun #define FCC_ENET_RXB	((ushort)0x0001)	/* A buffer was received */
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun /* FCC Mode Register (FPSMR) as used by Ethernet.
594*4882a593Smuzhiyun */
595*4882a593Smuzhiyun #define FCC_PSMR_HBC	((uint)0x80000000)	/* Enable heartbeat */
596*4882a593Smuzhiyun #define FCC_PSMR_FC	((uint)0x40000000)	/* Force Collision */
597*4882a593Smuzhiyun #define FCC_PSMR_SBT	((uint)0x20000000)	/* Stop backoff timer */
598*4882a593Smuzhiyun #define FCC_PSMR_LPB	((uint)0x10000000)	/* Local protect. 1 = FDX */
599*4882a593Smuzhiyun #define FCC_PSMR_LCW	((uint)0x08000000)	/* Late collision select */
600*4882a593Smuzhiyun #define FCC_PSMR_FDE	((uint)0x04000000)	/* Full Duplex Enable */
601*4882a593Smuzhiyun #define FCC_PSMR_MON	((uint)0x02000000)	/* RMON Enable */
602*4882a593Smuzhiyun #define FCC_PSMR_PRO	((uint)0x00400000)	/* Promiscuous Enable */
603*4882a593Smuzhiyun #define FCC_PSMR_FCE	((uint)0x00200000)	/* Flow Control Enable */
604*4882a593Smuzhiyun #define FCC_PSMR_RSH	((uint)0x00100000)	/* Receive Short Frames */
605*4882a593Smuzhiyun #define FCC_PSMR_CAM	((uint)0x00000400)	/* CAM enable */
606*4882a593Smuzhiyun #define FCC_PSMR_BRO	((uint)0x00000200)	/* Broadcast pkt discard */
607*4882a593Smuzhiyun #define FCC_PSMR_ENCRC	((uint)0x00000080)	/* Use 32-bit CRC */
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun /* IIC parameter RAM.
610*4882a593Smuzhiyun */
611*4882a593Smuzhiyun typedef struct iic {
612*4882a593Smuzhiyun 	ushort	iic_rbase;	/* Rx Buffer descriptor base address */
613*4882a593Smuzhiyun 	ushort	iic_tbase;	/* Tx Buffer descriptor base address */
614*4882a593Smuzhiyun 	u_char	iic_rfcr;	/* Rx function code */
615*4882a593Smuzhiyun 	u_char	iic_tfcr;	/* Tx function code */
616*4882a593Smuzhiyun 	ushort	iic_mrblr;	/* Max receive buffer length */
617*4882a593Smuzhiyun 	uint	iic_rstate;	/* Internal */
618*4882a593Smuzhiyun 	uint	iic_rdp;	/* Internal */
619*4882a593Smuzhiyun 	ushort	iic_rbptr;	/* Internal */
620*4882a593Smuzhiyun 	ushort	iic_rbc;	/* Internal */
621*4882a593Smuzhiyun 	uint	iic_rxtmp;	/* Internal */
622*4882a593Smuzhiyun 	uint	iic_tstate;	/* Internal */
623*4882a593Smuzhiyun 	uint	iic_tdp;	/* Internal */
624*4882a593Smuzhiyun 	ushort	iic_tbptr;	/* Internal */
625*4882a593Smuzhiyun 	ushort	iic_tbc;	/* Internal */
626*4882a593Smuzhiyun 	uint	iic_txtmp;	/* Internal */
627*4882a593Smuzhiyun } iic_t;
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun /* SPI parameter RAM.
630*4882a593Smuzhiyun */
631*4882a593Smuzhiyun typedef struct spi {
632*4882a593Smuzhiyun 	ushort	spi_rbase;	/* Rx Buffer descriptor base address */
633*4882a593Smuzhiyun 	ushort	spi_tbase;	/* Tx Buffer descriptor base address */
634*4882a593Smuzhiyun 	u_char	spi_rfcr;	/* Rx function code */
635*4882a593Smuzhiyun 	u_char	spi_tfcr;	/* Tx function code */
636*4882a593Smuzhiyun 	ushort	spi_mrblr;	/* Max receive buffer length */
637*4882a593Smuzhiyun 	uint	spi_rstate;	/* Internal */
638*4882a593Smuzhiyun 	uint	spi_rdp;	/* Internal */
639*4882a593Smuzhiyun 	ushort	spi_rbptr;	/* Internal */
640*4882a593Smuzhiyun 	ushort	spi_rbc;	/* Internal */
641*4882a593Smuzhiyun 	uint	spi_rxtmp;	/* Internal */
642*4882a593Smuzhiyun 	uint	spi_tstate;	/* Internal */
643*4882a593Smuzhiyun 	uint	spi_tdp;	/* Internal */
644*4882a593Smuzhiyun 	ushort	spi_tbptr;	/* Internal */
645*4882a593Smuzhiyun 	ushort	spi_tbc;	/* Internal */
646*4882a593Smuzhiyun 	uint	spi_txtmp;	/* Internal */
647*4882a593Smuzhiyun 	uint	spi_res;	/* Tx temp. */
648*4882a593Smuzhiyun 	uint	spi_res1[4];	/* SDMA temp. */
649*4882a593Smuzhiyun } spi_t;
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun /* SPI Mode register.
652*4882a593Smuzhiyun */
653*4882a593Smuzhiyun #define SPMODE_LOOP	((ushort)0x4000)	/* Loopback */
654*4882a593Smuzhiyun #define SPMODE_CI	((ushort)0x2000)	/* Clock Invert */
655*4882a593Smuzhiyun #define SPMODE_CP	((ushort)0x1000)	/* Clock Phase */
656*4882a593Smuzhiyun #define SPMODE_DIV16	((ushort)0x0800)	/* BRG/16 mode */
657*4882a593Smuzhiyun #define SPMODE_REV	((ushort)0x0400)	/* Reversed Data */
658*4882a593Smuzhiyun #define SPMODE_MSTR	((ushort)0x0200)	/* SPI Master */
659*4882a593Smuzhiyun #define SPMODE_EN	((ushort)0x0100)	/* Enable */
660*4882a593Smuzhiyun #define SPMODE_LENMSK	((ushort)0x00f0)	/* character length */
661*4882a593Smuzhiyun #define SPMODE_PMMSK	((ushort)0x000f)	/* prescale modulus */
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun #define SPMODE_LEN(x)	((((x)-1)&0xF)<<4)
664*4882a593Smuzhiyun #define SPMODE_PM(x)	((x) &0xF)
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun #define SPI_EB		((u_char)0x10)		/* big endian byte order */
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun #define BD_IIC_START	((ushort)0x0400)
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun /*-----------------------------------------------------------------------
671*4882a593Smuzhiyun  * CMXFCR - CMX FCC Clock Route Register                                15-12
672*4882a593Smuzhiyun  */
673*4882a593Smuzhiyun #define CMXFCR_FC1         0x40000000   /* FCC1 connection              */
674*4882a593Smuzhiyun #define CMXFCR_RF1CS_MSK   0x38000000   /* Receive FCC1 Clock Source Mask */
675*4882a593Smuzhiyun #define CMXFCR_TF1CS_MSK   0x07000000   /* Transmit FCC1 Clock Source Mask */
676*4882a593Smuzhiyun #define CMXFCR_FC2         0x00400000   /* FCC2 connection              */
677*4882a593Smuzhiyun #define CMXFCR_RF2CS_MSK   0x00380000   /* Receive FCC2 Clock Source Mask */
678*4882a593Smuzhiyun #define CMXFCR_TF2CS_MSK   0x00070000   /* Transmit FCC2 Clock Source Mask */
679*4882a593Smuzhiyun #define CMXFCR_FC3         0x00004000   /* FCC3 connection              */
680*4882a593Smuzhiyun #define CMXFCR_RF3CS_MSK   0x00003800   /* Receive FCC3 Clock Source Mask */
681*4882a593Smuzhiyun #define CMXFCR_TF3CS_MSK   0x00000700   /* Transmit FCC3 Clock Source Mask */
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun #define CMXFCR_RF1CS_BRG5  0x00000000   /* Receive FCC1 Clock Source is BRG5 */
684*4882a593Smuzhiyun #define CMXFCR_RF1CS_BRG6  0x08000000   /* Receive FCC1 Clock Source is BRG6 */
685*4882a593Smuzhiyun #define CMXFCR_RF1CS_BRG7  0x10000000   /* Receive FCC1 Clock Source is BRG7 */
686*4882a593Smuzhiyun #define CMXFCR_RF1CS_BRG8  0x18000000   /* Receive FCC1 Clock Source is BRG8 */
687*4882a593Smuzhiyun #define CMXFCR_RF1CS_CLK9  0x20000000   /* Receive FCC1 Clock Source is CLK9 */
688*4882a593Smuzhiyun #define CMXFCR_RF1CS_CLK10 0x28000000   /* Receive FCC1 Clock Source is CLK10 */
689*4882a593Smuzhiyun #define CMXFCR_RF1CS_CLK11 0x30000000   /* Receive FCC1 Clock Source is CLK11 */
690*4882a593Smuzhiyun #define CMXFCR_RF1CS_CLK12 0x38000000   /* Receive FCC1 Clock Source is CLK12 */
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun #define CMXFCR_TF1CS_BRG5  0x00000000   /* Transmit FCC1 Clock Source is BRG5 */
693*4882a593Smuzhiyun #define CMXFCR_TF1CS_BRG6  0x01000000   /* Transmit FCC1 Clock Source is BRG6 */
694*4882a593Smuzhiyun #define CMXFCR_TF1CS_BRG7  0x02000000   /* Transmit FCC1 Clock Source is BRG7 */
695*4882a593Smuzhiyun #define CMXFCR_TF1CS_BRG8  0x03000000   /* Transmit FCC1 Clock Source is BRG8 */
696*4882a593Smuzhiyun #define CMXFCR_TF1CS_CLK9  0x04000000   /* Transmit FCC1 Clock Source is CLK9 */
697*4882a593Smuzhiyun #define CMXFCR_TF1CS_CLK10 0x05000000   /* Transmit FCC1 Clock Source is CLK10 */
698*4882a593Smuzhiyun #define CMXFCR_TF1CS_CLK11 0x06000000   /* Transmit FCC1 Clock Source is CLK11 */
699*4882a593Smuzhiyun #define CMXFCR_TF1CS_CLK12 0x07000000   /* Transmit FCC1 Clock Source is CLK12 */
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun #define CMXFCR_RF2CS_BRG5  0x00000000   /* Receive FCC2 Clock Source is BRG5 */
702*4882a593Smuzhiyun #define CMXFCR_RF2CS_BRG6  0x00080000   /* Receive FCC2 Clock Source is BRG6 */
703*4882a593Smuzhiyun #define CMXFCR_RF2CS_BRG7  0x00100000   /* Receive FCC2 Clock Source is BRG7 */
704*4882a593Smuzhiyun #define CMXFCR_RF2CS_BRG8  0x00180000   /* Receive FCC2 Clock Source is BRG8 */
705*4882a593Smuzhiyun #define CMXFCR_RF2CS_CLK13 0x00200000   /* Receive FCC2 Clock Source is CLK13 */
706*4882a593Smuzhiyun #define CMXFCR_RF2CS_CLK14 0x00280000   /* Receive FCC2 Clock Source is CLK14 */
707*4882a593Smuzhiyun #define CMXFCR_RF2CS_CLK15 0x00300000   /* Receive FCC2 Clock Source is CLK15 */
708*4882a593Smuzhiyun #define CMXFCR_RF2CS_CLK16 0x00380000   /* Receive FCC2 Clock Source is CLK16 */
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun #define CMXFCR_TF2CS_BRG5  0x00000000   /* Transmit FCC2 Clock Source is BRG5 */
711*4882a593Smuzhiyun #define CMXFCR_TF2CS_BRG6  0x00010000   /* Transmit FCC2 Clock Source is BRG6 */
712*4882a593Smuzhiyun #define CMXFCR_TF2CS_BRG7  0x00020000   /* Transmit FCC2 Clock Source is BRG7 */
713*4882a593Smuzhiyun #define CMXFCR_TF2CS_BRG8  0x00030000   /* Transmit FCC2 Clock Source is BRG8 */
714*4882a593Smuzhiyun #define CMXFCR_TF2CS_CLK13 0x00040000   /* Transmit FCC2 Clock Source is CLK13 */
715*4882a593Smuzhiyun #define CMXFCR_TF2CS_CLK14 0x00050000   /* Transmit FCC2 Clock Source is CLK14 */
716*4882a593Smuzhiyun #define CMXFCR_TF2CS_CLK15 0x00060000   /* Transmit FCC2 Clock Source is CLK15 */
717*4882a593Smuzhiyun #define CMXFCR_TF2CS_CLK16 0x00070000   /* Transmit FCC2 Clock Source is CLK16 */
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun #define CMXFCR_RF3CS_BRG5  0x00000000   /* Receive FCC3 Clock Source is BRG5 */
720*4882a593Smuzhiyun #define CMXFCR_RF3CS_BRG6  0x00000800   /* Receive FCC3 Clock Source is BRG6 */
721*4882a593Smuzhiyun #define CMXFCR_RF3CS_BRG7  0x00001000   /* Receive FCC3 Clock Source is BRG7 */
722*4882a593Smuzhiyun #define CMXFCR_RF3CS_BRG8  0x00001800   /* Receive FCC3 Clock Source is BRG8 */
723*4882a593Smuzhiyun #define CMXFCR_RF3CS_CLK13 0x00002000   /* Receive FCC3 Clock Source is CLK13 */
724*4882a593Smuzhiyun #define CMXFCR_RF3CS_CLK14 0x00002800   /* Receive FCC3 Clock Source is CLK14 */
725*4882a593Smuzhiyun #define CMXFCR_RF3CS_CLK15 0x00003000   /* Receive FCC3 Clock Source is CLK15 */
726*4882a593Smuzhiyun #define CMXFCR_RF3CS_CLK16 0x00003800   /* Receive FCC3 Clock Source is CLK16 */
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun #define CMXFCR_TF3CS_BRG5  0x00000000   /* Transmit FCC3 Clock Source is BRG5 */
729*4882a593Smuzhiyun #define CMXFCR_TF3CS_BRG6  0x00000100   /* Transmit FCC3 Clock Source is BRG6 */
730*4882a593Smuzhiyun #define CMXFCR_TF3CS_BRG7  0x00000200   /* Transmit FCC3 Clock Source is BRG7 */
731*4882a593Smuzhiyun #define CMXFCR_TF3CS_BRG8  0x00000300   /* Transmit FCC3 Clock Source is BRG8 */
732*4882a593Smuzhiyun #define CMXFCR_TF3CS_CLK13 0x00000400   /* Transmit FCC3 Clock Source is CLK13 */
733*4882a593Smuzhiyun #define CMXFCR_TF3CS_CLK14 0x00000500   /* Transmit FCC3 Clock Source is CLK14 */
734*4882a593Smuzhiyun #define CMXFCR_TF3CS_CLK15 0x00000600   /* Transmit FCC3 Clock Source is CLK15 */
735*4882a593Smuzhiyun #define CMXFCR_TF3CS_CLK16 0x00000700   /* Transmit FCC3 Clock Source is CLK16 */
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun /*-----------------------------------------------------------------------
738*4882a593Smuzhiyun  * CMXSCR - CMX SCC Clock Route Register                                15-14
739*4882a593Smuzhiyun  */
740*4882a593Smuzhiyun #define CMXSCR_GR1         0x80000000   /* Grant Support of SCC1        */
741*4882a593Smuzhiyun #define CMXSCR_SC1         0x40000000   /* SCC1 connection              */
742*4882a593Smuzhiyun #define CMXSCR_RS1CS_MSK   0x38000000   /* Receive SCC1 Clock Source Mask */
743*4882a593Smuzhiyun #define CMXSCR_TS1CS_MSK   0x07000000   /* Transmit SCC1 Clock Source Mask */
744*4882a593Smuzhiyun #define CMXSCR_GR2         0x00800000   /* Grant Support of SCC2        */
745*4882a593Smuzhiyun #define CMXSCR_SC2         0x00400000   /* SCC2 connection              */
746*4882a593Smuzhiyun #define CMXSCR_RS2CS_MSK   0x00380000   /* Receive SCC2 Clock Source Mask */
747*4882a593Smuzhiyun #define CMXSCR_TS2CS_MSK   0x00070000   /* Transmit SCC2 Clock Source Mask */
748*4882a593Smuzhiyun #define CMXSCR_GR3         0x00008000   /* Grant Support of SCC3        */
749*4882a593Smuzhiyun #define CMXSCR_SC3         0x00004000   /* SCC3 connection              */
750*4882a593Smuzhiyun #define CMXSCR_RS3CS_MSK   0x00003800   /* Receive SCC3 Clock Source Mask */
751*4882a593Smuzhiyun #define CMXSCR_TS3CS_MSK   0x00000700   /* Transmit SCC3 Clock Source Mask */
752*4882a593Smuzhiyun #define CMXSCR_GR4         0x00000080   /* Grant Support of SCC4        */
753*4882a593Smuzhiyun #define CMXSCR_SC4         0x00000040   /* SCC4 connection              */
754*4882a593Smuzhiyun #define CMXSCR_RS4CS_MSK   0x00000038   /* Receive SCC4 Clock Source Mask */
755*4882a593Smuzhiyun #define CMXSCR_TS4CS_MSK   0x00000007   /* Transmit SCC4 Clock Source Mask */
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun #define CMXSCR_RS1CS_BRG1  0x00000000   /* SCC1 Rx Clock Source is BRG1 */
758*4882a593Smuzhiyun #define CMXSCR_RS1CS_BRG2  0x08000000   /* SCC1 Rx Clock Source is BRG2 */
759*4882a593Smuzhiyun #define CMXSCR_RS1CS_BRG3  0x10000000   /* SCC1 Rx Clock Source is BRG3 */
760*4882a593Smuzhiyun #define CMXSCR_RS1CS_BRG4  0x18000000   /* SCC1 Rx Clock Source is BRG4 */
761*4882a593Smuzhiyun #define CMXSCR_RS1CS_CLK11 0x20000000   /* SCC1 Rx Clock Source is CLK11 */
762*4882a593Smuzhiyun #define CMXSCR_RS1CS_CLK12 0x28000000   /* SCC1 Rx Clock Source is CLK12 */
763*4882a593Smuzhiyun #define CMXSCR_RS1CS_CLK3  0x30000000   /* SCC1 Rx Clock Source is CLK3 */
764*4882a593Smuzhiyun #define CMXSCR_RS1CS_CLK4  0x38000000   /* SCC1 Rx Clock Source is CLK4 */
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun #define CMXSCR_TS1CS_BRG1  0x00000000   /* SCC1 Tx Clock Source is BRG1 */
767*4882a593Smuzhiyun #define CMXSCR_TS1CS_BRG2  0x01000000   /* SCC1 Tx Clock Source is BRG2 */
768*4882a593Smuzhiyun #define CMXSCR_TS1CS_BRG3  0x02000000   /* SCC1 Tx Clock Source is BRG3 */
769*4882a593Smuzhiyun #define CMXSCR_TS1CS_BRG4  0x03000000   /* SCC1 Tx Clock Source is BRG4 */
770*4882a593Smuzhiyun #define CMXSCR_TS1CS_CLK11 0x04000000   /* SCC1 Tx Clock Source is CLK11 */
771*4882a593Smuzhiyun #define CMXSCR_TS1CS_CLK12 0x05000000   /* SCC1 Tx Clock Source is CLK12 */
772*4882a593Smuzhiyun #define CMXSCR_TS1CS_CLK3  0x06000000   /* SCC1 Tx Clock Source is CLK3 */
773*4882a593Smuzhiyun #define CMXSCR_TS1CS_CLK4  0x07000000   /* SCC1 Tx Clock Source is CLK4 */
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun #define CMXSCR_RS2CS_BRG1  0x00000000   /* SCC2 Rx Clock Source is BRG1 */
776*4882a593Smuzhiyun #define CMXSCR_RS2CS_BRG2  0x00080000   /* SCC2 Rx Clock Source is BRG2 */
777*4882a593Smuzhiyun #define CMXSCR_RS2CS_BRG3  0x00100000   /* SCC2 Rx Clock Source is BRG3 */
778*4882a593Smuzhiyun #define CMXSCR_RS2CS_BRG4  0x00180000   /* SCC2 Rx Clock Source is BRG4 */
779*4882a593Smuzhiyun #define CMXSCR_RS2CS_CLK11 0x00200000   /* SCC2 Rx Clock Source is CLK11 */
780*4882a593Smuzhiyun #define CMXSCR_RS2CS_CLK12 0x00280000   /* SCC2 Rx Clock Source is CLK12 */
781*4882a593Smuzhiyun #define CMXSCR_RS2CS_CLK3  0x00300000   /* SCC2 Rx Clock Source is CLK3 */
782*4882a593Smuzhiyun #define CMXSCR_RS2CS_CLK4  0x00380000   /* SCC2 Rx Clock Source is CLK4 */
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun #define CMXSCR_TS2CS_BRG1  0x00000000   /* SCC2 Tx Clock Source is BRG1 */
785*4882a593Smuzhiyun #define CMXSCR_TS2CS_BRG2  0x00010000   /* SCC2 Tx Clock Source is BRG2 */
786*4882a593Smuzhiyun #define CMXSCR_TS2CS_BRG3  0x00020000   /* SCC2 Tx Clock Source is BRG3 */
787*4882a593Smuzhiyun #define CMXSCR_TS2CS_BRG4  0x00030000   /* SCC2 Tx Clock Source is BRG4 */
788*4882a593Smuzhiyun #define CMXSCR_TS2CS_CLK11 0x00040000   /* SCC2 Tx Clock Source is CLK11 */
789*4882a593Smuzhiyun #define CMXSCR_TS2CS_CLK12 0x00050000   /* SCC2 Tx Clock Source is CLK12 */
790*4882a593Smuzhiyun #define CMXSCR_TS2CS_CLK3  0x00060000   /* SCC2 Tx Clock Source is CLK3 */
791*4882a593Smuzhiyun #define CMXSCR_TS2CS_CLK4  0x00070000   /* SCC2 Tx Clock Source is CLK4 */
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun #define CMXSCR_RS3CS_BRG1  0x00000000   /* SCC3 Rx Clock Source is BRG1 */
794*4882a593Smuzhiyun #define CMXSCR_RS3CS_BRG2  0x00000800   /* SCC3 Rx Clock Source is BRG2 */
795*4882a593Smuzhiyun #define CMXSCR_RS3CS_BRG3  0x00001000   /* SCC3 Rx Clock Source is BRG3 */
796*4882a593Smuzhiyun #define CMXSCR_RS3CS_BRG4  0x00001800   /* SCC3 Rx Clock Source is BRG4 */
797*4882a593Smuzhiyun #define CMXSCR_RS3CS_CLK5  0x00002000   /* SCC3 Rx Clock Source is CLK5 */
798*4882a593Smuzhiyun #define CMXSCR_RS3CS_CLK6  0x00002800   /* SCC3 Rx Clock Source is CLK6 */
799*4882a593Smuzhiyun #define CMXSCR_RS3CS_CLK7  0x00003000   /* SCC3 Rx Clock Source is CLK7 */
800*4882a593Smuzhiyun #define CMXSCR_RS3CS_CLK8  0x00003800   /* SCC3 Rx Clock Source is CLK8 */
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun #define CMXSCR_TS3CS_BRG1  0x00000000   /* SCC3 Tx Clock Source is BRG1 */
803*4882a593Smuzhiyun #define CMXSCR_TS3CS_BRG2  0x00000100   /* SCC3 Tx Clock Source is BRG2 */
804*4882a593Smuzhiyun #define CMXSCR_TS3CS_BRG3  0x00000200   /* SCC3 Tx Clock Source is BRG3 */
805*4882a593Smuzhiyun #define CMXSCR_TS3CS_BRG4  0x00000300   /* SCC3 Tx Clock Source is BRG4 */
806*4882a593Smuzhiyun #define CMXSCR_TS3CS_CLK5  0x00000400   /* SCC3 Tx Clock Source is CLK5 */
807*4882a593Smuzhiyun #define CMXSCR_TS3CS_CLK6  0x00000500   /* SCC3 Tx Clock Source is CLK6 */
808*4882a593Smuzhiyun #define CMXSCR_TS3CS_CLK7  0x00000600   /* SCC3 Tx Clock Source is CLK7 */
809*4882a593Smuzhiyun #define CMXSCR_TS3CS_CLK8  0x00000700   /* SCC3 Tx Clock Source is CLK8 */
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun #define CMXSCR_RS4CS_BRG1  0x00000000   /* SCC4 Rx Clock Source is BRG1 */
812*4882a593Smuzhiyun #define CMXSCR_RS4CS_BRG2  0x00000008   /* SCC4 Rx Clock Source is BRG2 */
813*4882a593Smuzhiyun #define CMXSCR_RS4CS_BRG3  0x00000010   /* SCC4 Rx Clock Source is BRG3 */
814*4882a593Smuzhiyun #define CMXSCR_RS4CS_BRG4  0x00000018   /* SCC4 Rx Clock Source is BRG4 */
815*4882a593Smuzhiyun #define CMXSCR_RS4CS_CLK5  0x00000020   /* SCC4 Rx Clock Source is CLK5 */
816*4882a593Smuzhiyun #define CMXSCR_RS4CS_CLK6  0x00000028   /* SCC4 Rx Clock Source is CLK6 */
817*4882a593Smuzhiyun #define CMXSCR_RS4CS_CLK7  0x00000030   /* SCC4 Rx Clock Source is CLK7 */
818*4882a593Smuzhiyun #define CMXSCR_RS4CS_CLK8  0x00000038   /* SCC4 Rx Clock Source is CLK8 */
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun #define CMXSCR_TS4CS_BRG1  0x00000000   /* SCC4 Tx Clock Source is BRG1 */
821*4882a593Smuzhiyun #define CMXSCR_TS4CS_BRG2  0x00000001   /* SCC4 Tx Clock Source is BRG2 */
822*4882a593Smuzhiyun #define CMXSCR_TS4CS_BRG3  0x00000002   /* SCC4 Tx Clock Source is BRG3 */
823*4882a593Smuzhiyun #define CMXSCR_TS4CS_BRG4  0x00000003   /* SCC4 Tx Clock Source is BRG4 */
824*4882a593Smuzhiyun #define CMXSCR_TS4CS_CLK5  0x00000004   /* SCC4 Tx Clock Source is CLK5 */
825*4882a593Smuzhiyun #define CMXSCR_TS4CS_CLK6  0x00000005   /* SCC4 Tx Clock Source is CLK6 */
826*4882a593Smuzhiyun #define CMXSCR_TS4CS_CLK7  0x00000006   /* SCC4 Tx Clock Source is CLK7 */
827*4882a593Smuzhiyun #define CMXSCR_TS4CS_CLK8  0x00000007   /* SCC4 Tx Clock Source is CLK8 */
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun #endif /* __CPM_85XX__ */
830