xref: /OK3568_Linux_fs/u-boot/arch/powerpc/cpu/mpc8xxx/srio.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2011 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <config.h>
9*4882a593Smuzhiyun #include <asm/fsl_law.h>
10*4882a593Smuzhiyun #include <asm/fsl_serdes.h>
11*4882a593Smuzhiyun #include <asm/fsl_srio.h>
12*4882a593Smuzhiyun #include <linux/errno.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #ifdef CONFIG_SRIO_PCIE_BOOT_MASTER
15*4882a593Smuzhiyun #define SRIO_PORT_ACCEPT_ALL 0x10000001
16*4882a593Smuzhiyun #define SRIO_IB_ATMU_AR 0x80f55000
17*4882a593Smuzhiyun #define SRIO_OB_ATMU_AR_MAINT 0x80077000
18*4882a593Smuzhiyun #define SRIO_OB_ATMU_AR_RW 0x80045000
19*4882a593Smuzhiyun #define SRIO_LCSBA1CSR_OFFSET 0x5c
20*4882a593Smuzhiyun #define SRIO_MAINT_WIN_SIZE 0x1000000 /* 16M */
21*4882a593Smuzhiyun #define SRIO_RW_WIN_SIZE 0x100000 /* 1M */
22*4882a593Smuzhiyun #define SRIO_LCSBA1CSR 0x60000000
23*4882a593Smuzhiyun #endif
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #if defined(CONFIG_FSL_CORENET)
26*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
27*4882a593Smuzhiyun 	#define _DEVDISR_SRIO1 FSL_CORENET_DEVDISR3_SRIO1
28*4882a593Smuzhiyun 	#define _DEVDISR_SRIO2 FSL_CORENET_DEVDISR3_SRIO2
29*4882a593Smuzhiyun #else
30*4882a593Smuzhiyun 	#define _DEVDISR_SRIO1 FSL_CORENET_DEVDISR_SRIO1
31*4882a593Smuzhiyun 	#define _DEVDISR_SRIO2 FSL_CORENET_DEVDISR_SRIO2
32*4882a593Smuzhiyun #endif
33*4882a593Smuzhiyun 	#define _DEVDISR_RMU   FSL_CORENET_DEVDISR_RMU
34*4882a593Smuzhiyun 	#define CONFIG_SYS_MPC8xxx_GUTS_ADDR CONFIG_SYS_MPC85xx_GUTS_ADDR
35*4882a593Smuzhiyun #elif defined(CONFIG_MPC85xx)
36*4882a593Smuzhiyun 	#define _DEVDISR_SRIO1 MPC85xx_DEVDISR_SRIO
37*4882a593Smuzhiyun 	#define _DEVDISR_SRIO2 MPC85xx_DEVDISR_SRIO
38*4882a593Smuzhiyun 	#define _DEVDISR_RMU   MPC85xx_DEVDISR_RMSG
39*4882a593Smuzhiyun 	#define CONFIG_SYS_MPC8xxx_GUTS_ADDR CONFIG_SYS_MPC85xx_GUTS_ADDR
40*4882a593Smuzhiyun #elif defined(CONFIG_MPC86xx)
41*4882a593Smuzhiyun 	#define _DEVDISR_SRIO1 MPC86xx_DEVDISR_SRIO
42*4882a593Smuzhiyun 	#define _DEVDISR_SRIO2 MPC86xx_DEVDISR_SRIO
43*4882a593Smuzhiyun 	#define _DEVDISR_RMU   MPC86xx_DEVDISR_RMSG
44*4882a593Smuzhiyun 	#define CONFIG_SYS_MPC8xxx_GUTS_ADDR \
45*4882a593Smuzhiyun 		(&((immap_t *)CONFIG_SYS_IMMR)->im_gur)
46*4882a593Smuzhiyun #else
47*4882a593Smuzhiyun #error "No defines for DEVDISR_SRIO"
48*4882a593Smuzhiyun #endif
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_SRIO_A004034
51*4882a593Smuzhiyun /*
52*4882a593Smuzhiyun  * Erratum A-004034
53*4882a593Smuzhiyun  * Affects: SRIO
54*4882a593Smuzhiyun  * Description: During port initialization, the SRIO port performs
55*4882a593Smuzhiyun  * lane synchronization (detecting valid symbols on a lane) and
56*4882a593Smuzhiyun  * lane alignment (coordinating multiple lanes to receive valid data
57*4882a593Smuzhiyun  * across lanes). Internal errors in lane synchronization and lane
58*4882a593Smuzhiyun  * alignment may cause failure to achieve link initialization at
59*4882a593Smuzhiyun  * the configured port width.
60*4882a593Smuzhiyun  * An SRIO port configured as a 4x port may see one of these scenarios:
61*4882a593Smuzhiyun  * 1. One or more lanes fails to achieve lane synchronization. Depending
62*4882a593Smuzhiyun  * on which lanes fail, this may result in downtraining from 4x to 1x
63*4882a593Smuzhiyun  * on lane 0, 4x to 1x on lane R (redundant lane).
64*4882a593Smuzhiyun  * 2. The link may fail to achieve lane alignment as a 4x, even though
65*4882a593Smuzhiyun  * all 4 lanes achieve lane synchronization, and downtrain to a 1x.
66*4882a593Smuzhiyun  * An SRIO port configured as a 1x port may fail to complete port
67*4882a593Smuzhiyun  * initialization (PnESCSR[PU] never deasserts) because of scenario 1.
68*4882a593Smuzhiyun  * Impact: SRIO port may downtrain to 1x, or may fail to complete
69*4882a593Smuzhiyun  * link initialization. Once a port completes link initialization
70*4882a593Smuzhiyun  * successfully, it will operate normally.
71*4882a593Smuzhiyun  */
srio_erratum_a004034(u8 port)72*4882a593Smuzhiyun static int srio_erratum_a004034(u8 port)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun 	serdes_corenet_t *srds_regs;
75*4882a593Smuzhiyun 	u32 conf_lane;
76*4882a593Smuzhiyun 	u32 init_lane;
77*4882a593Smuzhiyun 	int idx, first, last;
78*4882a593Smuzhiyun 	u32 i;
79*4882a593Smuzhiyun 	unsigned long long end_tick;
80*4882a593Smuzhiyun 	struct ccsr_rio *srio_regs = (void *)CONFIG_SYS_FSL_SRIO_ADDR;
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	srds_regs = (void *)(CONFIG_SYS_FSL_CORENET_SERDES_ADDR);
83*4882a593Smuzhiyun 	conf_lane = (in_be32((void *)&srds_regs->srdspccr0)
84*4882a593Smuzhiyun 			>> (12 - port * 4)) & 0x3;
85*4882a593Smuzhiyun 	init_lane = (in_be32((void *)&srio_regs->lp_serial
86*4882a593Smuzhiyun 			.port[port].pccsr) >> 27) & 0x7;
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	/*
89*4882a593Smuzhiyun 	 * Start a counter set to ~2 ms after the SERDES reset is
90*4882a593Smuzhiyun 	 * complete (SERDES SRDSBnRSTCTL[RST_DONE]=1 for n
91*4882a593Smuzhiyun 	 * corresponding to the SERDES bank/PLL for the SRIO port).
92*4882a593Smuzhiyun 	 */
93*4882a593Smuzhiyun 	 if (in_be32((void *)&srds_regs->bank[0].rstctl)
94*4882a593Smuzhiyun 		& SRDS_RSTCTL_RSTDONE) {
95*4882a593Smuzhiyun 		/*
96*4882a593Smuzhiyun 		 * Poll the port uninitialized status (SRIO PnESCSR[PO]) until
97*4882a593Smuzhiyun 		 * PO=1 or the counter expires. If the counter expires, the
98*4882a593Smuzhiyun 		 * port has failed initialization: go to recover steps. If PO=1
99*4882a593Smuzhiyun 		 * and the desired port width is 1x, go to normal steps. If
100*4882a593Smuzhiyun 		 * PO = 1 and the desired port width is 4x, go to recover steps.
101*4882a593Smuzhiyun 		 */
102*4882a593Smuzhiyun 		end_tick = usec2ticks(2000) + get_ticks();
103*4882a593Smuzhiyun 		do {
104*4882a593Smuzhiyun 			if (in_be32((void *)&srio_regs->lp_serial
105*4882a593Smuzhiyun 				.port[port].pescsr) & 0x2) {
106*4882a593Smuzhiyun 				if (conf_lane == 0x1)
107*4882a593Smuzhiyun 					goto host_ok;
108*4882a593Smuzhiyun 				else {
109*4882a593Smuzhiyun 					if (init_lane == 0x2)
110*4882a593Smuzhiyun 						goto host_ok;
111*4882a593Smuzhiyun 					else
112*4882a593Smuzhiyun 						break;
113*4882a593Smuzhiyun 				}
114*4882a593Smuzhiyun 			}
115*4882a593Smuzhiyun 		} while (end_tick > get_ticks());
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 		/* recover at most 3 times */
118*4882a593Smuzhiyun 		for (i = 0; i < 3; i++) {
119*4882a593Smuzhiyun 			/* Set SRIO PnCCSR[PD]=1 */
120*4882a593Smuzhiyun 			setbits_be32((void *)&srio_regs->lp_serial
121*4882a593Smuzhiyun 					.port[port].pccsr,
122*4882a593Smuzhiyun 					0x800000);
123*4882a593Smuzhiyun 			/*
124*4882a593Smuzhiyun 			* Set SRIO PnPCR[OBDEN] on the host to
125*4882a593Smuzhiyun 			* enable the discarding of any pending packets.
126*4882a593Smuzhiyun 			*/
127*4882a593Smuzhiyun 			setbits_be32((void *)&srio_regs->impl.port[port].pcr,
128*4882a593Smuzhiyun 				0x04);
129*4882a593Smuzhiyun 			/* Wait 50 us */
130*4882a593Smuzhiyun 			udelay(50);
131*4882a593Smuzhiyun 			/* Run sync command */
132*4882a593Smuzhiyun 			isync();
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 			if (port)
135*4882a593Smuzhiyun 				first = serdes_get_first_lane(SRIO2);
136*4882a593Smuzhiyun 			else
137*4882a593Smuzhiyun 				first = serdes_get_first_lane(SRIO1);
138*4882a593Smuzhiyun 			if (unlikely(first < 0))
139*4882a593Smuzhiyun 				return -ENODEV;
140*4882a593Smuzhiyun 			if (conf_lane == 0x1)
141*4882a593Smuzhiyun 				last = first;
142*4882a593Smuzhiyun 			else
143*4882a593Smuzhiyun 				last = first + 3;
144*4882a593Smuzhiyun 			/*
145*4882a593Smuzhiyun 			 * Set SERDES BnGCRm0[RRST]=0 for each SRIO
146*4882a593Smuzhiyun 			 * bank n and lane m.
147*4882a593Smuzhiyun 			 */
148*4882a593Smuzhiyun 			for (idx = first; idx <= last; idx++)
149*4882a593Smuzhiyun 				clrbits_be32(&srds_regs->lane[idx].gcr0,
150*4882a593Smuzhiyun 				SRDS_GCR0_RRST);
151*4882a593Smuzhiyun 			/*
152*4882a593Smuzhiyun 			 * Read SERDES BnGCRm0 for each SRIO
153*4882a593Smuzhiyun 			 * bank n and lane m
154*4882a593Smuzhiyun 			 */
155*4882a593Smuzhiyun 			for (idx = first; idx <= last; idx++)
156*4882a593Smuzhiyun 				in_be32(&srds_regs->lane[idx].gcr0);
157*4882a593Smuzhiyun 			/* Run sync command */
158*4882a593Smuzhiyun 			isync();
159*4882a593Smuzhiyun 			/* Wait >= 100 ns */
160*4882a593Smuzhiyun 			udelay(1);
161*4882a593Smuzhiyun 			/*
162*4882a593Smuzhiyun 			 * Set SERDES BnGCRm0[RRST]=1 for each SRIO
163*4882a593Smuzhiyun 			 * bank n and lane m.
164*4882a593Smuzhiyun 			 */
165*4882a593Smuzhiyun 			for (idx = first; idx <= last; idx++)
166*4882a593Smuzhiyun 				setbits_be32(&srds_regs->lane[idx].gcr0,
167*4882a593Smuzhiyun 				SRDS_GCR0_RRST);
168*4882a593Smuzhiyun 			/*
169*4882a593Smuzhiyun 			 * Read SERDES BnGCRm0 for each SRIO
170*4882a593Smuzhiyun 			 * bank n and lane m
171*4882a593Smuzhiyun 			 */
172*4882a593Smuzhiyun 			for (idx = first; idx <= last; idx++)
173*4882a593Smuzhiyun 				in_be32(&srds_regs->lane[idx].gcr0);
174*4882a593Smuzhiyun 			/* Run sync command */
175*4882a593Smuzhiyun 			isync();
176*4882a593Smuzhiyun 			/* Wait >= 300 ns */
177*4882a593Smuzhiyun 			udelay(1);
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 			/* Write 1 to clear all bits in SRIO PnSLCSR */
180*4882a593Smuzhiyun 			out_be32((void *)&srio_regs->impl.port[port].slcsr,
181*4882a593Smuzhiyun 				0xffffffff);
182*4882a593Smuzhiyun 			/* Clear SRIO PnPCR[OBDEN] on the host */
183*4882a593Smuzhiyun 			clrbits_be32((void *)&srio_regs->impl.port[port].pcr,
184*4882a593Smuzhiyun 				0x04);
185*4882a593Smuzhiyun 			/* Set SRIO PnCCSR[PD]=0 */
186*4882a593Smuzhiyun 			clrbits_be32((void *)&srio_regs->lp_serial
187*4882a593Smuzhiyun 				.port[port].pccsr,
188*4882a593Smuzhiyun 				0x800000);
189*4882a593Smuzhiyun 			/* Wait >= 24 ms */
190*4882a593Smuzhiyun 			udelay(24000);
191*4882a593Smuzhiyun 			/* Poll the state of the port again */
192*4882a593Smuzhiyun 			init_lane =
193*4882a593Smuzhiyun 				(in_be32((void *)&srio_regs->lp_serial
194*4882a593Smuzhiyun 					.port[port].pccsr) >> 27) & 0x7;
195*4882a593Smuzhiyun 			if (in_be32((void *)&srio_regs->lp_serial
196*4882a593Smuzhiyun 				.port[port].pescsr) & 0x2) {
197*4882a593Smuzhiyun 				if (conf_lane == 0x1)
198*4882a593Smuzhiyun 					goto host_ok;
199*4882a593Smuzhiyun 				else {
200*4882a593Smuzhiyun 					if (init_lane == 0x2)
201*4882a593Smuzhiyun 						goto host_ok;
202*4882a593Smuzhiyun 				}
203*4882a593Smuzhiyun 			}
204*4882a593Smuzhiyun 			if (i == 2)
205*4882a593Smuzhiyun 				return -ENODEV;
206*4882a593Smuzhiyun 		}
207*4882a593Smuzhiyun 	} else
208*4882a593Smuzhiyun 		return -ENODEV;
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun host_ok:
211*4882a593Smuzhiyun 	/* Poll PnESCSR[OES] on the host until it is clear */
212*4882a593Smuzhiyun 	end_tick = usec2ticks(1000000) + get_ticks();
213*4882a593Smuzhiyun 	do {
214*4882a593Smuzhiyun 		if (!(in_be32((void *)&srio_regs->lp_serial.port[port].pescsr)
215*4882a593Smuzhiyun 			& 0x10000)) {
216*4882a593Smuzhiyun 			out_be32(((void *)&srio_regs->lp_serial
217*4882a593Smuzhiyun 				.port[port].pescsr), 0xffffffff);
218*4882a593Smuzhiyun 			out_be32(((void *)&srio_regs->phys_err
219*4882a593Smuzhiyun 				.port[port].edcsr), 0);
220*4882a593Smuzhiyun 			out_be32(((void *)&srio_regs->logical_err.ltledcsr), 0);
221*4882a593Smuzhiyun 			return 0;
222*4882a593Smuzhiyun 		}
223*4882a593Smuzhiyun 	} while (end_tick > get_ticks());
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	return -ENODEV;
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun #endif
228*4882a593Smuzhiyun 
srio_init(void)229*4882a593Smuzhiyun void srio_init(void)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun 	ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC8xxx_GUTS_ADDR;
232*4882a593Smuzhiyun 	int srio1_used = 0, srio2_used = 0;
233*4882a593Smuzhiyun 	u32 *devdisr;
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
236*4882a593Smuzhiyun 	devdisr = &gur->devdisr3;
237*4882a593Smuzhiyun #else
238*4882a593Smuzhiyun 	devdisr = &gur->devdisr;
239*4882a593Smuzhiyun #endif
240*4882a593Smuzhiyun 	if (is_serdes_configured(SRIO1)) {
241*4882a593Smuzhiyun 		set_next_law(CONFIG_SYS_SRIO1_MEM_PHYS,
242*4882a593Smuzhiyun 				law_size_bits(CONFIG_SYS_SRIO1_MEM_SIZE),
243*4882a593Smuzhiyun 				LAW_TRGT_IF_RIO_1);
244*4882a593Smuzhiyun 		srio1_used = 1;
245*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_SRIO_A004034
246*4882a593Smuzhiyun 		if (srio_erratum_a004034(0) < 0)
247*4882a593Smuzhiyun 			printf("SRIO1: enabled but port error\n");
248*4882a593Smuzhiyun 		else
249*4882a593Smuzhiyun #endif
250*4882a593Smuzhiyun 		printf("SRIO1: enabled\n");
251*4882a593Smuzhiyun 	} else {
252*4882a593Smuzhiyun 		printf("SRIO1: disabled\n");
253*4882a593Smuzhiyun 	}
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun #ifdef CONFIG_SRIO2
256*4882a593Smuzhiyun 	if (is_serdes_configured(SRIO2)) {
257*4882a593Smuzhiyun 		set_next_law(CONFIG_SYS_SRIO2_MEM_PHYS,
258*4882a593Smuzhiyun 				law_size_bits(CONFIG_SYS_SRIO2_MEM_SIZE),
259*4882a593Smuzhiyun 				LAW_TRGT_IF_RIO_2);
260*4882a593Smuzhiyun 		srio2_used = 1;
261*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_SRIO_A004034
262*4882a593Smuzhiyun 		if (srio_erratum_a004034(1) < 0)
263*4882a593Smuzhiyun 			printf("SRIO2: enabled but port error\n");
264*4882a593Smuzhiyun 		else
265*4882a593Smuzhiyun #endif
266*4882a593Smuzhiyun 		printf("SRIO2: enabled\n");
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	} else {
269*4882a593Smuzhiyun 		printf("SRIO2: disabled\n");
270*4882a593Smuzhiyun 	}
271*4882a593Smuzhiyun #endif
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun #ifdef CONFIG_FSL_CORENET
274*4882a593Smuzhiyun 	/* On FSL_CORENET devices we can disable individual ports */
275*4882a593Smuzhiyun 	if (!srio1_used)
276*4882a593Smuzhiyun 		setbits_be32(devdisr, _DEVDISR_SRIO1);
277*4882a593Smuzhiyun 	if (!srio2_used)
278*4882a593Smuzhiyun 		setbits_be32(devdisr, _DEVDISR_SRIO2);
279*4882a593Smuzhiyun #endif
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	/* neither port is used - disable everything */
282*4882a593Smuzhiyun 	if (!srio1_used && !srio2_used) {
283*4882a593Smuzhiyun 		setbits_be32(devdisr, _DEVDISR_SRIO1);
284*4882a593Smuzhiyun 		setbits_be32(devdisr, _DEVDISR_SRIO2);
285*4882a593Smuzhiyun 		setbits_be32(devdisr, _DEVDISR_RMU);
286*4882a593Smuzhiyun 	}
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun #ifdef CONFIG_SRIO_PCIE_BOOT_MASTER
srio_boot_master(int port)290*4882a593Smuzhiyun void srio_boot_master(int port)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun 	struct ccsr_rio *srio = (void *)CONFIG_SYS_FSL_SRIO_ADDR;
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	/* set port accept-all */
295*4882a593Smuzhiyun 	out_be32((void *)&srio->impl.port[port - 1].ptaacr,
296*4882a593Smuzhiyun 				SRIO_PORT_ACCEPT_ALL);
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	debug("SRIOBOOT - MASTER: Master port [ %d ] for srio boot.\n", port);
299*4882a593Smuzhiyun 	/* configure inbound window for slave's u-boot image */
300*4882a593Smuzhiyun 	debug("SRIOBOOT - MASTER: Inbound window for slave's image; "
301*4882a593Smuzhiyun 			"Local = 0x%llx, Srio = 0x%llx, Size = 0x%x\n",
302*4882a593Smuzhiyun 			(u64)CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS,
303*4882a593Smuzhiyun 			(u64)CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1,
304*4882a593Smuzhiyun 			CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE);
305*4882a593Smuzhiyun 	out_be32((void *)&srio->atmu.port[port - 1].inbw[0].riwtar,
306*4882a593Smuzhiyun 			CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS >> 12);
307*4882a593Smuzhiyun 	out_be32((void *)&srio->atmu.port[port - 1].inbw[0].riwbar,
308*4882a593Smuzhiyun 			CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 >> 12);
309*4882a593Smuzhiyun 	out_be32((void *)&srio->atmu.port[port - 1].inbw[0].riwar,
310*4882a593Smuzhiyun 			SRIO_IB_ATMU_AR
311*4882a593Smuzhiyun 			| atmu_size_mask(CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE));
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	/* configure inbound window for slave's u-boot image */
314*4882a593Smuzhiyun 	debug("SRIOBOOT - MASTER: Inbound window for slave's image; "
315*4882a593Smuzhiyun 			"Local = 0x%llx, Srio = 0x%llx, Size = 0x%x\n",
316*4882a593Smuzhiyun 			(u64)CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS,
317*4882a593Smuzhiyun 			(u64)CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2,
318*4882a593Smuzhiyun 			CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE);
319*4882a593Smuzhiyun 	out_be32((void *)&srio->atmu.port[port - 1].inbw[1].riwtar,
320*4882a593Smuzhiyun 			CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS >> 12);
321*4882a593Smuzhiyun 	out_be32((void *)&srio->atmu.port[port - 1].inbw[1].riwbar,
322*4882a593Smuzhiyun 			CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 >> 12);
323*4882a593Smuzhiyun 	out_be32((void *)&srio->atmu.port[port - 1].inbw[1].riwar,
324*4882a593Smuzhiyun 			SRIO_IB_ATMU_AR
325*4882a593Smuzhiyun 			| atmu_size_mask(CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE));
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	/* configure inbound window for slave's ucode and ENV */
328*4882a593Smuzhiyun 	debug("SRIOBOOT - MASTER: Inbound window for slave's ucode and ENV; "
329*4882a593Smuzhiyun 			"Local = 0x%llx, Srio = 0x%llx, Size = 0x%x\n",
330*4882a593Smuzhiyun 			(u64)CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS,
331*4882a593Smuzhiyun 			(u64)CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS,
332*4882a593Smuzhiyun 			CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE);
333*4882a593Smuzhiyun 	out_be32((void *)&srio->atmu.port[port - 1].inbw[2].riwtar,
334*4882a593Smuzhiyun 			CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS >> 12);
335*4882a593Smuzhiyun 	out_be32((void *)&srio->atmu.port[port - 1].inbw[2].riwbar,
336*4882a593Smuzhiyun 			CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS >> 12);
337*4882a593Smuzhiyun 	out_be32((void *)&srio->atmu.port[port - 1].inbw[2].riwar,
338*4882a593Smuzhiyun 			SRIO_IB_ATMU_AR
339*4882a593Smuzhiyun 			| atmu_size_mask(CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE));
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun 
srio_boot_master_release_slave(int port)342*4882a593Smuzhiyun void srio_boot_master_release_slave(int port)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun 	struct ccsr_rio *srio = (void *)CONFIG_SYS_FSL_SRIO_ADDR;
345*4882a593Smuzhiyun 	u32 escsr;
346*4882a593Smuzhiyun 	debug("SRIOBOOT - MASTER: "
347*4882a593Smuzhiyun 			"Check the port status and release slave core ...\n");
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	escsr = in_be32((void *)&srio->lp_serial.port[port - 1].pescsr);
350*4882a593Smuzhiyun 	if (escsr & 0x2) {
351*4882a593Smuzhiyun 		if (escsr & 0x10100) {
352*4882a593Smuzhiyun 			debug("SRIOBOOT - MASTER: Port [ %d ] is error.\n",
353*4882a593Smuzhiyun 				port);
354*4882a593Smuzhiyun 		} else {
355*4882a593Smuzhiyun 			debug("SRIOBOOT - MASTER: "
356*4882a593Smuzhiyun 				"Port [ %d ] is ready, now release slave's core ...\n",
357*4882a593Smuzhiyun 				port);
358*4882a593Smuzhiyun 			/*
359*4882a593Smuzhiyun 			 * configure outbound window
360*4882a593Smuzhiyun 			 * with maintenance attribute to set slave's LCSBA1CSR
361*4882a593Smuzhiyun 			 */
362*4882a593Smuzhiyun 			out_be32((void *)&srio->atmu.port[port - 1]
363*4882a593Smuzhiyun 				.outbw[1].rowtar, 0);
364*4882a593Smuzhiyun 			out_be32((void *)&srio->atmu.port[port - 1]
365*4882a593Smuzhiyun 				.outbw[1].rowtear, 0);
366*4882a593Smuzhiyun 			if (port - 1)
367*4882a593Smuzhiyun 				out_be32((void *)&srio->atmu.port[port - 1]
368*4882a593Smuzhiyun 					.outbw[1].rowbar,
369*4882a593Smuzhiyun 					CONFIG_SYS_SRIO2_MEM_PHYS >> 12);
370*4882a593Smuzhiyun 			else
371*4882a593Smuzhiyun 				out_be32((void *)&srio->atmu.port[port - 1]
372*4882a593Smuzhiyun 					.outbw[1].rowbar,
373*4882a593Smuzhiyun 					CONFIG_SYS_SRIO1_MEM_PHYS >> 12);
374*4882a593Smuzhiyun 			out_be32((void *)&srio->atmu.port[port - 1]
375*4882a593Smuzhiyun 					.outbw[1].rowar,
376*4882a593Smuzhiyun 					SRIO_OB_ATMU_AR_MAINT
377*4882a593Smuzhiyun 					| atmu_size_mask(SRIO_MAINT_WIN_SIZE));
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 			/*
380*4882a593Smuzhiyun 			 * configure outbound window
381*4882a593Smuzhiyun 			 * with R/W attribute to set slave's BRR
382*4882a593Smuzhiyun 			 */
383*4882a593Smuzhiyun 			out_be32((void *)&srio->atmu.port[port - 1]
384*4882a593Smuzhiyun 				.outbw[2].rowtar,
385*4882a593Smuzhiyun 				SRIO_LCSBA1CSR >> 9);
386*4882a593Smuzhiyun 			out_be32((void *)&srio->atmu.port[port - 1]
387*4882a593Smuzhiyun 				.outbw[2].rowtear, 0);
388*4882a593Smuzhiyun 			if (port - 1)
389*4882a593Smuzhiyun 				out_be32((void *)&srio->atmu.port[port - 1]
390*4882a593Smuzhiyun 					.outbw[2].rowbar,
391*4882a593Smuzhiyun 					(CONFIG_SYS_SRIO2_MEM_PHYS
392*4882a593Smuzhiyun 					+ SRIO_MAINT_WIN_SIZE) >> 12);
393*4882a593Smuzhiyun 			else
394*4882a593Smuzhiyun 				out_be32((void *)&srio->atmu.port[port - 1]
395*4882a593Smuzhiyun 					.outbw[2].rowbar,
396*4882a593Smuzhiyun 					(CONFIG_SYS_SRIO1_MEM_PHYS
397*4882a593Smuzhiyun 					+ SRIO_MAINT_WIN_SIZE) >> 12);
398*4882a593Smuzhiyun 			out_be32((void *)&srio->atmu.port[port - 1]
399*4882a593Smuzhiyun 				.outbw[2].rowar,
400*4882a593Smuzhiyun 				SRIO_OB_ATMU_AR_RW
401*4882a593Smuzhiyun 				| atmu_size_mask(SRIO_RW_WIN_SIZE));
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 			/*
404*4882a593Smuzhiyun 			 * Set the LCSBA1CSR register in slave
405*4882a593Smuzhiyun 			 * by the maint-outbound window
406*4882a593Smuzhiyun 			 */
407*4882a593Smuzhiyun 			if (port - 1) {
408*4882a593Smuzhiyun 				out_be32((void *)CONFIG_SYS_SRIO2_MEM_VIRT
409*4882a593Smuzhiyun 					+ SRIO_LCSBA1CSR_OFFSET,
410*4882a593Smuzhiyun 					SRIO_LCSBA1CSR);
411*4882a593Smuzhiyun 				while (in_be32((void *)CONFIG_SYS_SRIO2_MEM_VIRT
412*4882a593Smuzhiyun 					+ SRIO_LCSBA1CSR_OFFSET)
413*4882a593Smuzhiyun 					!= SRIO_LCSBA1CSR)
414*4882a593Smuzhiyun 					;
415*4882a593Smuzhiyun 				/*
416*4882a593Smuzhiyun 				 * And then set the BRR register
417*4882a593Smuzhiyun 				 * to release slave core
418*4882a593Smuzhiyun 				 */
419*4882a593Smuzhiyun 				out_be32((void *)CONFIG_SYS_SRIO2_MEM_VIRT
420*4882a593Smuzhiyun 					+ SRIO_MAINT_WIN_SIZE
421*4882a593Smuzhiyun 					+ CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET,
422*4882a593Smuzhiyun 					CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK);
423*4882a593Smuzhiyun 			} else {
424*4882a593Smuzhiyun 				out_be32((void *)CONFIG_SYS_SRIO1_MEM_VIRT
425*4882a593Smuzhiyun 					+ SRIO_LCSBA1CSR_OFFSET,
426*4882a593Smuzhiyun 					SRIO_LCSBA1CSR);
427*4882a593Smuzhiyun 				while (in_be32((void *)CONFIG_SYS_SRIO1_MEM_VIRT
428*4882a593Smuzhiyun 					+ SRIO_LCSBA1CSR_OFFSET)
429*4882a593Smuzhiyun 					!= SRIO_LCSBA1CSR)
430*4882a593Smuzhiyun 					;
431*4882a593Smuzhiyun 				/*
432*4882a593Smuzhiyun 				 * And then set the BRR register
433*4882a593Smuzhiyun 				 * to release slave core
434*4882a593Smuzhiyun 				 */
435*4882a593Smuzhiyun 				out_be32((void *)CONFIG_SYS_SRIO1_MEM_VIRT
436*4882a593Smuzhiyun 					+ SRIO_MAINT_WIN_SIZE
437*4882a593Smuzhiyun 					+ CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET,
438*4882a593Smuzhiyun 					CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK);
439*4882a593Smuzhiyun 			}
440*4882a593Smuzhiyun 			debug("SRIOBOOT - MASTER: "
441*4882a593Smuzhiyun 					"Release slave successfully! Now the slave should start up!\n");
442*4882a593Smuzhiyun 		}
443*4882a593Smuzhiyun 	} else
444*4882a593Smuzhiyun 		debug("SRIOBOOT - MASTER: Port [ %d ] is not ready.\n", port);
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun #endif
447