xref: /OK3568_Linux_fs/u-boot/arch/powerpc/cpu/mpc8xxx/fsl_lbc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2010-2011 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <asm/fsl_lbc.h>
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #ifdef CONFIG_MPC85xx
11*4882a593Smuzhiyun /* Boards should provide their own version of this if they use lbc sdram */
__lbc_sdram_init(void)12*4882a593Smuzhiyun static void __lbc_sdram_init(void)
13*4882a593Smuzhiyun {
14*4882a593Smuzhiyun 	/* Do nothing */
15*4882a593Smuzhiyun }
16*4882a593Smuzhiyun void lbc_sdram_init(void) __attribute__((weak, alias("__lbc_sdram_init")));
17*4882a593Smuzhiyun #endif
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun 
print_lbc_regs(void)20*4882a593Smuzhiyun void print_lbc_regs(void)
21*4882a593Smuzhiyun {
22*4882a593Smuzhiyun 	int i;
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun 	printf("\nLocal Bus Controller Registers\n");
25*4882a593Smuzhiyun 	for (i = 0; i < 8; i++) {
26*4882a593Smuzhiyun 		printf("BR%d\t0x%08X\tOR%d\t0x%08X\n",
27*4882a593Smuzhiyun 		       i, get_lbc_br(i), i, get_lbc_or(i));
28*4882a593Smuzhiyun 	}
29*4882a593Smuzhiyun 	printf("LBCR\t0x%08X\tLCRR\t0x%08X\n",
30*4882a593Smuzhiyun 		       get_lbc_lbcr(), get_lbc_lcrr());
31*4882a593Smuzhiyun }
32*4882a593Smuzhiyun 
init_early_memctl_regs(void)33*4882a593Smuzhiyun void init_early_memctl_regs(void)
34*4882a593Smuzhiyun {
35*4882a593Smuzhiyun 	uint init_br1 = 1;
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_ELBC_A001
38*4882a593Smuzhiyun 	/* Set the local bus monitor timeout value to the maximum */
39*4882a593Smuzhiyun 	clrsetbits_be32(&(LBC_BASE_ADDR)->lbcr, LBCR_BMT|LBCR_BMTPS, 0xf);
40*4882a593Smuzhiyun #endif
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #ifdef CONFIG_MPC85xx
43*4882a593Smuzhiyun 	/* if cs1 is already set via debugger, leave cs0/cs1 alone */
44*4882a593Smuzhiyun 	if (get_lbc_br(1) & BR_V)
45*4882a593Smuzhiyun 		init_br1 = 0;
46*4882a593Smuzhiyun #endif
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 	/*
49*4882a593Smuzhiyun 	 * Map banks 0 (and maybe 1) to the FLASH banks 0 (and 1) at
50*4882a593Smuzhiyun 	 * preliminary addresses - these have to be modified later
51*4882a593Smuzhiyun 	 * when FLASH size has been determined
52*4882a593Smuzhiyun 	 */
53*4882a593Smuzhiyun #if defined(CONFIG_SYS_OR0_REMAP)
54*4882a593Smuzhiyun 	set_lbc_or(0, CONFIG_SYS_OR0_REMAP);
55*4882a593Smuzhiyun #endif
56*4882a593Smuzhiyun #if defined(CONFIG_SYS_OR1_REMAP)
57*4882a593Smuzhiyun 	set_lbc_or(1, CONFIG_SYS_OR1_REMAP);
58*4882a593Smuzhiyun #endif
59*4882a593Smuzhiyun 	/* now restrict to preliminary range */
60*4882a593Smuzhiyun 	if (init_br1) {
61*4882a593Smuzhiyun #if defined(CONFIG_SYS_BR0_PRELIM) && defined(CONFIG_SYS_OR0_PRELIM)
62*4882a593Smuzhiyun 		set_lbc_br(0, CONFIG_SYS_BR0_PRELIM);
63*4882a593Smuzhiyun 		set_lbc_or(0, CONFIG_SYS_OR0_PRELIM);
64*4882a593Smuzhiyun #endif
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun #if defined(CONFIG_SYS_BR1_PRELIM) && defined(CONFIG_SYS_OR1_PRELIM)
67*4882a593Smuzhiyun 		set_lbc_or(1, CONFIG_SYS_OR1_PRELIM);
68*4882a593Smuzhiyun 		set_lbc_br(1, CONFIG_SYS_BR1_PRELIM);
69*4882a593Smuzhiyun #endif
70*4882a593Smuzhiyun 	}
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun #if defined(CONFIG_SYS_BR2_PRELIM) && defined(CONFIG_SYS_OR2_PRELIM)
73*4882a593Smuzhiyun 	set_lbc_or(2, CONFIG_SYS_OR2_PRELIM);
74*4882a593Smuzhiyun 	set_lbc_br(2, CONFIG_SYS_BR2_PRELIM);
75*4882a593Smuzhiyun #endif
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun #if defined(CONFIG_SYS_BR3_PRELIM) && defined(CONFIG_SYS_OR3_PRELIM)
78*4882a593Smuzhiyun 	set_lbc_or(3, CONFIG_SYS_OR3_PRELIM);
79*4882a593Smuzhiyun 	set_lbc_br(3, CONFIG_SYS_BR3_PRELIM);
80*4882a593Smuzhiyun #endif
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun #if defined(CONFIG_SYS_BR4_PRELIM) && defined(CONFIG_SYS_OR4_PRELIM)
83*4882a593Smuzhiyun 	set_lbc_or(4, CONFIG_SYS_OR4_PRELIM);
84*4882a593Smuzhiyun 	set_lbc_br(4, CONFIG_SYS_BR4_PRELIM);
85*4882a593Smuzhiyun #endif
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun #if defined(CONFIG_SYS_BR5_PRELIM) && defined(CONFIG_SYS_OR5_PRELIM)
88*4882a593Smuzhiyun 	set_lbc_or(5, CONFIG_SYS_OR5_PRELIM);
89*4882a593Smuzhiyun 	set_lbc_br(5, CONFIG_SYS_BR5_PRELIM);
90*4882a593Smuzhiyun #endif
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun #if defined(CONFIG_SYS_BR6_PRELIM) && defined(CONFIG_SYS_OR6_PRELIM)
93*4882a593Smuzhiyun 	set_lbc_or(6, CONFIG_SYS_OR6_PRELIM);
94*4882a593Smuzhiyun 	set_lbc_br(6, CONFIG_SYS_BR6_PRELIM);
95*4882a593Smuzhiyun #endif
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun #if defined(CONFIG_SYS_BR7_PRELIM) && defined(CONFIG_SYS_OR7_PRELIM)
98*4882a593Smuzhiyun 	set_lbc_or(7, CONFIG_SYS_OR7_PRELIM);
99*4882a593Smuzhiyun 	set_lbc_br(7, CONFIG_SYS_BR7_PRELIM);
100*4882a593Smuzhiyun #endif
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun /*
104*4882a593Smuzhiyun  * Configures a UPM. The function requires the respective MxMR to be set
105*4882a593Smuzhiyun  * before calling this function. "size" is the number or entries, not a sizeof.
106*4882a593Smuzhiyun  */
upmconfig(uint upm,uint * table,uint size)107*4882a593Smuzhiyun void upmconfig(uint upm, uint *table, uint size)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun 	fsl_lbc_t *lbc = LBC_BASE_ADDR;
110*4882a593Smuzhiyun 	int i, mad, old_mad = 0;
111*4882a593Smuzhiyun 	u32 mask = (~MxMR_OP_MSK & ~MxMR_MAD_MSK);
112*4882a593Smuzhiyun 	u32 msel = BR_UPMx_TO_MSEL(upm);
113*4882a593Smuzhiyun 	u32 *mxmr = &lbc->mamr + upm;
114*4882a593Smuzhiyun 	volatile u8 *dummy = NULL;
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	if (upm < UPMA || upm > UPMC) {
117*4882a593Smuzhiyun 		printf("Error: %s() Bad UPM index %d\n", __func__, upm);
118*4882a593Smuzhiyun 		hang();
119*4882a593Smuzhiyun 	}
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	/*
122*4882a593Smuzhiyun 	 * Find the address for the dummy write - scan all of the BRs until we
123*4882a593Smuzhiyun 	 * find one matching the UPM and extract the base address bits from it.
124*4882a593Smuzhiyun 	 */
125*4882a593Smuzhiyun 	for (i = 0; i < 8; i++) {
126*4882a593Smuzhiyun 		if ((get_lbc_br(i) & (BR_V | BR_MSEL)) == (BR_V | msel)) {
127*4882a593Smuzhiyun 			dummy = (volatile u8 *)(get_lbc_br(i) & BR_BA);
128*4882a593Smuzhiyun 			break;
129*4882a593Smuzhiyun 		}
130*4882a593Smuzhiyun 	}
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	if (!dummy) {
133*4882a593Smuzhiyun 		printf("Error: %s() No matching BR\n", __func__);
134*4882a593Smuzhiyun 		hang();
135*4882a593Smuzhiyun 	}
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	/* Program UPM using steps outlined by the reference manual */
138*4882a593Smuzhiyun 	for (i = 0; i < size; i++) {
139*4882a593Smuzhiyun 		out_be32(mxmr, (in_be32(mxmr) & mask) | MxMR_OP_WARR | i);
140*4882a593Smuzhiyun 		out_be32(&lbc->mdr, table[i]);
141*4882a593Smuzhiyun 		(void)in_be32(&lbc->mdr);
142*4882a593Smuzhiyun 		*dummy = 0;
143*4882a593Smuzhiyun 		do {
144*4882a593Smuzhiyun 			mad = in_be32(mxmr) & MxMR_MAD_MSK;
145*4882a593Smuzhiyun 		} while (mad <= old_mad && !(!mad && i == (size-1)));
146*4882a593Smuzhiyun 		old_mad = mad;
147*4882a593Smuzhiyun 	}
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	/* Return to normal operation */
150*4882a593Smuzhiyun 	out_be32(mxmr, (in_be32(mxmr) & mask) | MxMR_OP_NORM);
151*4882a593Smuzhiyun }
152