1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2009-2012 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * This file is derived from arch/powerpc/cpu/mpc85xx/cpu.c and
5*4882a593Smuzhiyun * arch/powerpc/cpu/mpc86xx/cpu.c. Basically this file contains
6*4882a593Smuzhiyun * cpu specific common code for 85xx/86xx processors.
7*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <config.h>
11*4882a593Smuzhiyun #include <common.h>
12*4882a593Smuzhiyun #include <command.h>
13*4882a593Smuzhiyun #include <tsec.h>
14*4882a593Smuzhiyun #include <fm_eth.h>
15*4882a593Smuzhiyun #include <netdev.h>
16*4882a593Smuzhiyun #include <asm/cache.h>
17*4882a593Smuzhiyun #include <asm/io.h>
18*4882a593Smuzhiyun #include <vsc9953.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun static struct cpu_type cpu_type_list[] = {
23*4882a593Smuzhiyun #if defined(CONFIG_MPC85xx)
24*4882a593Smuzhiyun CPU_TYPE_ENTRY(8533, 8533, 1),
25*4882a593Smuzhiyun CPU_TYPE_ENTRY(8535, 8535, 1),
26*4882a593Smuzhiyun CPU_TYPE_ENTRY(8536, 8536, 1),
27*4882a593Smuzhiyun CPU_TYPE_ENTRY(8540, 8540, 1),
28*4882a593Smuzhiyun CPU_TYPE_ENTRY(8541, 8541, 1),
29*4882a593Smuzhiyun CPU_TYPE_ENTRY(8543, 8543, 1),
30*4882a593Smuzhiyun CPU_TYPE_ENTRY(8544, 8544, 1),
31*4882a593Smuzhiyun CPU_TYPE_ENTRY(8545, 8545, 1),
32*4882a593Smuzhiyun CPU_TYPE_ENTRY(8547, 8547, 1),
33*4882a593Smuzhiyun CPU_TYPE_ENTRY(8548, 8548, 1),
34*4882a593Smuzhiyun CPU_TYPE_ENTRY(8555, 8555, 1),
35*4882a593Smuzhiyun CPU_TYPE_ENTRY(8560, 8560, 1),
36*4882a593Smuzhiyun CPU_TYPE_ENTRY(8567, 8567, 1),
37*4882a593Smuzhiyun CPU_TYPE_ENTRY(8568, 8568, 1),
38*4882a593Smuzhiyun CPU_TYPE_ENTRY(8569, 8569, 1),
39*4882a593Smuzhiyun CPU_TYPE_ENTRY(8572, 8572, 2),
40*4882a593Smuzhiyun CPU_TYPE_ENTRY(P1010, P1010, 1),
41*4882a593Smuzhiyun CPU_TYPE_ENTRY(P1011, P1011, 1),
42*4882a593Smuzhiyun CPU_TYPE_ENTRY(P1012, P1012, 1),
43*4882a593Smuzhiyun CPU_TYPE_ENTRY(P1013, P1013, 1),
44*4882a593Smuzhiyun CPU_TYPE_ENTRY(P1014, P1014, 1),
45*4882a593Smuzhiyun CPU_TYPE_ENTRY(P1017, P1017, 1),
46*4882a593Smuzhiyun CPU_TYPE_ENTRY(P1020, P1020, 2),
47*4882a593Smuzhiyun CPU_TYPE_ENTRY(P1021, P1021, 2),
48*4882a593Smuzhiyun CPU_TYPE_ENTRY(P1022, P1022, 2),
49*4882a593Smuzhiyun CPU_TYPE_ENTRY(P1023, P1023, 2),
50*4882a593Smuzhiyun CPU_TYPE_ENTRY(P1024, P1024, 2),
51*4882a593Smuzhiyun CPU_TYPE_ENTRY(P1025, P1025, 2),
52*4882a593Smuzhiyun CPU_TYPE_ENTRY(P2010, P2010, 1),
53*4882a593Smuzhiyun CPU_TYPE_ENTRY(P2020, P2020, 2),
54*4882a593Smuzhiyun CPU_TYPE_ENTRY(P2040, P2040, 4),
55*4882a593Smuzhiyun CPU_TYPE_ENTRY(P2041, P2041, 4),
56*4882a593Smuzhiyun CPU_TYPE_ENTRY(P3041, P3041, 4),
57*4882a593Smuzhiyun CPU_TYPE_ENTRY(P4040, P4040, 4),
58*4882a593Smuzhiyun CPU_TYPE_ENTRY(P4080, P4080, 8),
59*4882a593Smuzhiyun CPU_TYPE_ENTRY(P5010, P5010, 1),
60*4882a593Smuzhiyun CPU_TYPE_ENTRY(P5020, P5020, 2),
61*4882a593Smuzhiyun CPU_TYPE_ENTRY(P5021, P5021, 2),
62*4882a593Smuzhiyun CPU_TYPE_ENTRY(P5040, P5040, 4),
63*4882a593Smuzhiyun CPU_TYPE_ENTRY(T4240, T4240, 0),
64*4882a593Smuzhiyun CPU_TYPE_ENTRY(T4120, T4120, 0),
65*4882a593Smuzhiyun CPU_TYPE_ENTRY(T4160, T4160, 0),
66*4882a593Smuzhiyun CPU_TYPE_ENTRY(T4080, T4080, 4),
67*4882a593Smuzhiyun CPU_TYPE_ENTRY(B4860, B4860, 0),
68*4882a593Smuzhiyun CPU_TYPE_ENTRY(G4860, G4860, 0),
69*4882a593Smuzhiyun CPU_TYPE_ENTRY(B4440, B4440, 0),
70*4882a593Smuzhiyun CPU_TYPE_ENTRY(B4460, B4460, 0),
71*4882a593Smuzhiyun CPU_TYPE_ENTRY(G4440, G4440, 0),
72*4882a593Smuzhiyun CPU_TYPE_ENTRY(B4420, B4420, 0),
73*4882a593Smuzhiyun CPU_TYPE_ENTRY(B4220, B4220, 0),
74*4882a593Smuzhiyun CPU_TYPE_ENTRY(T1040, T1040, 0),
75*4882a593Smuzhiyun CPU_TYPE_ENTRY(T1041, T1041, 0),
76*4882a593Smuzhiyun CPU_TYPE_ENTRY(T1042, T1042, 0),
77*4882a593Smuzhiyun CPU_TYPE_ENTRY(T1020, T1020, 0),
78*4882a593Smuzhiyun CPU_TYPE_ENTRY(T1021, T1021, 0),
79*4882a593Smuzhiyun CPU_TYPE_ENTRY(T1022, T1022, 0),
80*4882a593Smuzhiyun CPU_TYPE_ENTRY(T1024, T1024, 0),
81*4882a593Smuzhiyun CPU_TYPE_ENTRY(T1023, T1023, 0),
82*4882a593Smuzhiyun CPU_TYPE_ENTRY(T1014, T1014, 0),
83*4882a593Smuzhiyun CPU_TYPE_ENTRY(T1013, T1013, 0),
84*4882a593Smuzhiyun CPU_TYPE_ENTRY(T2080, T2080, 0),
85*4882a593Smuzhiyun CPU_TYPE_ENTRY(T2081, T2081, 0),
86*4882a593Smuzhiyun CPU_TYPE_ENTRY(BSC9130, 9130, 1),
87*4882a593Smuzhiyun CPU_TYPE_ENTRY(BSC9131, 9131, 1),
88*4882a593Smuzhiyun CPU_TYPE_ENTRY(BSC9132, 9132, 2),
89*4882a593Smuzhiyun CPU_TYPE_ENTRY(BSC9232, 9232, 2),
90*4882a593Smuzhiyun CPU_TYPE_ENTRY(C291, C291, 1),
91*4882a593Smuzhiyun CPU_TYPE_ENTRY(C292, C292, 1),
92*4882a593Smuzhiyun CPU_TYPE_ENTRY(C293, C293, 1),
93*4882a593Smuzhiyun #elif defined(CONFIG_MPC86xx)
94*4882a593Smuzhiyun CPU_TYPE_ENTRY(8610, 8610, 1),
95*4882a593Smuzhiyun CPU_TYPE_ENTRY(8641, 8641, 2),
96*4882a593Smuzhiyun CPU_TYPE_ENTRY(8641D, 8641D, 2),
97*4882a593Smuzhiyun #endif
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
init_type(u32 cluster,int init_id)101*4882a593Smuzhiyun static inline u32 init_type(u32 cluster, int init_id)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
104*4882a593Smuzhiyun u32 idx = (cluster >> (init_id * 8)) & TP_CLUSTER_INIT_MASK;
105*4882a593Smuzhiyun u32 type = in_be32(&gur->tp_ityp[idx]);
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun if (type & TP_ITYP_AV)
108*4882a593Smuzhiyun return type;
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun return 0;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
compute_ppc_cpumask(void)113*4882a593Smuzhiyun u32 compute_ppc_cpumask(void)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
116*4882a593Smuzhiyun int i = 0, count = 0;
117*4882a593Smuzhiyun u32 cluster, type, mask = 0;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun do {
120*4882a593Smuzhiyun int j;
121*4882a593Smuzhiyun cluster = in_be32(&gur->tp_cluster[i].lower);
122*4882a593Smuzhiyun for (j = 0; j < TP_INIT_PER_CLUSTER; j++) {
123*4882a593Smuzhiyun type = init_type(cluster, j);
124*4882a593Smuzhiyun if (type) {
125*4882a593Smuzhiyun if (TP_ITYP_TYPE(type) == TP_ITYP_TYPE_PPC)
126*4882a593Smuzhiyun mask |= 1 << count;
127*4882a593Smuzhiyun count++;
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun i++;
131*4882a593Smuzhiyun } while ((cluster & TP_CLUSTER_EOC) != TP_CLUSTER_EOC);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun return mask;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun #ifdef CONFIG_HETROGENOUS_CLUSTERS
compute_dsp_cpumask(void)137*4882a593Smuzhiyun u32 compute_dsp_cpumask(void)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
140*4882a593Smuzhiyun int i = CONFIG_DSP_CLUSTER_START, count = 0;
141*4882a593Smuzhiyun u32 cluster, type, dsp_mask = 0;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun do {
144*4882a593Smuzhiyun int j;
145*4882a593Smuzhiyun cluster = in_be32(&gur->tp_cluster[i].lower);
146*4882a593Smuzhiyun for (j = 0; j < TP_INIT_PER_CLUSTER; j++) {
147*4882a593Smuzhiyun type = init_type(cluster, j);
148*4882a593Smuzhiyun if (type) {
149*4882a593Smuzhiyun if (TP_ITYP_TYPE(type) == TP_ITYP_TYPE_SC)
150*4882a593Smuzhiyun dsp_mask |= 1 << count;
151*4882a593Smuzhiyun count++;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun i++;
155*4882a593Smuzhiyun } while ((cluster & TP_CLUSTER_EOC) != TP_CLUSTER_EOC);
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun return dsp_mask;
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
fsl_qoriq_dsp_core_to_cluster(unsigned int core)160*4882a593Smuzhiyun int fsl_qoriq_dsp_core_to_cluster(unsigned int core)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
163*4882a593Smuzhiyun int count = 0, i = CONFIG_DSP_CLUSTER_START;
164*4882a593Smuzhiyun u32 cluster;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun do {
167*4882a593Smuzhiyun int j;
168*4882a593Smuzhiyun cluster = in_be32(&gur->tp_cluster[i].lower);
169*4882a593Smuzhiyun for (j = 0; j < TP_INIT_PER_CLUSTER; j++) {
170*4882a593Smuzhiyun if (init_type(cluster, j)) {
171*4882a593Smuzhiyun if (count == core)
172*4882a593Smuzhiyun return i;
173*4882a593Smuzhiyun count++;
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun i++;
177*4882a593Smuzhiyun } while ((cluster & TP_CLUSTER_EOC) != TP_CLUSTER_EOC);
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun return -1; /* cannot identify the cluster */
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun #endif
182*4882a593Smuzhiyun
fsl_qoriq_core_to_cluster(unsigned int core)183*4882a593Smuzhiyun int fsl_qoriq_core_to_cluster(unsigned int core)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
186*4882a593Smuzhiyun int i = 0, count = 0;
187*4882a593Smuzhiyun u32 cluster;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun do {
190*4882a593Smuzhiyun int j;
191*4882a593Smuzhiyun cluster = in_be32(&gur->tp_cluster[i].lower);
192*4882a593Smuzhiyun for (j = 0; j < TP_INIT_PER_CLUSTER; j++) {
193*4882a593Smuzhiyun if (init_type(cluster, j)) {
194*4882a593Smuzhiyun if (count == core)
195*4882a593Smuzhiyun return i;
196*4882a593Smuzhiyun count++;
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun i++;
200*4882a593Smuzhiyun } while ((cluster & TP_CLUSTER_EOC) != TP_CLUSTER_EOC);
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun return -1; /* cannot identify the cluster */
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun #else /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
206*4882a593Smuzhiyun /*
207*4882a593Smuzhiyun * Before chassis genenration 2, the cpumask should be hard-coded.
208*4882a593Smuzhiyun * In case of cpu type unknown or cpumask unset, use 1 as fail save.
209*4882a593Smuzhiyun */
210*4882a593Smuzhiyun #define compute_ppc_cpumask() 1
211*4882a593Smuzhiyun #define fsl_qoriq_core_to_cluster(x) x
212*4882a593Smuzhiyun #endif /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun static struct cpu_type cpu_type_unknown = CPU_TYPE_ENTRY(Unknown, Unknown, 0);
215*4882a593Smuzhiyun
identify_cpu(u32 ver)216*4882a593Smuzhiyun struct cpu_type *identify_cpu(u32 ver)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun int i;
219*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(cpu_type_list); i++) {
220*4882a593Smuzhiyun if (cpu_type_list[i].soc_ver == ver)
221*4882a593Smuzhiyun return &cpu_type_list[i];
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun return &cpu_type_unknown;
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun #define MPC8xxx_PICFRR_NCPU_MASK 0x00001f00
227*4882a593Smuzhiyun #define MPC8xxx_PICFRR_NCPU_SHIFT 8
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun /*
230*4882a593Smuzhiyun * Return a 32-bit mask indicating which cores are present on this SOC.
231*4882a593Smuzhiyun */
cpu_mask(void)232*4882a593Smuzhiyun __weak u32 cpu_mask(void)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun ccsr_pic_t __iomem *pic = (void *)CONFIG_SYS_MPC8xxx_PIC_ADDR;
235*4882a593Smuzhiyun struct cpu_type *cpu = gd->arch.cpu;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun /* better to query feature reporting register than just assume 1 */
238*4882a593Smuzhiyun if (cpu == &cpu_type_unknown)
239*4882a593Smuzhiyun return ((in_be32(&pic->frr) & MPC8xxx_PICFRR_NCPU_MASK) >>
240*4882a593Smuzhiyun MPC8xxx_PICFRR_NCPU_SHIFT) + 1;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun if (cpu->num_cores == 0)
243*4882a593Smuzhiyun return compute_ppc_cpumask();
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun return cpu->mask;
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun #ifdef CONFIG_HETROGENOUS_CLUSTERS
cpu_dsp_mask(void)249*4882a593Smuzhiyun __weak u32 cpu_dsp_mask(void)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun ccsr_pic_t __iomem *pic = (void *)CONFIG_SYS_MPC8xxx_PIC_ADDR;
252*4882a593Smuzhiyun struct cpu_type *cpu = gd->arch.cpu;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun /* better to query feature reporting register than just assume 1 */
255*4882a593Smuzhiyun if (cpu == &cpu_type_unknown)
256*4882a593Smuzhiyun return ((in_be32(&pic->frr) & MPC8xxx_PICFRR_NCPU_MASK) >>
257*4882a593Smuzhiyun MPC8xxx_PICFRR_NCPU_SHIFT) + 1;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun if (cpu->dsp_num_cores == 0)
260*4882a593Smuzhiyun return compute_dsp_cpumask();
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun return cpu->dsp_mask;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun /*
266*4882a593Smuzhiyun * Return the number of SC/DSP cores on this SOC.
267*4882a593Smuzhiyun */
cpu_num_dspcores(void)268*4882a593Smuzhiyun __weak int cpu_num_dspcores(void)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun struct cpu_type *cpu = gd->arch.cpu;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun /*
273*4882a593Smuzhiyun * Report # of cores in terms of the cpu_mask if we haven't
274*4882a593Smuzhiyun * figured out how many there are yet
275*4882a593Smuzhiyun */
276*4882a593Smuzhiyun if (cpu->dsp_num_cores == 0)
277*4882a593Smuzhiyun return hweight32(cpu_dsp_mask());
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun return cpu->dsp_num_cores;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun #endif
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun /*
284*4882a593Smuzhiyun * Return the number of PPC cores on this SOC.
285*4882a593Smuzhiyun */
cpu_numcores(void)286*4882a593Smuzhiyun __weak int cpu_numcores(void)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun struct cpu_type *cpu = gd->arch.cpu;
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun /*
291*4882a593Smuzhiyun * Report # of cores in terms of the cpu_mask if we haven't
292*4882a593Smuzhiyun * figured out how many there are yet
293*4882a593Smuzhiyun */
294*4882a593Smuzhiyun if (cpu->num_cores == 0)
295*4882a593Smuzhiyun return hweight32(cpu_mask());
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun return cpu->num_cores;
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun /*
302*4882a593Smuzhiyun * Check if the given core ID is valid
303*4882a593Smuzhiyun *
304*4882a593Smuzhiyun * Returns zero if it isn't, 1 if it is.
305*4882a593Smuzhiyun */
is_core_valid(unsigned int core)306*4882a593Smuzhiyun int is_core_valid(unsigned int core)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun return !!((1 << core) & cpu_mask());
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun
arch_cpu_init(void)311*4882a593Smuzhiyun int arch_cpu_init(void)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun uint svr;
314*4882a593Smuzhiyun uint ver;
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun svr = get_svr();
317*4882a593Smuzhiyun ver = SVR_SOC_VER(svr);
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun gd->arch.cpu = identify_cpu(ver);
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun return 0;
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun /* Once in memory, compute mask & # cores once and save them off */
fixup_cpu(void)325*4882a593Smuzhiyun int fixup_cpu(void)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun struct cpu_type *cpu = gd->arch.cpu;
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun if (cpu->num_cores == 0) {
330*4882a593Smuzhiyun cpu->mask = cpu_mask();
331*4882a593Smuzhiyun cpu->num_cores = cpu_numcores();
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun #ifdef CONFIG_HETROGENOUS_CLUSTERS
335*4882a593Smuzhiyun if (cpu->dsp_num_cores == 0) {
336*4882a593Smuzhiyun cpu->dsp_mask = cpu_dsp_mask();
337*4882a593Smuzhiyun cpu->dsp_num_cores = cpu_num_dspcores();
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun #endif
340*4882a593Smuzhiyun return 0;
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun /*
344*4882a593Smuzhiyun * Initializes on-chip ethernet controllers.
345*4882a593Smuzhiyun * to override, implement board_eth_init()
346*4882a593Smuzhiyun */
cpu_eth_init(bd_t * bis)347*4882a593Smuzhiyun int cpu_eth_init(bd_t *bis)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun #if defined(CONFIG_ETHER_ON_FCC)
350*4882a593Smuzhiyun fec_initialize(bis);
351*4882a593Smuzhiyun #endif
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun #if defined(CONFIG_UEC_ETH)
354*4882a593Smuzhiyun uec_standard_init(bis);
355*4882a593Smuzhiyun #endif
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun #if defined(CONFIG_TSEC_ENET) || defined(CONFIG_MPC85XX_FEC)
358*4882a593Smuzhiyun tsec_standard_init(bis);
359*4882a593Smuzhiyun #endif
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun #ifdef CONFIG_FMAN_ENET
362*4882a593Smuzhiyun fm_standard_init(bis);
363*4882a593Smuzhiyun #endif
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun #ifdef CONFIG_VSC9953
366*4882a593Smuzhiyun vsc9953_init(bis);
367*4882a593Smuzhiyun #endif
368*4882a593Smuzhiyun return 0;
369*4882a593Smuzhiyun }
370