1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * Copyright (C) 1998 Dan Malek <dmalek@jlc.net> 3*4882a593Smuzhiyun * Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se> 4*4882a593Smuzhiyun * Copyright (C) 2000,2001,2002 Wolfgang Denk <wd@denx.de> 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 7*4882a593Smuzhiyun */ 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun/* U-Boot - Startup Code for PowerPC based Embedded Boards 10*4882a593Smuzhiyun * 11*4882a593Smuzhiyun * 12*4882a593Smuzhiyun * The processor starts at 0x00000100 and the code is executed 13*4882a593Smuzhiyun * from flash. The code is organized to be at an other address 14*4882a593Smuzhiyun * in memory, but as long we don't jump around before relocating, 15*4882a593Smuzhiyun * board_init lies at a quite high address and when the cpu has 16*4882a593Smuzhiyun * jumped there, everything is ok. 17*4882a593Smuzhiyun * This works because the cpu gives the FLASH (CS0) the whole 18*4882a593Smuzhiyun * address space at startup, and board_init lies as a echo of 19*4882a593Smuzhiyun * the flash somewhere up there in the memory map. 20*4882a593Smuzhiyun * 21*4882a593Smuzhiyun * board_init will change CS0 to be positioned at the correct 22*4882a593Smuzhiyun * address and (s)dram will be positioned at address 0 23*4882a593Smuzhiyun */ 24*4882a593Smuzhiyun#include <asm-offsets.h> 25*4882a593Smuzhiyun#include <config.h> 26*4882a593Smuzhiyun#include <mpc8xx.h> 27*4882a593Smuzhiyun#include <version.h> 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun#include <ppc_asm.tmpl> 30*4882a593Smuzhiyun#include <ppc_defs.h> 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun#include <asm/cache.h> 33*4882a593Smuzhiyun#include <asm/mmu.h> 34*4882a593Smuzhiyun#include <asm/u-boot.h> 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun/* We don't want the MMU yet. 37*4882a593Smuzhiyun*/ 38*4882a593Smuzhiyun#undef MSR_KERNEL 39*4882a593Smuzhiyun#define MSR_KERNEL ( MSR_ME | MSR_RI ) /* Machine Check and Recoverable Interr. */ 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun/* 42*4882a593Smuzhiyun * Set up GOT: Global Offset Table 43*4882a593Smuzhiyun * 44*4882a593Smuzhiyun * Use r12 to access the GOT 45*4882a593Smuzhiyun */ 46*4882a593Smuzhiyun START_GOT 47*4882a593Smuzhiyun GOT_ENTRY(_GOT2_TABLE_) 48*4882a593Smuzhiyun GOT_ENTRY(_FIXUP_TABLE_) 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun GOT_ENTRY(_start) 51*4882a593Smuzhiyun GOT_ENTRY(_start_of_vectors) 52*4882a593Smuzhiyun GOT_ENTRY(_end_of_vectors) 53*4882a593Smuzhiyun GOT_ENTRY(transfer_to_handler) 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun GOT_ENTRY(__init_end) 56*4882a593Smuzhiyun GOT_ENTRY(__bss_end) 57*4882a593Smuzhiyun GOT_ENTRY(__bss_start) 58*4882a593Smuzhiyun END_GOT 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun/* 61*4882a593Smuzhiyun * r3 - 1st arg to board_init(): IMMP pointer 62*4882a593Smuzhiyun * r4 - 2nd arg to board_init(): boot flag 63*4882a593Smuzhiyun */ 64*4882a593Smuzhiyun .text 65*4882a593Smuzhiyun .long 0x27051956 /* U-Boot Magic Number */ 66*4882a593Smuzhiyun .globl version_string 67*4882a593Smuzhiyunversion_string: 68*4882a593Smuzhiyun .ascii U_BOOT_VERSION_STRING, "\0" 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun . = EXC_OFF_SYS_RESET 71*4882a593Smuzhiyun .globl _start 72*4882a593Smuzhiyun_start: 73*4882a593Smuzhiyun lis r3, CONFIG_SYS_IMMR@h /* position IMMR */ 74*4882a593Smuzhiyun mtspr 638, r3 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun /* Initialize machine status; enable machine check interrupt */ 77*4882a593Smuzhiyun /*----------------------------------------------------------------------*/ 78*4882a593Smuzhiyun li r3, MSR_KERNEL /* Set ME, RI flags */ 79*4882a593Smuzhiyun mtmsr r3 80*4882a593Smuzhiyun mtspr SRR1, r3 /* Make SRR1 match MSR */ 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun mfspr r3, ICR /* clear Interrupt Cause Register */ 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun /* Initialize debug port registers */ 85*4882a593Smuzhiyun /*----------------------------------------------------------------------*/ 86*4882a593Smuzhiyun xor r0, r0, r0 /* Clear R0 */ 87*4882a593Smuzhiyun mtspr LCTRL1, r0 /* Initialize debug port regs */ 88*4882a593Smuzhiyun mtspr LCTRL2, r0 89*4882a593Smuzhiyun mtspr COUNTA, r0 90*4882a593Smuzhiyun mtspr COUNTB, r0 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun /* Reset the caches */ 93*4882a593Smuzhiyun /*----------------------------------------------------------------------*/ 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun mfspr r3, IC_CST /* Clear error bits */ 96*4882a593Smuzhiyun mfspr r3, DC_CST 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun lis r3, IDC_UNALL@h /* Unlock all */ 99*4882a593Smuzhiyun mtspr IC_CST, r3 100*4882a593Smuzhiyun mtspr DC_CST, r3 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun lis r3, IDC_INVALL@h /* Invalidate all */ 103*4882a593Smuzhiyun mtspr IC_CST, r3 104*4882a593Smuzhiyun mtspr DC_CST, r3 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun lis r3, IDC_DISABLE@h /* Disable data cache */ 107*4882a593Smuzhiyun mtspr DC_CST, r3 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun lis r3, IDC_ENABLE@h /* Enable instruction cache */ 110*4882a593Smuzhiyun mtspr IC_CST, r3 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun /* invalidate all tlb's */ 113*4882a593Smuzhiyun /*----------------------------------------------------------------------*/ 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun tlbia 116*4882a593Smuzhiyun isync 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun /* 119*4882a593Smuzhiyun * Calculate absolute address in FLASH and jump there 120*4882a593Smuzhiyun *----------------------------------------------------------------------*/ 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun lis r3, CONFIG_SYS_MONITOR_BASE@h 123*4882a593Smuzhiyun ori r3, r3, CONFIG_SYS_MONITOR_BASE@l 124*4882a593Smuzhiyun addi r3, r3, in_flash - _start + EXC_OFF_SYS_RESET 125*4882a593Smuzhiyun mtlr r3 126*4882a593Smuzhiyun blr 127*4882a593Smuzhiyun 128*4882a593Smuzhiyunin_flash: 129*4882a593Smuzhiyun 130*4882a593Smuzhiyun /* initialize some SPRs that are hard to access from C */ 131*4882a593Smuzhiyun /*----------------------------------------------------------------------*/ 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun lis r3, CONFIG_SYS_IMMR@h /* pass IMMR as arg1 to C routine */ 134*4882a593Smuzhiyun ori r1, r3, CONFIG_SYS_INIT_SP_OFFSET /* set up the stack in internal DPRAM */ 135*4882a593Smuzhiyun /* Note: R0 is still 0 here */ 136*4882a593Smuzhiyun stwu r0, -4(r1) /* clear final stack frame so that */ 137*4882a593Smuzhiyun stwu r0, -4(r1) /* stack backtraces terminate cleanly */ 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun /* 140*4882a593Smuzhiyun * Disable serialized ifetch and show cycles 141*4882a593Smuzhiyun * (i.e. set processor to normal mode). 142*4882a593Smuzhiyun * This is also a silicon bug workaround, see errata 143*4882a593Smuzhiyun */ 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun li r2, 0x0007 146*4882a593Smuzhiyun mtspr ICTRL, r2 147*4882a593Smuzhiyun 148*4882a593Smuzhiyun /* Set up debug mode entry */ 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun lis r2, CONFIG_SYS_DER@h 151*4882a593Smuzhiyun ori r2, r2, CONFIG_SYS_DER@l 152*4882a593Smuzhiyun mtspr DER, r2 153*4882a593Smuzhiyun 154*4882a593Smuzhiyun /* let the C-code set up the rest */ 155*4882a593Smuzhiyun /* */ 156*4882a593Smuzhiyun /* Be careful to keep code relocatable ! */ 157*4882a593Smuzhiyun /*----------------------------------------------------------------------*/ 158*4882a593Smuzhiyun 159*4882a593Smuzhiyun GET_GOT /* initialize GOT access */ 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun /* r3: IMMR */ 162*4882a593Smuzhiyun bl cpu_init_f /* run low-level CPU init code (from Flash) */ 163*4882a593Smuzhiyun 164*4882a593Smuzhiyun bl board_init_f /* run 1st part of board init code (from Flash) */ 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun /* NOTREACHED - board_init_f() does not return */ 167*4882a593Smuzhiyun 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun .globl _start_of_vectors 170*4882a593Smuzhiyun_start_of_vectors: 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun/* Machine check */ 173*4882a593Smuzhiyun STD_EXCEPTION(0x200, MachineCheck, MachineCheckException) 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun/* Data Storage exception. "Never" generated on the 860. */ 176*4882a593Smuzhiyun STD_EXCEPTION(0x300, DataStorage, UnknownException) 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun/* Instruction Storage exception. "Never" generated on the 860. */ 179*4882a593Smuzhiyun STD_EXCEPTION(0x400, InstStorage, UnknownException) 180*4882a593Smuzhiyun 181*4882a593Smuzhiyun/* External Interrupt exception. */ 182*4882a593Smuzhiyun STD_EXCEPTION(0x500, ExtInterrupt, external_interrupt) 183*4882a593Smuzhiyun 184*4882a593Smuzhiyun/* Alignment exception. */ 185*4882a593Smuzhiyun . = 0x600 186*4882a593SmuzhiyunAlignment: 187*4882a593Smuzhiyun EXCEPTION_PROLOG(SRR0, SRR1) 188*4882a593Smuzhiyun mfspr r4,DAR 189*4882a593Smuzhiyun stw r4,_DAR(r21) 190*4882a593Smuzhiyun mfspr r5,DSISR 191*4882a593Smuzhiyun stw r5,_DSISR(r21) 192*4882a593Smuzhiyun addi r3,r1,STACK_FRAME_OVERHEAD 193*4882a593Smuzhiyun EXC_XFER_TEMPLATE(Alignment, AlignmentException, MSR_KERNEL, COPY_EE) 194*4882a593Smuzhiyun 195*4882a593Smuzhiyun/* Program check exception */ 196*4882a593Smuzhiyun . = 0x700 197*4882a593SmuzhiyunProgramCheck: 198*4882a593Smuzhiyun EXCEPTION_PROLOG(SRR0, SRR1) 199*4882a593Smuzhiyun addi r3,r1,STACK_FRAME_OVERHEAD 200*4882a593Smuzhiyun EXC_XFER_TEMPLATE(ProgramCheck, ProgramCheckException, 201*4882a593Smuzhiyun MSR_KERNEL, COPY_EE) 202*4882a593Smuzhiyun 203*4882a593Smuzhiyun /* No FPU on MPC8xx. This exception is not supposed to happen. 204*4882a593Smuzhiyun */ 205*4882a593Smuzhiyun STD_EXCEPTION(0x800, FPUnavailable, UnknownException) 206*4882a593Smuzhiyun 207*4882a593Smuzhiyun /* I guess we could implement decrementer, and may have 208*4882a593Smuzhiyun * to someday for timekeeping. 209*4882a593Smuzhiyun */ 210*4882a593Smuzhiyun STD_EXCEPTION(0x900, Decrementer, timer_interrupt) 211*4882a593Smuzhiyun STD_EXCEPTION(0xa00, Trap_0a, UnknownException) 212*4882a593Smuzhiyun STD_EXCEPTION(0xb00, Trap_0b, UnknownException) 213*4882a593Smuzhiyun STD_EXCEPTION(0xc00, SystemCall, UnknownException) 214*4882a593Smuzhiyun STD_EXCEPTION(0xd00, SingleStep, UnknownException) 215*4882a593Smuzhiyun 216*4882a593Smuzhiyun STD_EXCEPTION(0xe00, Trap_0e, UnknownException) 217*4882a593Smuzhiyun STD_EXCEPTION(0xf00, Trap_0f, UnknownException) 218*4882a593Smuzhiyun 219*4882a593Smuzhiyun /* On the MPC8xx, this is a software emulation interrupt. It occurs 220*4882a593Smuzhiyun * for all unimplemented and illegal instructions. 221*4882a593Smuzhiyun */ 222*4882a593Smuzhiyun STD_EXCEPTION(0x1000, SoftEmu, SoftEmuException) 223*4882a593Smuzhiyun 224*4882a593Smuzhiyun STD_EXCEPTION(0x1100, InstructionTLBMiss, UnknownException) 225*4882a593Smuzhiyun STD_EXCEPTION(0x1200, DataTLBMiss, UnknownException) 226*4882a593Smuzhiyun STD_EXCEPTION(0x1300, InstructionTLBError, UnknownException) 227*4882a593Smuzhiyun STD_EXCEPTION(0x1400, DataTLBError, UnknownException) 228*4882a593Smuzhiyun 229*4882a593Smuzhiyun STD_EXCEPTION(0x1500, Reserved5, UnknownException) 230*4882a593Smuzhiyun STD_EXCEPTION(0x1600, Reserved6, UnknownException) 231*4882a593Smuzhiyun STD_EXCEPTION(0x1700, Reserved7, UnknownException) 232*4882a593Smuzhiyun STD_EXCEPTION(0x1800, Reserved8, UnknownException) 233*4882a593Smuzhiyun STD_EXCEPTION(0x1900, Reserved9, UnknownException) 234*4882a593Smuzhiyun STD_EXCEPTION(0x1a00, ReservedA, UnknownException) 235*4882a593Smuzhiyun STD_EXCEPTION(0x1b00, ReservedB, UnknownException) 236*4882a593Smuzhiyun 237*4882a593Smuzhiyun STD_EXCEPTION(0x1c00, DataBreakpoint, UnknownException) 238*4882a593Smuzhiyun STD_EXCEPTION(0x1d00, InstructionBreakpoint, DebugException) 239*4882a593Smuzhiyun STD_EXCEPTION(0x1e00, PeripheralBreakpoint, UnknownException) 240*4882a593Smuzhiyun STD_EXCEPTION(0x1f00, DevPortBreakpoint, UnknownException) 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun 243*4882a593Smuzhiyun .globl _end_of_vectors 244*4882a593Smuzhiyun_end_of_vectors: 245*4882a593Smuzhiyun 246*4882a593Smuzhiyun 247*4882a593Smuzhiyun . = 0x2000 248*4882a593Smuzhiyun 249*4882a593Smuzhiyun/* 250*4882a593Smuzhiyun * This code finishes saving the registers to the exception frame 251*4882a593Smuzhiyun * and jumps to the appropriate handler for the exception. 252*4882a593Smuzhiyun * Register r21 is pointer into trap frame, r1 has new stack pointer. 253*4882a593Smuzhiyun */ 254*4882a593Smuzhiyun .globl transfer_to_handler 255*4882a593Smuzhiyuntransfer_to_handler: 256*4882a593Smuzhiyun stw r22,_NIP(r21) 257*4882a593Smuzhiyun lis r22,MSR_POW@h 258*4882a593Smuzhiyun andc r23,r23,r22 259*4882a593Smuzhiyun stw r23,_MSR(r21) 260*4882a593Smuzhiyun SAVE_GPR(7, r21) 261*4882a593Smuzhiyun SAVE_4GPRS(8, r21) 262*4882a593Smuzhiyun SAVE_8GPRS(12, r21) 263*4882a593Smuzhiyun SAVE_8GPRS(24, r21) 264*4882a593Smuzhiyun mflr r23 265*4882a593Smuzhiyun andi. r24,r23,0x3f00 /* get vector offset */ 266*4882a593Smuzhiyun stw r24,TRAP(r21) 267*4882a593Smuzhiyun li r22,0 268*4882a593Smuzhiyun stw r22,RESULT(r21) 269*4882a593Smuzhiyun mtspr SPRG2,r22 /* r1 is now kernel sp */ 270*4882a593Smuzhiyun lwz r24,0(r23) /* virtual address of handler */ 271*4882a593Smuzhiyun lwz r23,4(r23) /* where to go when done */ 272*4882a593Smuzhiyun mtspr SRR0,r24 273*4882a593Smuzhiyun mtspr SRR1,r20 274*4882a593Smuzhiyun mtlr r23 275*4882a593Smuzhiyun SYNC 276*4882a593Smuzhiyun rfi /* jump to handler, enable MMU */ 277*4882a593Smuzhiyun 278*4882a593Smuzhiyunint_return: 279*4882a593Smuzhiyun mfmsr r28 /* Disable interrupts */ 280*4882a593Smuzhiyun li r4,0 281*4882a593Smuzhiyun ori r4,r4,MSR_EE 282*4882a593Smuzhiyun andc r28,r28,r4 283*4882a593Smuzhiyun SYNC /* Some chip revs need this... */ 284*4882a593Smuzhiyun mtmsr r28 285*4882a593Smuzhiyun SYNC 286*4882a593Smuzhiyun lwz r2,_CTR(r1) 287*4882a593Smuzhiyun lwz r0,_LINK(r1) 288*4882a593Smuzhiyun mtctr r2 289*4882a593Smuzhiyun mtlr r0 290*4882a593Smuzhiyun lwz r2,_XER(r1) 291*4882a593Smuzhiyun lwz r0,_CCR(r1) 292*4882a593Smuzhiyun mtspr XER,r2 293*4882a593Smuzhiyun mtcrf 0xFF,r0 294*4882a593Smuzhiyun REST_10GPRS(3, r1) 295*4882a593Smuzhiyun REST_10GPRS(13, r1) 296*4882a593Smuzhiyun REST_8GPRS(23, r1) 297*4882a593Smuzhiyun REST_GPR(31, r1) 298*4882a593Smuzhiyun lwz r2,_NIP(r1) /* Restore environment */ 299*4882a593Smuzhiyun lwz r0,_MSR(r1) 300*4882a593Smuzhiyun mtspr SRR0,r2 301*4882a593Smuzhiyun mtspr SRR1,r0 302*4882a593Smuzhiyun lwz r0,GPR0(r1) 303*4882a593Smuzhiyun lwz r2,GPR2(r1) 304*4882a593Smuzhiyun lwz r1,GPR1(r1) 305*4882a593Smuzhiyun SYNC 306*4882a593Smuzhiyun rfi 307*4882a593Smuzhiyun 308*4882a593Smuzhiyun/*------------------------------------------------------------------------------*/ 309*4882a593Smuzhiyun 310*4882a593Smuzhiyun/* 311*4882a593Smuzhiyun * void relocate_code (addr_sp, gd, addr_moni) 312*4882a593Smuzhiyun * 313*4882a593Smuzhiyun * This "function" does not return, instead it continues in RAM 314*4882a593Smuzhiyun * after relocating the monitor code. 315*4882a593Smuzhiyun * 316*4882a593Smuzhiyun * r3 = dest 317*4882a593Smuzhiyun * r4 = src 318*4882a593Smuzhiyun * r5 = length in bytes 319*4882a593Smuzhiyun * r6 = cachelinesize 320*4882a593Smuzhiyun */ 321*4882a593Smuzhiyun .globl relocate_code 322*4882a593Smuzhiyunrelocate_code: 323*4882a593Smuzhiyun mr r1, r3 /* Set new stack pointer */ 324*4882a593Smuzhiyun mr r9, r4 /* Save copy of Global Data pointer */ 325*4882a593Smuzhiyun mr r10, r5 /* Save copy of Destination Address */ 326*4882a593Smuzhiyun 327*4882a593Smuzhiyun GET_GOT 328*4882a593Smuzhiyun mr r3, r5 /* Destination Address */ 329*4882a593Smuzhiyun lis r4, CONFIG_SYS_MONITOR_BASE@h /* Source Address */ 330*4882a593Smuzhiyun ori r4, r4, CONFIG_SYS_MONITOR_BASE@l 331*4882a593Smuzhiyun lwz r5, GOT(__init_end) 332*4882a593Smuzhiyun sub r5, r5, r4 333*4882a593Smuzhiyun li r6, CONFIG_SYS_CACHELINE_SIZE /* Cache Line Size */ 334*4882a593Smuzhiyun 335*4882a593Smuzhiyun /* 336*4882a593Smuzhiyun * Fix GOT pointer: 337*4882a593Smuzhiyun * 338*4882a593Smuzhiyun * New GOT-PTR = (old GOT-PTR - CONFIG_SYS_MONITOR_BASE) + Destination Address 339*4882a593Smuzhiyun * 340*4882a593Smuzhiyun * Offset: 341*4882a593Smuzhiyun */ 342*4882a593Smuzhiyun sub r15, r10, r4 343*4882a593Smuzhiyun 344*4882a593Smuzhiyun /* First our own GOT */ 345*4882a593Smuzhiyun add r12, r12, r15 346*4882a593Smuzhiyun /* then the one used by the C code */ 347*4882a593Smuzhiyun add r30, r30, r15 348*4882a593Smuzhiyun 349*4882a593Smuzhiyun /* 350*4882a593Smuzhiyun * Now relocate code 351*4882a593Smuzhiyun */ 352*4882a593Smuzhiyun 353*4882a593Smuzhiyun cmplw cr1,r3,r4 354*4882a593Smuzhiyun addi r0,r5,3 355*4882a593Smuzhiyun srwi. r0,r0,2 356*4882a593Smuzhiyun beq cr1,4f /* In place copy is not necessary */ 357*4882a593Smuzhiyun beq 7f /* Protect against 0 count */ 358*4882a593Smuzhiyun mtctr r0 359*4882a593Smuzhiyun bge cr1,2f 360*4882a593Smuzhiyun 361*4882a593Smuzhiyun la r8,-4(r4) 362*4882a593Smuzhiyun la r7,-4(r3) 363*4882a593Smuzhiyun1: lwzu r0,4(r8) 364*4882a593Smuzhiyun stwu r0,4(r7) 365*4882a593Smuzhiyun bdnz 1b 366*4882a593Smuzhiyun b 4f 367*4882a593Smuzhiyun 368*4882a593Smuzhiyun2: slwi r0,r0,2 369*4882a593Smuzhiyun add r8,r4,r0 370*4882a593Smuzhiyun add r7,r3,r0 371*4882a593Smuzhiyun3: lwzu r0,-4(r8) 372*4882a593Smuzhiyun stwu r0,-4(r7) 373*4882a593Smuzhiyun bdnz 3b 374*4882a593Smuzhiyun 375*4882a593Smuzhiyun/* 376*4882a593Smuzhiyun * Now flush the cache: note that we must start from a cache aligned 377*4882a593Smuzhiyun * address. Otherwise we might miss one cache line. 378*4882a593Smuzhiyun */ 379*4882a593Smuzhiyun4: cmpwi r6,0 380*4882a593Smuzhiyun add r5,r3,r5 381*4882a593Smuzhiyun beq 7f /* Always flush prefetch queue in any case */ 382*4882a593Smuzhiyun subi r0,r6,1 383*4882a593Smuzhiyun andc r3,r3,r0 384*4882a593Smuzhiyun mr r4,r3 385*4882a593Smuzhiyun5: dcbst 0,r4 386*4882a593Smuzhiyun add r4,r4,r6 387*4882a593Smuzhiyun cmplw r4,r5 388*4882a593Smuzhiyun blt 5b 389*4882a593Smuzhiyun sync /* Wait for all dcbst to complete on bus */ 390*4882a593Smuzhiyun mr r4,r3 391*4882a593Smuzhiyun6: icbi 0,r4 392*4882a593Smuzhiyun add r4,r4,r6 393*4882a593Smuzhiyun cmplw r4,r5 394*4882a593Smuzhiyun blt 6b 395*4882a593Smuzhiyun7: sync /* Wait for all icbi to complete on bus */ 396*4882a593Smuzhiyun isync 397*4882a593Smuzhiyun 398*4882a593Smuzhiyun/* 399*4882a593Smuzhiyun * We are done. Do not return, instead branch to second part of board 400*4882a593Smuzhiyun * initialization, now running from RAM. 401*4882a593Smuzhiyun */ 402*4882a593Smuzhiyun 403*4882a593Smuzhiyun addi r0, r10, in_ram - _start + EXC_OFF_SYS_RESET 404*4882a593Smuzhiyun mtlr r0 405*4882a593Smuzhiyun blr 406*4882a593Smuzhiyun 407*4882a593Smuzhiyunin_ram: 408*4882a593Smuzhiyun 409*4882a593Smuzhiyun /* 410*4882a593Smuzhiyun * Relocation Function, r12 point to got2+0x8000 411*4882a593Smuzhiyun * 412*4882a593Smuzhiyun * Adjust got2 pointers, no need to check for 0, this code 413*4882a593Smuzhiyun * already puts a few entries in the table. 414*4882a593Smuzhiyun */ 415*4882a593Smuzhiyun li r0,__got2_entries@sectoff@l 416*4882a593Smuzhiyun la r3,GOT(_GOT2_TABLE_) 417*4882a593Smuzhiyun lwz r11,GOT(_GOT2_TABLE_) 418*4882a593Smuzhiyun mtctr r0 419*4882a593Smuzhiyun sub r11,r3,r11 420*4882a593Smuzhiyun addi r3,r3,-4 421*4882a593Smuzhiyun1: lwzu r0,4(r3) 422*4882a593Smuzhiyun cmpwi r0,0 423*4882a593Smuzhiyun beq- 2f 424*4882a593Smuzhiyun add r0,r0,r11 425*4882a593Smuzhiyun stw r0,0(r3) 426*4882a593Smuzhiyun2: bdnz 1b 427*4882a593Smuzhiyun 428*4882a593Smuzhiyun /* 429*4882a593Smuzhiyun * Now adjust the fixups and the pointers to the fixups 430*4882a593Smuzhiyun * in case we need to move ourselves again. 431*4882a593Smuzhiyun */ 432*4882a593Smuzhiyun li r0,__fixup_entries@sectoff@l 433*4882a593Smuzhiyun lwz r3,GOT(_FIXUP_TABLE_) 434*4882a593Smuzhiyun cmpwi r0,0 435*4882a593Smuzhiyun mtctr r0 436*4882a593Smuzhiyun addi r3,r3,-4 437*4882a593Smuzhiyun beq 4f 438*4882a593Smuzhiyun3: lwzu r4,4(r3) 439*4882a593Smuzhiyun lwzux r0,r4,r11 440*4882a593Smuzhiyun cmpwi r0,0 441*4882a593Smuzhiyun add r0,r0,r11 442*4882a593Smuzhiyun stw r4,0(r3) 443*4882a593Smuzhiyun beq- 5f 444*4882a593Smuzhiyun stw r0,0(r4) 445*4882a593Smuzhiyun5: bdnz 3b 446*4882a593Smuzhiyun4: 447*4882a593Smuzhiyunclear_bss: 448*4882a593Smuzhiyun /* 449*4882a593Smuzhiyun * Now clear BSS segment 450*4882a593Smuzhiyun */ 451*4882a593Smuzhiyun lwz r3,GOT(__bss_start) 452*4882a593Smuzhiyun lwz r4,GOT(__bss_end) 453*4882a593Smuzhiyun 454*4882a593Smuzhiyun cmplw 0, r3, r4 455*4882a593Smuzhiyun beq 6f 456*4882a593Smuzhiyun 457*4882a593Smuzhiyun li r0, 0 458*4882a593Smuzhiyun5: 459*4882a593Smuzhiyun stw r0, 0(r3) 460*4882a593Smuzhiyun addi r3, r3, 4 461*4882a593Smuzhiyun cmplw 0, r3, r4 462*4882a593Smuzhiyun bne 5b 463*4882a593Smuzhiyun6: 464*4882a593Smuzhiyun 465*4882a593Smuzhiyun mr r3, r9 /* Global Data pointer */ 466*4882a593Smuzhiyun mr r4, r10 /* Destination Address */ 467*4882a593Smuzhiyun bl board_init_r 468*4882a593Smuzhiyun 469*4882a593Smuzhiyun /* 470*4882a593Smuzhiyun * Copy exception vector code to low memory 471*4882a593Smuzhiyun * 472*4882a593Smuzhiyun * r3: dest_addr 473*4882a593Smuzhiyun * r7: source address, r8: end address, r9: target address 474*4882a593Smuzhiyun */ 475*4882a593Smuzhiyun .globl trap_init 476*4882a593Smuzhiyuntrap_init: 477*4882a593Smuzhiyun mflr r4 /* save link register */ 478*4882a593Smuzhiyun GET_GOT 479*4882a593Smuzhiyun lwz r7, GOT(_start) 480*4882a593Smuzhiyun lwz r8, GOT(_end_of_vectors) 481*4882a593Smuzhiyun 482*4882a593Smuzhiyun li r9, 0x100 /* reset vector always at 0x100 */ 483*4882a593Smuzhiyun 484*4882a593Smuzhiyun cmplw 0, r7, r8 485*4882a593Smuzhiyun bgelr /* return if r7>=r8 - just in case */ 486*4882a593Smuzhiyun1: 487*4882a593Smuzhiyun lwz r0, 0(r7) 488*4882a593Smuzhiyun stw r0, 0(r9) 489*4882a593Smuzhiyun addi r7, r7, 4 490*4882a593Smuzhiyun addi r9, r9, 4 491*4882a593Smuzhiyun cmplw 0, r7, r8 492*4882a593Smuzhiyun bne 1b 493*4882a593Smuzhiyun 494*4882a593Smuzhiyun /* 495*4882a593Smuzhiyun * relocate `hdlr' and `int_return' entries 496*4882a593Smuzhiyun */ 497*4882a593Smuzhiyun li r7, .L_MachineCheck - _start + EXC_OFF_SYS_RESET 498*4882a593Smuzhiyun li r8, Alignment - _start + EXC_OFF_SYS_RESET 499*4882a593Smuzhiyun2: 500*4882a593Smuzhiyun bl trap_reloc 501*4882a593Smuzhiyun addi r7, r7, 0x100 /* next exception vector */ 502*4882a593Smuzhiyun cmplw 0, r7, r8 503*4882a593Smuzhiyun blt 2b 504*4882a593Smuzhiyun 505*4882a593Smuzhiyun li r7, .L_Alignment - _start + EXC_OFF_SYS_RESET 506*4882a593Smuzhiyun bl trap_reloc 507*4882a593Smuzhiyun 508*4882a593Smuzhiyun li r7, .L_ProgramCheck - _start + EXC_OFF_SYS_RESET 509*4882a593Smuzhiyun bl trap_reloc 510*4882a593Smuzhiyun 511*4882a593Smuzhiyun li r7, .L_FPUnavailable - _start + EXC_OFF_SYS_RESET 512*4882a593Smuzhiyun li r8, SystemCall - _start + EXC_OFF_SYS_RESET 513*4882a593Smuzhiyun3: 514*4882a593Smuzhiyun bl trap_reloc 515*4882a593Smuzhiyun addi r7, r7, 0x100 /* next exception vector */ 516*4882a593Smuzhiyun cmplw 0, r7, r8 517*4882a593Smuzhiyun blt 3b 518*4882a593Smuzhiyun 519*4882a593Smuzhiyun li r7, .L_SingleStep - _start + EXC_OFF_SYS_RESET 520*4882a593Smuzhiyun li r8, _end_of_vectors - _start + EXC_OFF_SYS_RESET 521*4882a593Smuzhiyun4: 522*4882a593Smuzhiyun bl trap_reloc 523*4882a593Smuzhiyun addi r7, r7, 0x100 /* next exception vector */ 524*4882a593Smuzhiyun cmplw 0, r7, r8 525*4882a593Smuzhiyun blt 4b 526*4882a593Smuzhiyun 527*4882a593Smuzhiyun mtlr r4 /* restore link register */ 528*4882a593Smuzhiyun blr 529