1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2000-2003
3*4882a593Smuzhiyun * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun /*
9*4882a593Smuzhiyun * MPC8xx Internal Memory Map Functions
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <common.h>
13*4882a593Smuzhiyun #include <command.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <asm/immap_8xx.h>
16*4882a593Smuzhiyun #include <asm/cpm_8xx.h>
17*4882a593Smuzhiyun #include <asm/iopin_8xx.h>
18*4882a593Smuzhiyun #include <asm/io.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
21*4882a593Smuzhiyun
do_siuinfo(cmd_tbl_t * cmdtp,int flag,int argc,char * const argv[])22*4882a593Smuzhiyun static int do_siuinfo(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
23*4882a593Smuzhiyun {
24*4882a593Smuzhiyun immap_t __iomem *immap = (immap_t __iomem *)CONFIG_SYS_IMMR;
25*4882a593Smuzhiyun sysconf8xx_t __iomem *sc = &immap->im_siu_conf;
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun printf("SIUMCR= %08x SYPCR = %08x\n",
28*4882a593Smuzhiyun in_be32(&sc->sc_siumcr), in_be32(&sc->sc_sypcr));
29*4882a593Smuzhiyun printf("SWT = %08x\n", in_be32(&sc->sc_swt));
30*4882a593Smuzhiyun printf("SIPEND= %08x SIMASK= %08x\n",
31*4882a593Smuzhiyun in_be32(&sc->sc_sipend), in_be32(&sc->sc_simask));
32*4882a593Smuzhiyun printf("SIEL = %08x SIVEC = %08x\n",
33*4882a593Smuzhiyun in_be32(&sc->sc_siel), in_be32(&sc->sc_sivec));
34*4882a593Smuzhiyun printf("TESR = %08x SDCR = %08x\n",
35*4882a593Smuzhiyun in_be32(&sc->sc_tesr), in_be32(&sc->sc_sdcr));
36*4882a593Smuzhiyun return 0;
37*4882a593Smuzhiyun }
38*4882a593Smuzhiyun
do_memcinfo(cmd_tbl_t * cmdtp,int flag,int argc,char * const argv[])39*4882a593Smuzhiyun static int do_memcinfo(cmd_tbl_t *cmdtp, int flag, int argc,
40*4882a593Smuzhiyun char * const argv[])
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun immap_t __iomem *immap = (immap_t __iomem *)CONFIG_SYS_IMMR;
43*4882a593Smuzhiyun memctl8xx_t __iomem *memctl = &immap->im_memctl;
44*4882a593Smuzhiyun int nbanks = 8;
45*4882a593Smuzhiyun uint __iomem *p = &memctl->memc_br0;
46*4882a593Smuzhiyun int i;
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun for (i = 0; i < nbanks; i++, p += 2)
49*4882a593Smuzhiyun printf("BR%-2d = %08x OR%-2d = %08x\n",
50*4882a593Smuzhiyun i, in_be32(p), i, in_be32(p + 1));
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun printf("MAR = %08x", in_be32(&memctl->memc_mar));
53*4882a593Smuzhiyun printf(" MCR = %08x\n", in_be32(&memctl->memc_mcr));
54*4882a593Smuzhiyun printf("MAMR = %08x MBMR = %08x",
55*4882a593Smuzhiyun in_be32(&memctl->memc_mamr), in_be32(&memctl->memc_mbmr));
56*4882a593Smuzhiyun printf("\nMSTAT = %04x\n", in_be16(&memctl->memc_mstat));
57*4882a593Smuzhiyun printf("MPTPR = %04x MDR = %08x\n",
58*4882a593Smuzhiyun in_be16(&memctl->memc_mptpr), in_be32(&memctl->memc_mdr));
59*4882a593Smuzhiyun return 0;
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun
do_carinfo(cmd_tbl_t * cmdtp,int flag,int argc,char * const argv[])62*4882a593Smuzhiyun static int do_carinfo(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun immap_t __iomem *immap = (immap_t __iomem *)CONFIG_SYS_IMMR;
65*4882a593Smuzhiyun car8xx_t __iomem *car = &immap->im_clkrst;
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun printf("SCCR = %08x\n", in_be32(&car->car_sccr));
68*4882a593Smuzhiyun printf("PLPRCR= %08x\n", in_be32(&car->car_plprcr));
69*4882a593Smuzhiyun printf("RSR = %08x\n", in_be32(&car->car_rsr));
70*4882a593Smuzhiyun return 0;
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun static int counter;
74*4882a593Smuzhiyun
header(void)75*4882a593Smuzhiyun static void header(void)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun char *data = "\
78*4882a593Smuzhiyun -------------------------------- --------------------------------\
79*4882a593Smuzhiyun 00000000001111111111222222222233 00000000001111111111222222222233\
80*4882a593Smuzhiyun 01234567890123456789012345678901 01234567890123456789012345678901\
81*4882a593Smuzhiyun -------------------------------- --------------------------------\
82*4882a593Smuzhiyun ";
83*4882a593Smuzhiyun int i;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun if (counter % 2)
86*4882a593Smuzhiyun putc('\n');
87*4882a593Smuzhiyun counter = 0;
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun for (i = 0; i < 4; i++, data += 79)
90*4882a593Smuzhiyun printf("%.79s\n", data);
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
binary(char * label,uint value,int nbits)93*4882a593Smuzhiyun static void binary(char *label, uint value, int nbits)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun uint mask = 1 << (nbits - 1);
96*4882a593Smuzhiyun int i, second = (counter++ % 2);
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun if (second)
99*4882a593Smuzhiyun putc(' ');
100*4882a593Smuzhiyun puts(label);
101*4882a593Smuzhiyun for (i = 32 + 1; i != nbits; i--)
102*4882a593Smuzhiyun putc(' ');
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun while (mask != 0) {
105*4882a593Smuzhiyun if (value & mask)
106*4882a593Smuzhiyun putc('1');
107*4882a593Smuzhiyun else
108*4882a593Smuzhiyun putc('0');
109*4882a593Smuzhiyun mask >>= 1;
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun if (second)
113*4882a593Smuzhiyun putc('\n');
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun #define PA_NBITS 16
117*4882a593Smuzhiyun #define PA_NB_ODR 8
118*4882a593Smuzhiyun #define PB_NBITS 18
119*4882a593Smuzhiyun #define PB_NB_ODR 16
120*4882a593Smuzhiyun #define PC_NBITS 12
121*4882a593Smuzhiyun #define PD_NBITS 13
122*4882a593Smuzhiyun
do_iopinfo(cmd_tbl_t * cmdtp,int flag,int argc,char * const argv[])123*4882a593Smuzhiyun static int do_iopinfo(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun immap_t __iomem *immap = (immap_t __iomem *)CONFIG_SYS_IMMR;
126*4882a593Smuzhiyun iop8xx_t __iomem *iop = &immap->im_ioport;
127*4882a593Smuzhiyun ushort __iomem *l, *r;
128*4882a593Smuzhiyun uint __iomem *R;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun counter = 0;
131*4882a593Smuzhiyun header();
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun /*
134*4882a593Smuzhiyun * Ports A & B
135*4882a593Smuzhiyun */
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun l = &iop->iop_padir;
138*4882a593Smuzhiyun R = &immap->im_cpm.cp_pbdir;
139*4882a593Smuzhiyun binary("PA_DIR", in_be16(l++), PA_NBITS);
140*4882a593Smuzhiyun binary("PB_DIR", in_be32(R++), PB_NBITS);
141*4882a593Smuzhiyun binary("PA_PAR", in_be16(l++), PA_NBITS);
142*4882a593Smuzhiyun binary("PB_PAR", in_be32(R++), PB_NBITS);
143*4882a593Smuzhiyun binary("PA_ODR", in_be16(l++), PA_NB_ODR);
144*4882a593Smuzhiyun binary("PB_ODR", in_be32(R++), PB_NB_ODR);
145*4882a593Smuzhiyun binary("PA_DAT", in_be16(l++), PA_NBITS);
146*4882a593Smuzhiyun binary("PB_DAT", in_be32(R++), PB_NBITS);
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun header();
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun /*
151*4882a593Smuzhiyun * Ports C & D
152*4882a593Smuzhiyun */
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun l = &iop->iop_pcdir;
155*4882a593Smuzhiyun r = &iop->iop_pddir;
156*4882a593Smuzhiyun binary("PC_DIR", in_be16(l++), PC_NBITS);
157*4882a593Smuzhiyun binary("PD_DIR", in_be16(r++), PD_NBITS);
158*4882a593Smuzhiyun binary("PC_PAR", in_be16(l++), PC_NBITS);
159*4882a593Smuzhiyun binary("PD_PAR", in_be16(r++), PD_NBITS);
160*4882a593Smuzhiyun binary("PC_SO ", in_be16(l++), PC_NBITS);
161*4882a593Smuzhiyun binary(" ", 0, 0);
162*4882a593Smuzhiyun r++;
163*4882a593Smuzhiyun binary("PC_DAT", in_be16(l++), PC_NBITS);
164*4882a593Smuzhiyun binary("PD_DAT", in_be16(r++), PD_NBITS);
165*4882a593Smuzhiyun binary("PC_INT", in_be16(l++), PC_NBITS);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun header();
168*4882a593Smuzhiyun return 0;
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun /*
172*4882a593Smuzhiyun * set the io pins
173*4882a593Smuzhiyun * this needs a clean up for smaller tighter code
174*4882a593Smuzhiyun * use *uint and set the address based on cmd + port
175*4882a593Smuzhiyun */
do_iopset(cmd_tbl_t * cmdtp,int flag,int argc,char * const argv[])176*4882a593Smuzhiyun static int do_iopset(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun uint rcode = 0;
179*4882a593Smuzhiyun iopin_t iopin;
180*4882a593Smuzhiyun static uint port;
181*4882a593Smuzhiyun static uint pin;
182*4882a593Smuzhiyun static uint value;
183*4882a593Smuzhiyun static enum {
184*4882a593Smuzhiyun DIR,
185*4882a593Smuzhiyun PAR,
186*4882a593Smuzhiyun SOR,
187*4882a593Smuzhiyun ODR,
188*4882a593Smuzhiyun DAT,
189*4882a593Smuzhiyun INT
190*4882a593Smuzhiyun } cmd = DAT;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun if (argc != 5) {
193*4882a593Smuzhiyun puts("iopset PORT PIN CMD VALUE\n");
194*4882a593Smuzhiyun return 1;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun port = argv[1][0] - 'A';
197*4882a593Smuzhiyun if (port > 3)
198*4882a593Smuzhiyun port -= 0x20;
199*4882a593Smuzhiyun if (port > 3)
200*4882a593Smuzhiyun rcode = 1;
201*4882a593Smuzhiyun pin = simple_strtol(argv[2], NULL, 10);
202*4882a593Smuzhiyun if (pin > 31)
203*4882a593Smuzhiyun rcode = 1;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun switch (argv[3][0]) {
207*4882a593Smuzhiyun case 'd':
208*4882a593Smuzhiyun if (argv[3][1] == 'a')
209*4882a593Smuzhiyun cmd = DAT;
210*4882a593Smuzhiyun else if (argv[3][1] == 'i')
211*4882a593Smuzhiyun cmd = DIR;
212*4882a593Smuzhiyun else
213*4882a593Smuzhiyun rcode = 1;
214*4882a593Smuzhiyun break;
215*4882a593Smuzhiyun case 'p':
216*4882a593Smuzhiyun cmd = PAR;
217*4882a593Smuzhiyun break;
218*4882a593Smuzhiyun case 'o':
219*4882a593Smuzhiyun cmd = ODR;
220*4882a593Smuzhiyun break;
221*4882a593Smuzhiyun case 's':
222*4882a593Smuzhiyun cmd = SOR;
223*4882a593Smuzhiyun break;
224*4882a593Smuzhiyun case 'i':
225*4882a593Smuzhiyun cmd = INT;
226*4882a593Smuzhiyun break;
227*4882a593Smuzhiyun default:
228*4882a593Smuzhiyun printf("iopset: unknown command %s\n", argv[3]);
229*4882a593Smuzhiyun rcode = 1;
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun if (argv[4][0] == '1')
232*4882a593Smuzhiyun value = 1;
233*4882a593Smuzhiyun else if (argv[4][0] == '0')
234*4882a593Smuzhiyun value = 0;
235*4882a593Smuzhiyun else
236*4882a593Smuzhiyun rcode = 1;
237*4882a593Smuzhiyun if (rcode == 0) {
238*4882a593Smuzhiyun iopin.port = port;
239*4882a593Smuzhiyun iopin.pin = pin;
240*4882a593Smuzhiyun iopin.flag = 0;
241*4882a593Smuzhiyun switch (cmd) {
242*4882a593Smuzhiyun case DIR:
243*4882a593Smuzhiyun if (value)
244*4882a593Smuzhiyun iopin_set_out(&iopin);
245*4882a593Smuzhiyun else
246*4882a593Smuzhiyun iopin_set_in(&iopin);
247*4882a593Smuzhiyun break;
248*4882a593Smuzhiyun case PAR:
249*4882a593Smuzhiyun if (value)
250*4882a593Smuzhiyun iopin_set_ded(&iopin);
251*4882a593Smuzhiyun else
252*4882a593Smuzhiyun iopin_set_gen(&iopin);
253*4882a593Smuzhiyun break;
254*4882a593Smuzhiyun case SOR:
255*4882a593Smuzhiyun if (value)
256*4882a593Smuzhiyun iopin_set_opt2(&iopin);
257*4882a593Smuzhiyun else
258*4882a593Smuzhiyun iopin_set_opt1(&iopin);
259*4882a593Smuzhiyun break;
260*4882a593Smuzhiyun case ODR:
261*4882a593Smuzhiyun if (value)
262*4882a593Smuzhiyun iopin_set_odr(&iopin);
263*4882a593Smuzhiyun else
264*4882a593Smuzhiyun iopin_set_act(&iopin);
265*4882a593Smuzhiyun break;
266*4882a593Smuzhiyun case DAT:
267*4882a593Smuzhiyun if (value)
268*4882a593Smuzhiyun iopin_set_high(&iopin);
269*4882a593Smuzhiyun else
270*4882a593Smuzhiyun iopin_set_low(&iopin);
271*4882a593Smuzhiyun break;
272*4882a593Smuzhiyun case INT:
273*4882a593Smuzhiyun if (value)
274*4882a593Smuzhiyun iopin_set_falledge(&iopin);
275*4882a593Smuzhiyun else
276*4882a593Smuzhiyun iopin_set_anyedge(&iopin);
277*4882a593Smuzhiyun break;
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun return rcode;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
prbrg(int n,uint val)283*4882a593Smuzhiyun static void prbrg(int n, uint val)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun uint extc = (val >> 14) & 3;
286*4882a593Smuzhiyun uint cd = (val & CPM_BRG_CD_MASK) >> 1;
287*4882a593Smuzhiyun uint div16 = (val & CPM_BRG_DIV16) != 0;
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun ulong clock = gd->cpu_clk;
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun printf("BRG%d:", n);
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun if (val & CPM_BRG_RST)
294*4882a593Smuzhiyun puts(" RESET");
295*4882a593Smuzhiyun else
296*4882a593Smuzhiyun puts(" ");
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun if (val & CPM_BRG_EN)
299*4882a593Smuzhiyun puts(" ENABLED");
300*4882a593Smuzhiyun else
301*4882a593Smuzhiyun puts(" DISABLED");
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun printf(" EXTC=%d", extc);
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun if (val & CPM_BRG_ATB)
306*4882a593Smuzhiyun puts(" ATB");
307*4882a593Smuzhiyun else
308*4882a593Smuzhiyun puts(" ");
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun printf(" DIVIDER=%4d", cd);
311*4882a593Smuzhiyun if (extc == 0 && cd != 0) {
312*4882a593Smuzhiyun uint baudrate;
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun if (div16)
315*4882a593Smuzhiyun baudrate = (clock / 16) / (cd + 1);
316*4882a593Smuzhiyun else
317*4882a593Smuzhiyun baudrate = clock / (cd + 1);
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun printf("=%6d bps", baudrate);
320*4882a593Smuzhiyun } else {
321*4882a593Smuzhiyun puts(" ");
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun if (val & CPM_BRG_DIV16)
325*4882a593Smuzhiyun puts(" DIV16");
326*4882a593Smuzhiyun else
327*4882a593Smuzhiyun puts(" ");
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun putc('\n');
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
do_brginfo(cmd_tbl_t * cmdtp,int flag,int argc,char * const argv[])332*4882a593Smuzhiyun static int do_brginfo(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun immap_t __iomem *immap = (immap_t __iomem *)CONFIG_SYS_IMMR;
335*4882a593Smuzhiyun cpm8xx_t __iomem *cp = &immap->im_cpm;
336*4882a593Smuzhiyun uint __iomem *p = &cp->cp_brgc1;
337*4882a593Smuzhiyun int i = 1;
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun while (i <= 4)
340*4882a593Smuzhiyun prbrg(i++, in_be32(p++));
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun return 0;
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun /***************************************************/
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun U_BOOT_CMD(
348*4882a593Smuzhiyun siuinfo, 1, 1, do_siuinfo,
349*4882a593Smuzhiyun "print System Interface Unit (SIU) registers",
350*4882a593Smuzhiyun ""
351*4882a593Smuzhiyun );
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun U_BOOT_CMD(
354*4882a593Smuzhiyun memcinfo, 1, 1, do_memcinfo,
355*4882a593Smuzhiyun "print Memory Controller registers",
356*4882a593Smuzhiyun ""
357*4882a593Smuzhiyun );
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun U_BOOT_CMD(
360*4882a593Smuzhiyun carinfo, 1, 1, do_carinfo,
361*4882a593Smuzhiyun "print Clocks and Reset registers",
362*4882a593Smuzhiyun ""
363*4882a593Smuzhiyun );
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun U_BOOT_CMD(
366*4882a593Smuzhiyun iopinfo, 1, 1, do_iopinfo,
367*4882a593Smuzhiyun "print I/O Port registers",
368*4882a593Smuzhiyun ""
369*4882a593Smuzhiyun );
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun U_BOOT_CMD(
372*4882a593Smuzhiyun iopset, 5, 0, do_iopset,
373*4882a593Smuzhiyun "set I/O Port registers",
374*4882a593Smuzhiyun "PORT PIN CMD VALUE\nPORT: A-D, PIN: 0-31, CMD: [dat|dir|odr|sor], VALUE: 0|1"
375*4882a593Smuzhiyun );
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun U_BOOT_CMD(
378*4882a593Smuzhiyun brginfo, 1, 1, do_brginfo,
379*4882a593Smuzhiyun "print Baud Rate Generator (BRG) registers",
380*4882a593Smuzhiyun ""
381*4882a593Smuzhiyun );
382