1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2003 Motorola Inc.
3*4882a593Smuzhiyun * Xianghua Xiao (X.Xiao@motorola.com)
4*4882a593Smuzhiyun * Modified based on 8260 for 8560.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * (C) Copyright 2000
7*4882a593Smuzhiyun * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * Hacked for MPC8260 by Murray.Jensen@cmst.csiro.au, 19-Oct-00.
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun /*
15*4882a593Smuzhiyun * Minimal serial functions needed to use one of the SCC ports
16*4882a593Smuzhiyun * as serial console interface.
17*4882a593Smuzhiyun */
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include <common.h>
20*4882a593Smuzhiyun #include <asm/cpm_85xx.h>
21*4882a593Smuzhiyun #include <serial.h>
22*4882a593Smuzhiyun #include <linux/compiler.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #if defined(CONFIG_CONS_ON_SCC)
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #if CONFIG_CONS_INDEX == 1 /* Console on SCC1 */
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define SCC_INDEX 0
31*4882a593Smuzhiyun #define PROFF_SCC PROFF_SCC1
32*4882a593Smuzhiyun #define CMXSCR_MASK (CMXSCR_GR1|CMXSCR_SC1|\
33*4882a593Smuzhiyun CMXSCR_RS1CS_MSK|CMXSCR_TS1CS_MSK)
34*4882a593Smuzhiyun #define CMXSCR_VALUE (CMXSCR_RS1CS_BRG1|CMXSCR_TS1CS_BRG1)
35*4882a593Smuzhiyun #define CPM_CR_SCC_PAGE CPM_CR_SCC1_PAGE
36*4882a593Smuzhiyun #define CPM_CR_SCC_SBLOCK CPM_CR_SCC1_SBLOCK
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #elif CONFIG_CONS_INDEX == 2 /* Console on SCC2 */
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #define SCC_INDEX 1
41*4882a593Smuzhiyun #define PROFF_SCC PROFF_SCC2
42*4882a593Smuzhiyun #define CMXSCR_MASK (CMXSCR_GR2|CMXSCR_SC2|\
43*4882a593Smuzhiyun CMXSCR_RS2CS_MSK|CMXSCR_TS2CS_MSK)
44*4882a593Smuzhiyun #define CMXSCR_VALUE (CMXSCR_RS2CS_BRG2|CMXSCR_TS2CS_BRG2)
45*4882a593Smuzhiyun #define CPM_CR_SCC_PAGE CPM_CR_SCC2_PAGE
46*4882a593Smuzhiyun #define CPM_CR_SCC_SBLOCK CPM_CR_SCC2_SBLOCK
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #elif CONFIG_CONS_INDEX == 3 /* Console on SCC3 */
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define SCC_INDEX 2
51*4882a593Smuzhiyun #define PROFF_SCC PROFF_SCC3
52*4882a593Smuzhiyun #define CMXSCR_MASK (CMXSCR_GR3|CMXSCR_SC3|\
53*4882a593Smuzhiyun CMXSCR_RS3CS_MSK|CMXSCR_TS3CS_MSK)
54*4882a593Smuzhiyun #define CMXSCR_VALUE (CMXSCR_RS3CS_BRG3|CMXSCR_TS3CS_BRG3)
55*4882a593Smuzhiyun #define CPM_CR_SCC_PAGE CPM_CR_SCC3_PAGE
56*4882a593Smuzhiyun #define CPM_CR_SCC_SBLOCK CPM_CR_SCC3_SBLOCK
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun #elif CONFIG_CONS_INDEX == 4 /* Console on SCC4 */
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun #define SCC_INDEX 3
61*4882a593Smuzhiyun #define PROFF_SCC PROFF_SCC4
62*4882a593Smuzhiyun #define CMXSCR_MASK (CMXSCR_GR4|CMXSCR_SC4|\
63*4882a593Smuzhiyun CMXSCR_RS4CS_MSK|CMXSCR_TS4CS_MSK)
64*4882a593Smuzhiyun #define CMXSCR_VALUE (CMXSCR_RS4CS_BRG4|CMXSCR_TS4CS_BRG4)
65*4882a593Smuzhiyun #define CPM_CR_SCC_PAGE CPM_CR_SCC4_PAGE
66*4882a593Smuzhiyun #define CPM_CR_SCC_SBLOCK CPM_CR_SCC4_SBLOCK
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun #else
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun #error "console not correctly defined"
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun #endif
73*4882a593Smuzhiyun
mpc85xx_serial_init(void)74*4882a593Smuzhiyun static int mpc85xx_serial_init(void)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun volatile ccsr_cpm_t *cpm = (ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR;
77*4882a593Smuzhiyun volatile ccsr_cpm_scc_t *sp;
78*4882a593Smuzhiyun volatile scc_uart_t *up;
79*4882a593Smuzhiyun volatile cbd_t *tbdf, *rbdf;
80*4882a593Smuzhiyun volatile ccsr_cpm_cp_t *cp = &(cpm->im_cpm_cp);
81*4882a593Smuzhiyun uint dpaddr;
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /* initialize pointers to SCC */
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun sp = (ccsr_cpm_scc_t *) &(cpm->im_cpm_scc[SCC_INDEX]);
86*4882a593Smuzhiyun up = (scc_uart_t *)&(cpm->im_dprambase[PROFF_SCC]);
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /* Disable transmitter/receiver.
89*4882a593Smuzhiyun */
90*4882a593Smuzhiyun sp->gsmrl &= ~(SCC_GSMRL_ENR | SCC_GSMRL_ENT);
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun /* put the SCC channel into NMSI (non multiplexd serial interface)
93*4882a593Smuzhiyun * mode and wire the selected SCC Tx and Rx clocks to BRGx (15-15).
94*4882a593Smuzhiyun */
95*4882a593Smuzhiyun cpm->im_cpm_mux.cmxscr = \
96*4882a593Smuzhiyun (cpm->im_cpm_mux.cmxscr&~CMXSCR_MASK)|CMXSCR_VALUE;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /* Set up the baud rate generator.
99*4882a593Smuzhiyun */
100*4882a593Smuzhiyun serial_setbrg ();
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /* Allocate space for two buffer descriptors in the DP ram.
103*4882a593Smuzhiyun * damm: allocating space after the two buffers for rx/tx data
104*4882a593Smuzhiyun */
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun dpaddr = m8560_cpm_dpalloc((2 * sizeof (cbd_t)) + 2, 16);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun /* Set the physical address of the host memory buffers in
109*4882a593Smuzhiyun * the buffer descriptors.
110*4882a593Smuzhiyun */
111*4882a593Smuzhiyun rbdf = (cbd_t *)&(cpm->im_dprambase[dpaddr]);
112*4882a593Smuzhiyun rbdf->cbd_bufaddr = (uint) (rbdf+2);
113*4882a593Smuzhiyun rbdf->cbd_sc = BD_SC_EMPTY | BD_SC_WRAP;
114*4882a593Smuzhiyun tbdf = rbdf + 1;
115*4882a593Smuzhiyun tbdf->cbd_bufaddr = ((uint) (rbdf+2)) + 1;
116*4882a593Smuzhiyun tbdf->cbd_sc = BD_SC_WRAP;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun /* Set up the uart parameters in the parameter ram.
119*4882a593Smuzhiyun */
120*4882a593Smuzhiyun up->scc_genscc.scc_rbase = dpaddr;
121*4882a593Smuzhiyun up->scc_genscc.scc_tbase = dpaddr+sizeof(cbd_t);
122*4882a593Smuzhiyun up->scc_genscc.scc_rfcr = CPMFCR_EB;
123*4882a593Smuzhiyun up->scc_genscc.scc_tfcr = CPMFCR_EB;
124*4882a593Smuzhiyun up->scc_genscc.scc_mrblr = 1;
125*4882a593Smuzhiyun up->scc_maxidl = 0;
126*4882a593Smuzhiyun up->scc_brkcr = 1;
127*4882a593Smuzhiyun up->scc_parec = 0;
128*4882a593Smuzhiyun up->scc_frmec = 0;
129*4882a593Smuzhiyun up->scc_nosec = 0;
130*4882a593Smuzhiyun up->scc_brkec = 0;
131*4882a593Smuzhiyun up->scc_uaddr1 = 0;
132*4882a593Smuzhiyun up->scc_uaddr2 = 0;
133*4882a593Smuzhiyun up->scc_toseq = 0;
134*4882a593Smuzhiyun up->scc_char1 = up->scc_char2 = up->scc_char3 = up->scc_char4 = 0x8000;
135*4882a593Smuzhiyun up->scc_char5 = up->scc_char6 = up->scc_char7 = up->scc_char8 = 0x8000;
136*4882a593Smuzhiyun up->scc_rccm = 0xc0ff;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /* Mask all interrupts and remove anything pending.
139*4882a593Smuzhiyun */
140*4882a593Smuzhiyun sp->sccm = 0;
141*4882a593Smuzhiyun sp->scce = 0xffff;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun /* Set 8 bit FIFO, 16 bit oversampling and UART mode.
144*4882a593Smuzhiyun */
145*4882a593Smuzhiyun sp->gsmrh = SCC_GSMRH_RFW; /* 8 bit FIFO */
146*4882a593Smuzhiyun sp->gsmrl = \
147*4882a593Smuzhiyun SCC_GSMRL_TDCR_16 | SCC_GSMRL_RDCR_16 | SCC_GSMRL_MODE_UART;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun /* Set CTS no flow control, 1 stop bit, 8 bit character length,
150*4882a593Smuzhiyun * normal async UART mode, no parity
151*4882a593Smuzhiyun */
152*4882a593Smuzhiyun sp->psmr = SCU_PSMR_CL;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun /* execute the "Init Rx and Tx params" CP command.
155*4882a593Smuzhiyun */
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun while (cp->cpcr & CPM_CR_FLG) /* wait if cp is busy */
158*4882a593Smuzhiyun ;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun cp->cpcr = mk_cr_cmd(CPM_CR_SCC_PAGE, CPM_CR_SCC_SBLOCK,
161*4882a593Smuzhiyun 0, CPM_CR_INIT_TRX) | CPM_CR_FLG;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun while (cp->cpcr & CPM_CR_FLG) /* wait if cp is busy */
164*4882a593Smuzhiyun ;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun /* Enable transmitter/receiver.
167*4882a593Smuzhiyun */
168*4882a593Smuzhiyun sp->gsmrl |= SCC_GSMRL_ENR | SCC_GSMRL_ENT;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun return (0);
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
mpc85xx_serial_setbrg(void)173*4882a593Smuzhiyun static void mpc85xx_serial_setbrg(void)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun #if defined(CONFIG_CONS_USE_EXTC)
176*4882a593Smuzhiyun m8560_cpm_extcbrg(SCC_INDEX, gd->baudrate,
177*4882a593Smuzhiyun CONFIG_CONS_EXTC_RATE, CONFIG_CONS_EXTC_PINSEL);
178*4882a593Smuzhiyun #else
179*4882a593Smuzhiyun m8560_cpm_setbrg(SCC_INDEX, gd->baudrate);
180*4882a593Smuzhiyun #endif
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
mpc85xx_serial_putc(const char c)183*4882a593Smuzhiyun static void mpc85xx_serial_putc(const char c)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun volatile scc_uart_t *up;
186*4882a593Smuzhiyun volatile cbd_t *tbdf;
187*4882a593Smuzhiyun volatile ccsr_cpm_t *cpm = (ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun if (c == '\n')
190*4882a593Smuzhiyun serial_putc ('\r');
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun up = (scc_uart_t *)&(cpm->im_dprambase[PROFF_SCC]);
193*4882a593Smuzhiyun tbdf = (cbd_t *)&(cpm->im_dprambase[up->scc_genscc.scc_tbase]);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun /* Wait for last character to go.
196*4882a593Smuzhiyun */
197*4882a593Smuzhiyun while (tbdf->cbd_sc & BD_SC_READY)
198*4882a593Smuzhiyun ;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun /* Load the character into the transmit buffer.
201*4882a593Smuzhiyun */
202*4882a593Smuzhiyun *(volatile char *)tbdf->cbd_bufaddr = c;
203*4882a593Smuzhiyun tbdf->cbd_datlen = 1;
204*4882a593Smuzhiyun tbdf->cbd_sc |= BD_SC_READY;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
mpc85xx_serial_getc(void)207*4882a593Smuzhiyun static int mpc85xx_serial_getc(void)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun volatile cbd_t *rbdf;
210*4882a593Smuzhiyun volatile scc_uart_t *up;
211*4882a593Smuzhiyun volatile ccsr_cpm_t *cpm = (ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR;
212*4882a593Smuzhiyun unsigned char c;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun up = (scc_uart_t *)&(cpm->im_dprambase[PROFF_SCC]);
215*4882a593Smuzhiyun rbdf = (cbd_t *)&(cpm->im_dprambase[up->scc_genscc.scc_rbase]);
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun /* Wait for character to show up.
218*4882a593Smuzhiyun */
219*4882a593Smuzhiyun while (rbdf->cbd_sc & BD_SC_EMPTY)
220*4882a593Smuzhiyun ;
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun /* Grab the char and clear the buffer again.
223*4882a593Smuzhiyun */
224*4882a593Smuzhiyun c = *(volatile unsigned char *)rbdf->cbd_bufaddr;
225*4882a593Smuzhiyun rbdf->cbd_sc |= BD_SC_EMPTY;
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun return (c);
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun
mpc85xx_serial_tstc(void)230*4882a593Smuzhiyun static int mpc85xx_serial_tstc(void)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun volatile cbd_t *rbdf;
233*4882a593Smuzhiyun volatile scc_uart_t *up;
234*4882a593Smuzhiyun volatile ccsr_cpm_t *cpm = (ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun up = (scc_uart_t *)&(cpm->im_dprambase[PROFF_SCC]);
237*4882a593Smuzhiyun rbdf = (cbd_t *)&(cpm->im_dprambase[up->scc_genscc.scc_rbase]);
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun return ((rbdf->cbd_sc & BD_SC_EMPTY) == 0);
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun static struct serial_device mpc85xx_serial_drv = {
243*4882a593Smuzhiyun .name = "mpc85xx_serial",
244*4882a593Smuzhiyun .start = mpc85xx_serial_init,
245*4882a593Smuzhiyun .stop = NULL,
246*4882a593Smuzhiyun .setbrg = mpc85xx_serial_setbrg,
247*4882a593Smuzhiyun .putc = mpc85xx_serial_putc,
248*4882a593Smuzhiyun .puts = default_serial_puts,
249*4882a593Smuzhiyun .getc = mpc85xx_serial_getc,
250*4882a593Smuzhiyun .tstc = mpc85xx_serial_tstc,
251*4882a593Smuzhiyun };
252*4882a593Smuzhiyun
mpc85xx_serial_initialize(void)253*4882a593Smuzhiyun void mpc85xx_serial_initialize(void)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun serial_register(&mpc85xx_serial_drv);
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun
default_serial_console(void)258*4882a593Smuzhiyun __weak struct serial_device *default_serial_console(void)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun return &mpc85xx_serial_drv;
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun #endif /* CONFIG_CONS_ON_SCC */
263