1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2004 Freescale Semiconductor.
3*4882a593Smuzhiyun * Copyright (C) 2003 Motorola Inc.
4*4882a593Smuzhiyun * Xianghua Xiao (x.xiao@motorola.com)
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun /*
10*4882a593Smuzhiyun * PCI Configuration space access support for MPC85xx PCI Bridge
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun #include <common.h>
13*4882a593Smuzhiyun #include <asm/cpm_85xx.h>
14*4882a593Smuzhiyun #include <pci.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #if !defined(CONFIG_FSL_PCI_INIT)
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #ifndef CONFIG_SYS_PCI1_MEM_BUS
19*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_MEM_BUS CONFIG_SYS_PCI1_MEM_BASE
20*4882a593Smuzhiyun #endif
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #ifndef CONFIG_SYS_PCI1_IO_BUS
23*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_IO_BUS CONFIG_SYS_PCI1_IO_BASE
24*4882a593Smuzhiyun #endif
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #ifndef CONFIG_SYS_PCI2_MEM_BUS
27*4882a593Smuzhiyun #define CONFIG_SYS_PCI2_MEM_BUS CONFIG_SYS_PCI2_MEM_BASE
28*4882a593Smuzhiyun #endif
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #ifndef CONFIG_SYS_PCI2_IO_BUS
31*4882a593Smuzhiyun #define CONFIG_SYS_PCI2_IO_BUS CONFIG_SYS_PCI2_IO_BASE
32*4882a593Smuzhiyun #endif
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun static struct pci_controller *pci_hose;
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun void
pci_mpc85xx_init(struct pci_controller * board_hose)37*4882a593Smuzhiyun pci_mpc85xx_init(struct pci_controller *board_hose)
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun u16 reg16;
40*4882a593Smuzhiyun u32 dev;
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun volatile ccsr_pcix_t *pcix = (void *)(CONFIG_SYS_MPC85xx_PCIX_ADDR);
43*4882a593Smuzhiyun #ifdef CONFIG_MPC85XX_PCI2
44*4882a593Smuzhiyun volatile ccsr_pcix_t *pcix2 = (void *)(CONFIG_SYS_MPC85xx_PCIX2_ADDR);
45*4882a593Smuzhiyun #endif
46*4882a593Smuzhiyun volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
47*4882a593Smuzhiyun struct pci_controller * hose;
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun pci_hose = board_hose;
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun hose = &pci_hose[0];
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun hose->first_busno = 0;
54*4882a593Smuzhiyun hose->last_busno = 0xff;
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun pci_setup_indirect(hose,
57*4882a593Smuzhiyun (CONFIG_SYS_IMMR+0x8000),
58*4882a593Smuzhiyun (CONFIG_SYS_IMMR+0x8004));
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun /*
61*4882a593Smuzhiyun * Hose scan.
62*4882a593Smuzhiyun */
63*4882a593Smuzhiyun dev = PCI_BDF(hose->first_busno, 0, 0);
64*4882a593Smuzhiyun pci_hose_read_config_word (hose, dev, PCI_COMMAND, ®16);
65*4882a593Smuzhiyun reg16 |= PCI_COMMAND_SERR | PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY;
66*4882a593Smuzhiyun pci_hose_write_config_word(hose, dev, PCI_COMMAND, reg16);
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun /*
69*4882a593Smuzhiyun * Clear non-reserved bits in status register.
70*4882a593Smuzhiyun */
71*4882a593Smuzhiyun pci_hose_write_config_word(hose, dev, PCI_STATUS, 0xffff);
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun if (!(gur->pordevsr & MPC85xx_PORDEVSR_PCI1)) {
74*4882a593Smuzhiyun /* PCI-X init */
75*4882a593Smuzhiyun if (CONFIG_SYS_CLK_FREQ < 66000000)
76*4882a593Smuzhiyun printf("PCI-X will only work at 66 MHz\n");
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun reg16 = PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ
79*4882a593Smuzhiyun | PCI_X_CMD_ERO | PCI_X_CMD_DPERR_E;
80*4882a593Smuzhiyun pci_hose_write_config_word(hose, dev, PCIX_COMMAND, reg16);
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun pcix->potar1 = (CONFIG_SYS_PCI1_MEM_BUS >> 12) & 0x000fffff;
84*4882a593Smuzhiyun pcix->potear1 = 0x00000000;
85*4882a593Smuzhiyun pcix->powbar1 = (CONFIG_SYS_PCI1_MEM_PHYS >> 12) & 0x000fffff;
86*4882a593Smuzhiyun pcix->powbear1 = 0x00000000;
87*4882a593Smuzhiyun pcix->powar1 = (POWAR_EN | POWAR_MEM_READ |
88*4882a593Smuzhiyun POWAR_MEM_WRITE | (__ilog2(CONFIG_SYS_PCI1_MEM_SIZE) - 1));
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun pcix->potar2 = (CONFIG_SYS_PCI1_IO_BUS >> 12) & 0x000fffff;
91*4882a593Smuzhiyun pcix->potear2 = 0x00000000;
92*4882a593Smuzhiyun pcix->powbar2 = (CONFIG_SYS_PCI1_IO_PHYS >> 12) & 0x000fffff;
93*4882a593Smuzhiyun pcix->powbear2 = 0x00000000;
94*4882a593Smuzhiyun pcix->powar2 = (POWAR_EN | POWAR_IO_READ |
95*4882a593Smuzhiyun POWAR_IO_WRITE | (__ilog2(CONFIG_SYS_PCI1_IO_SIZE) - 1));
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun pcix->pitar1 = 0x00000000;
98*4882a593Smuzhiyun pcix->piwbar1 = 0x00000000;
99*4882a593Smuzhiyun pcix->piwar1 = (PIWAR_EN | PIWAR_PF | PIWAR_LOCAL |
100*4882a593Smuzhiyun PIWAR_READ_SNOOP | PIWAR_WRITE_SNOOP | PIWAR_MEM_2G);
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun pcix->powar3 = 0;
103*4882a593Smuzhiyun pcix->powar4 = 0;
104*4882a593Smuzhiyun pcix->piwar2 = 0;
105*4882a593Smuzhiyun pcix->piwar3 = 0;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun pci_set_region(hose->regions + 0,
108*4882a593Smuzhiyun CONFIG_SYS_PCI1_MEM_BUS,
109*4882a593Smuzhiyun CONFIG_SYS_PCI1_MEM_PHYS,
110*4882a593Smuzhiyun CONFIG_SYS_PCI1_MEM_SIZE,
111*4882a593Smuzhiyun PCI_REGION_MEM);
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun pci_set_region(hose->regions + 1,
114*4882a593Smuzhiyun CONFIG_SYS_PCI1_IO_BUS,
115*4882a593Smuzhiyun CONFIG_SYS_PCI1_IO_PHYS,
116*4882a593Smuzhiyun CONFIG_SYS_PCI1_IO_SIZE,
117*4882a593Smuzhiyun PCI_REGION_IO);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun hose->region_count = 2;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun pci_register_hose(hose);
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun #if defined(CONFIG_TARGET_MPC8555CDS) || defined(CONFIG_TARGET_MPC8541CDS)
124*4882a593Smuzhiyun /*
125*4882a593Smuzhiyun * This is a SW workaround for an apparent HW problem
126*4882a593Smuzhiyun * in the PCI controller on the MPC85555/41 CDS boards.
127*4882a593Smuzhiyun * The first config cycle must be to a valid, known
128*4882a593Smuzhiyun * device on the PCI bus in order to trick the PCI
129*4882a593Smuzhiyun * controller state machine into a known valid state.
130*4882a593Smuzhiyun * Without this, the first config cycle has the chance
131*4882a593Smuzhiyun * of hanging the controller permanently, just leaving
132*4882a593Smuzhiyun * it in a semi-working state, or leaving it working.
133*4882a593Smuzhiyun *
134*4882a593Smuzhiyun * Pick on the Tundra, Device 17, to get it right.
135*4882a593Smuzhiyun */
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun u8 header_type;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun pci_hose_read_config_byte(hose,
140*4882a593Smuzhiyun PCI_BDF(0,BRIDGE_ID,0),
141*4882a593Smuzhiyun PCI_HEADER_TYPE,
142*4882a593Smuzhiyun &header_type);
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun #endif
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun hose->last_busno = pci_hose_scan(hose);
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun #ifdef CONFIG_MPC85XX_PCI2
149*4882a593Smuzhiyun hose = &pci_hose[1];
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun hose->first_busno = pci_hose[0].last_busno + 1;
152*4882a593Smuzhiyun hose->last_busno = 0xff;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun pci_setup_indirect(hose,
155*4882a593Smuzhiyun (CONFIG_SYS_IMMR+0x9000),
156*4882a593Smuzhiyun (CONFIG_SYS_IMMR+0x9004));
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun dev = PCI_BDF(hose->first_busno, 0, 0);
159*4882a593Smuzhiyun pci_hose_read_config_word (hose, dev, PCI_COMMAND, ®16);
160*4882a593Smuzhiyun reg16 |= PCI_COMMAND_SERR | PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY;
161*4882a593Smuzhiyun pci_hose_write_config_word(hose, dev, PCI_COMMAND, reg16);
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun /*
164*4882a593Smuzhiyun * Clear non-reserved bits in status register.
165*4882a593Smuzhiyun */
166*4882a593Smuzhiyun pci_hose_write_config_word(hose, dev, PCI_STATUS, 0xffff);
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun pcix2->potar1 = (CONFIG_SYS_PCI2_MEM_BUS >> 12) & 0x000fffff;
169*4882a593Smuzhiyun pcix2->potear1 = 0x00000000;
170*4882a593Smuzhiyun pcix2->powbar1 = (CONFIG_SYS_PCI2_MEM_PHYS >> 12) & 0x000fffff;
171*4882a593Smuzhiyun pcix2->powbear1 = 0x00000000;
172*4882a593Smuzhiyun pcix2->powar1 = (POWAR_EN | POWAR_MEM_READ |
173*4882a593Smuzhiyun POWAR_MEM_WRITE | (__ilog2(CONFIG_SYS_PCI2_MEM_SIZE) - 1));
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun pcix2->potar2 = (CONFIG_SYS_PCI2_IO_BUS >> 12) & 0x000fffff;
176*4882a593Smuzhiyun pcix2->potear2 = 0x00000000;
177*4882a593Smuzhiyun pcix2->powbar2 = (CONFIG_SYS_PCI2_IO_PHYS >> 12) & 0x000fffff;
178*4882a593Smuzhiyun pcix2->powbear2 = 0x00000000;
179*4882a593Smuzhiyun pcix2->powar2 = (POWAR_EN | POWAR_IO_READ |
180*4882a593Smuzhiyun POWAR_IO_WRITE | (__ilog2(CONFIG_SYS_PCI2_IO_SIZE) - 1));
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun pcix2->pitar1 = 0x00000000;
183*4882a593Smuzhiyun pcix2->piwbar1 = 0x00000000;
184*4882a593Smuzhiyun pcix2->piwar1 = (PIWAR_EN | PIWAR_PF | PIWAR_LOCAL |
185*4882a593Smuzhiyun PIWAR_READ_SNOOP | PIWAR_WRITE_SNOOP | PIWAR_MEM_2G);
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun pcix2->powar3 = 0;
188*4882a593Smuzhiyun pcix2->powar4 = 0;
189*4882a593Smuzhiyun pcix2->piwar2 = 0;
190*4882a593Smuzhiyun pcix2->piwar3 = 0;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun pci_set_region(hose->regions + 0,
193*4882a593Smuzhiyun CONFIG_SYS_PCI2_MEM_BUS,
194*4882a593Smuzhiyun CONFIG_SYS_PCI2_MEM_PHYS,
195*4882a593Smuzhiyun CONFIG_SYS_PCI2_MEM_SIZE,
196*4882a593Smuzhiyun PCI_REGION_MEM);
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun pci_set_region(hose->regions + 1,
199*4882a593Smuzhiyun CONFIG_SYS_PCI2_IO_BUS,
200*4882a593Smuzhiyun CONFIG_SYS_PCI2_IO_PHYS,
201*4882a593Smuzhiyun CONFIG_SYS_PCI2_IO_SIZE,
202*4882a593Smuzhiyun PCI_REGION_IO);
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun hose->region_count = 2;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun /*
207*4882a593Smuzhiyun * Hose scan.
208*4882a593Smuzhiyun */
209*4882a593Smuzhiyun pci_register_hose(hose);
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun hose->last_busno = pci_hose_scan(hose);
212*4882a593Smuzhiyun #endif
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun #endif /* !CONFIG_FSL_PCI_INIT */
215