1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2010 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <config.h>
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <asm/io.h>
10*4882a593Smuzhiyun #include <asm/immap_85xx.h>
11*4882a593Smuzhiyun #include <asm/fsl_serdes.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #define SRDS1_MAX_LANES 8
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun static u32 serdes1_prtcl_map;
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun static u8 serdes1_cfg_tbl[][SRDS1_MAX_LANES] = {
18*4882a593Smuzhiyun [0x2] = {PCIE1, PCIE1, PCIE1, PCIE1, NONE, NONE, NONE, NONE},
19*4882a593Smuzhiyun [0x3] = {PCIE1, PCIE1, PCIE1, PCIE1, PCIE2, PCIE2, PCIE2, PCIE2},
20*4882a593Smuzhiyun [0x6] = {NONE, NONE, NONE, NONE, SRIO1, SRIO1, SRIO1, SRIO1},
21*4882a593Smuzhiyun [0x7] = {PCIE1, PCIE1, PCIE1, PCIE1, PCIE2, PCIE2, PCIE3, PCIE3},
22*4882a593Smuzhiyun [0xb] = {PCIE1, PCIE1, PCIE1, PCIE1, SRIO1, SRIO1, SRIO1, SRIO1},
23*4882a593Smuzhiyun [0xc] = {PCIE1, PCIE1, PCIE1, PCIE1, SRIO1, SRIO1, SRIO1, SRIO1},
24*4882a593Smuzhiyun [0xd] = {NONE, NONE, NONE, NONE, SRIO1, SRIO1, SRIO1, SRIO1},
25*4882a593Smuzhiyun [0xe] = {NONE, NONE, NONE, NONE, SRIO1, SRIO1, SRIO1, SRIO1},
26*4882a593Smuzhiyun [0xf] = {PCIE1, PCIE1, PCIE1, PCIE1, PCIE1, PCIE1, PCIE1, PCIE1},
27*4882a593Smuzhiyun };
28*4882a593Smuzhiyun
is_serdes_configured(enum srds_prtcl prtcl)29*4882a593Smuzhiyun int is_serdes_configured(enum srds_prtcl prtcl)
30*4882a593Smuzhiyun {
31*4882a593Smuzhiyun if (!(serdes1_prtcl_map & (1 << NONE)))
32*4882a593Smuzhiyun fsl_serdes_init();
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun return (1 << prtcl) & serdes1_prtcl_map;
35*4882a593Smuzhiyun }
36*4882a593Smuzhiyun
fsl_serdes_init(void)37*4882a593Smuzhiyun void fsl_serdes_init(void)
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
40*4882a593Smuzhiyun u32 pordevsr = in_be32(&gur->pordevsr);
41*4882a593Smuzhiyun u32 srds_cfg = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >>
42*4882a593Smuzhiyun MPC85xx_PORDEVSR_IO_SEL_SHIFT;
43*4882a593Smuzhiyun int lane;
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun if (serdes1_prtcl_map & (1 << NONE))
46*4882a593Smuzhiyun return;
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun debug("PORDEVSR[IO_SEL_SRDS] = %x\n", srds_cfg);
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun if (srds_cfg >= ARRAY_SIZE(serdes1_cfg_tbl)) {
51*4882a593Smuzhiyun printf("Invalid PORDEVSR[IO_SEL_SRDS] = %d\n", srds_cfg);
52*4882a593Smuzhiyun return;
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun for (lane = 0; lane < SRDS1_MAX_LANES; lane++) {
56*4882a593Smuzhiyun enum srds_prtcl lane_prtcl = serdes1_cfg_tbl[srds_cfg][lane];
57*4882a593Smuzhiyun serdes1_prtcl_map |= (1 << lane_prtcl);
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun if (!(pordevsr & MPC85xx_PORDEVSR_SGMII1_DIS))
61*4882a593Smuzhiyun serdes1_prtcl_map |= (1 << SGMII_TSEC1);
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun if (!(pordevsr & MPC85xx_PORDEVSR_SGMII2_DIS))
64*4882a593Smuzhiyun serdes1_prtcl_map |= (1 << SGMII_TSEC2);
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun if (!(pordevsr & MPC85xx_PORDEVSR_SGMII3_DIS))
67*4882a593Smuzhiyun serdes1_prtcl_map |= (1 << SGMII_TSEC3);
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun if (!(pordevsr & MPC85xx_PORDEVSR_SGMII4_DIS))
70*4882a593Smuzhiyun serdes1_prtcl_map |= (1 << SGMII_TSEC4);
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /* Set the first bit to indicate serdes has been initialized */
73*4882a593Smuzhiyun serdes1_prtcl_map |= (1 << NONE);
74*4882a593Smuzhiyun }
75