1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2008,2010 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun * Dave Liu <daveliu@freescale.com>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <config.h>
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <asm/io.h>
11*4882a593Smuzhiyun #include <asm/immap_85xx.h>
12*4882a593Smuzhiyun #include <asm/fsl_serdes.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun /* PORDEVSR register */
15*4882a593Smuzhiyun #define GUTS_PORDEVSR_OFFS 0xc
16*4882a593Smuzhiyun #define GUTS_PORDEVSR_SERDES2_IO_SEL 0x38000000
17*4882a593Smuzhiyun #define GUTS_PORDEVSR_SERDES2_IO_SEL_SHIFT 27
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun /* SerDes CR0 register */
20*4882a593Smuzhiyun #define FSL_SRDSCR0_OFFS 0x0
21*4882a593Smuzhiyun #define FSL_SRDSCR0_TXEQA_MASK 0x00007000
22*4882a593Smuzhiyun #define FSL_SRDSCR0_TXEQA_SGMII 0x00004000
23*4882a593Smuzhiyun #define FSL_SRDSCR0_TXEQA_SATA 0x00001000
24*4882a593Smuzhiyun #define FSL_SRDSCR0_TXEQE_MASK 0x00000700
25*4882a593Smuzhiyun #define FSL_SRDSCR0_TXEQE_SGMII 0x00000400
26*4882a593Smuzhiyun #define FSL_SRDSCR0_TXEQE_SATA 0x00000100
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /* SerDes CR1 register */
29*4882a593Smuzhiyun #define FSL_SRDSCR1_OFFS 0x4
30*4882a593Smuzhiyun #define FSL_SRDSCR1_LANEA_MASK 0x80200000
31*4882a593Smuzhiyun #define FSL_SRDSCR1_LANEA_OFF 0x80200000
32*4882a593Smuzhiyun #define FSL_SRDSCR1_LANEE_MASK 0x08020000
33*4882a593Smuzhiyun #define FSL_SRDSCR1_LANEE_OFF 0x08020000
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun /* SerDes CR2 register */
36*4882a593Smuzhiyun #define FSL_SRDSCR2_OFFS 0x8
37*4882a593Smuzhiyun #define FSL_SRDSCR2_EICA_MASK 0x00001f00
38*4882a593Smuzhiyun #define FSL_SRDSCR2_EICA_SGMII 0x00000400
39*4882a593Smuzhiyun #define FSL_SRDSCR2_EICA_SATA 0x00001400
40*4882a593Smuzhiyun #define FSL_SRDSCR2_EICE_MASK 0x0000001f
41*4882a593Smuzhiyun #define FSL_SRDSCR2_EICE_SGMII 0x00000004
42*4882a593Smuzhiyun #define FSL_SRDSCR2_EICE_SATA 0x00000014
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun /* SerDes CR3 register */
45*4882a593Smuzhiyun #define FSL_SRDSCR3_OFFS 0xc
46*4882a593Smuzhiyun #define FSL_SRDSCR3_LANEA_MASK 0x3f000700
47*4882a593Smuzhiyun #define FSL_SRDSCR3_LANEA_SGMII 0x00000000
48*4882a593Smuzhiyun #define FSL_SRDSCR3_LANEA_SATA 0x15000500
49*4882a593Smuzhiyun #define FSL_SRDSCR3_LANEE_MASK 0x003f0007
50*4882a593Smuzhiyun #define FSL_SRDSCR3_LANEE_SGMII 0x00000000
51*4882a593Smuzhiyun #define FSL_SRDSCR3_LANEE_SATA 0x00150005
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define SRDS1_MAX_LANES 8
54*4882a593Smuzhiyun #define SRDS2_MAX_LANES 2
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun static u32 serdes1_prtcl_map, serdes2_prtcl_map;
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun static u8 serdes1_cfg_tbl[][SRDS1_MAX_LANES] = {
59*4882a593Smuzhiyun [0x2] = {PCIE1, PCIE1, PCIE1, PCIE1, NONE, NONE, NONE, NONE},
60*4882a593Smuzhiyun [0x3] = {PCIE1, PCIE1, PCIE1, PCIE1, PCIE1, PCIE1, PCIE1, PCIE1},
61*4882a593Smuzhiyun [0x5] = {PCIE1, PCIE1, PCIE1, PCIE1, PCIE2, PCIE2, PCIE2, PCIE2},
62*4882a593Smuzhiyun [0x7] = {PCIE1, PCIE1, PCIE1, PCIE1, PCIE2, PCIE2, PCIE3, PCIE3},
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun static u8 serdes2_cfg_tbl[][SRDS2_MAX_LANES] = {
66*4882a593Smuzhiyun [0x1] = {SATA1, SATA2},
67*4882a593Smuzhiyun [0x3] = {SATA1, NONE},
68*4882a593Smuzhiyun [0x4] = {SGMII_TSEC1, SGMII_TSEC3},
69*4882a593Smuzhiyun [0x6] = {SGMII_TSEC1, NONE},
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun
is_serdes_configured(enum srds_prtcl device)72*4882a593Smuzhiyun int is_serdes_configured(enum srds_prtcl device)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun int ret;
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun if (!(serdes1_prtcl_map & (1 << NONE)))
77*4882a593Smuzhiyun fsl_serdes_init();
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun ret = (1 << device) & serdes1_prtcl_map;
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun if (ret)
82*4882a593Smuzhiyun return ret;
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun if (!(serdes2_prtcl_map & (1 << NONE)))
85*4882a593Smuzhiyun fsl_serdes_init();
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun return (1 << device) & serdes2_prtcl_map;
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun
fsl_serdes_init(void)90*4882a593Smuzhiyun void fsl_serdes_init(void)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun void *guts = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
93*4882a593Smuzhiyun void *sd = (void *)CONFIG_SYS_MPC85xx_SERDES2_ADDR;
94*4882a593Smuzhiyun u32 pordevsr = in_be32(guts + GUTS_PORDEVSR_OFFS);
95*4882a593Smuzhiyun u32 srds1_io_sel, srds2_io_sel;
96*4882a593Smuzhiyun u32 tmp;
97*4882a593Smuzhiyun int lane;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun if (serdes1_prtcl_map & (1 << NONE) &&
100*4882a593Smuzhiyun serdes2_prtcl_map & (1 << NONE))
101*4882a593Smuzhiyun return;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun srds1_io_sel = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >>
104*4882a593Smuzhiyun MPC85xx_PORDEVSR_IO_SEL_SHIFT;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /* parse the SRDS2_IO_SEL of PORDEVSR */
107*4882a593Smuzhiyun srds2_io_sel = (pordevsr & GUTS_PORDEVSR_SERDES2_IO_SEL)
108*4882a593Smuzhiyun >> GUTS_PORDEVSR_SERDES2_IO_SEL_SHIFT;
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun debug("PORDEVSR[SRDS1_IO_SEL] = %x\n", srds1_io_sel);
111*4882a593Smuzhiyun debug("PORDEVSR[SRDS2_IO_SEL] = %x\n", srds2_io_sel);
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun switch (srds2_io_sel) {
114*4882a593Smuzhiyun case 1: /* Lane A - SATA1, Lane E - SATA2 */
115*4882a593Smuzhiyun /* CR 0 */
116*4882a593Smuzhiyun tmp = in_be32(sd + FSL_SRDSCR0_OFFS);
117*4882a593Smuzhiyun tmp &= ~FSL_SRDSCR0_TXEQA_MASK;
118*4882a593Smuzhiyun tmp |= FSL_SRDSCR0_TXEQA_SATA;
119*4882a593Smuzhiyun tmp &= ~FSL_SRDSCR0_TXEQE_MASK;
120*4882a593Smuzhiyun tmp |= FSL_SRDSCR0_TXEQE_SATA;
121*4882a593Smuzhiyun out_be32(sd + FSL_SRDSCR0_OFFS, tmp);
122*4882a593Smuzhiyun /* CR 1 */
123*4882a593Smuzhiyun tmp = in_be32(sd + FSL_SRDSCR1_OFFS);
124*4882a593Smuzhiyun tmp &= ~FSL_SRDSCR1_LANEA_MASK;
125*4882a593Smuzhiyun tmp &= ~FSL_SRDSCR1_LANEE_MASK;
126*4882a593Smuzhiyun out_be32(sd + FSL_SRDSCR1_OFFS, tmp);
127*4882a593Smuzhiyun /* CR 2 */
128*4882a593Smuzhiyun tmp = in_be32(sd + FSL_SRDSCR2_OFFS);
129*4882a593Smuzhiyun tmp &= ~FSL_SRDSCR2_EICA_MASK;
130*4882a593Smuzhiyun tmp |= FSL_SRDSCR2_EICA_SATA;
131*4882a593Smuzhiyun tmp &= ~FSL_SRDSCR2_EICE_MASK;
132*4882a593Smuzhiyun tmp |= FSL_SRDSCR2_EICE_SATA;
133*4882a593Smuzhiyun out_be32(sd + FSL_SRDSCR2_OFFS, tmp);
134*4882a593Smuzhiyun /* CR 3 */
135*4882a593Smuzhiyun tmp = in_be32(sd + FSL_SRDSCR3_OFFS);
136*4882a593Smuzhiyun tmp &= ~FSL_SRDSCR3_LANEA_MASK;
137*4882a593Smuzhiyun tmp |= FSL_SRDSCR3_LANEA_SATA;
138*4882a593Smuzhiyun tmp &= ~FSL_SRDSCR3_LANEE_MASK;
139*4882a593Smuzhiyun tmp |= FSL_SRDSCR3_LANEE_SATA;
140*4882a593Smuzhiyun out_be32(sd + FSL_SRDSCR3_OFFS, tmp);
141*4882a593Smuzhiyun break;
142*4882a593Smuzhiyun case 3: /* Lane A - SATA1, Lane E - disabled */
143*4882a593Smuzhiyun /* CR 0 */
144*4882a593Smuzhiyun tmp = in_be32(sd + FSL_SRDSCR0_OFFS);
145*4882a593Smuzhiyun tmp &= ~FSL_SRDSCR0_TXEQA_MASK;
146*4882a593Smuzhiyun tmp |= FSL_SRDSCR0_TXEQA_SATA;
147*4882a593Smuzhiyun out_be32(sd + FSL_SRDSCR0_OFFS, tmp);
148*4882a593Smuzhiyun /* CR 1 */
149*4882a593Smuzhiyun tmp = in_be32(sd + FSL_SRDSCR1_OFFS);
150*4882a593Smuzhiyun tmp &= ~FSL_SRDSCR1_LANEE_MASK;
151*4882a593Smuzhiyun tmp |= FSL_SRDSCR1_LANEE_OFF;
152*4882a593Smuzhiyun out_be32(sd + FSL_SRDSCR1_OFFS, tmp);
153*4882a593Smuzhiyun /* CR 2 */
154*4882a593Smuzhiyun tmp = in_be32(sd + FSL_SRDSCR2_OFFS);
155*4882a593Smuzhiyun tmp &= ~FSL_SRDSCR2_EICA_MASK;
156*4882a593Smuzhiyun tmp |= FSL_SRDSCR2_EICA_SATA;
157*4882a593Smuzhiyun out_be32(sd + FSL_SRDSCR2_OFFS, tmp);
158*4882a593Smuzhiyun /* CR 3 */
159*4882a593Smuzhiyun tmp = in_be32(sd + FSL_SRDSCR3_OFFS);
160*4882a593Smuzhiyun tmp &= ~FSL_SRDSCR3_LANEA_MASK;
161*4882a593Smuzhiyun tmp |= FSL_SRDSCR3_LANEA_SATA;
162*4882a593Smuzhiyun out_be32(sd + FSL_SRDSCR3_OFFS, tmp);
163*4882a593Smuzhiyun break;
164*4882a593Smuzhiyun case 4: /* Lane A - eTSEC1 SGMII, Lane E - eTSEC3 SGMII */
165*4882a593Smuzhiyun /* CR 0 */
166*4882a593Smuzhiyun tmp = in_be32(sd + FSL_SRDSCR0_OFFS);
167*4882a593Smuzhiyun tmp &= ~FSL_SRDSCR0_TXEQA_MASK;
168*4882a593Smuzhiyun tmp |= FSL_SRDSCR0_TXEQA_SGMII;
169*4882a593Smuzhiyun tmp &= ~FSL_SRDSCR0_TXEQE_MASK;
170*4882a593Smuzhiyun tmp |= FSL_SRDSCR0_TXEQE_SGMII;
171*4882a593Smuzhiyun out_be32(sd + FSL_SRDSCR0_OFFS, tmp);
172*4882a593Smuzhiyun /* CR 1 */
173*4882a593Smuzhiyun tmp = in_be32(sd + FSL_SRDSCR1_OFFS);
174*4882a593Smuzhiyun tmp &= ~FSL_SRDSCR1_LANEA_MASK;
175*4882a593Smuzhiyun tmp &= ~FSL_SRDSCR1_LANEE_MASK;
176*4882a593Smuzhiyun out_be32(sd + FSL_SRDSCR1_OFFS, tmp);
177*4882a593Smuzhiyun /* CR 2 */
178*4882a593Smuzhiyun tmp = in_be32(sd + FSL_SRDSCR2_OFFS);
179*4882a593Smuzhiyun tmp &= ~FSL_SRDSCR2_EICA_MASK;
180*4882a593Smuzhiyun tmp |= FSL_SRDSCR2_EICA_SGMII;
181*4882a593Smuzhiyun tmp &= ~FSL_SRDSCR2_EICE_MASK;
182*4882a593Smuzhiyun tmp |= FSL_SRDSCR2_EICE_SGMII;
183*4882a593Smuzhiyun out_be32(sd + FSL_SRDSCR2_OFFS, tmp);
184*4882a593Smuzhiyun /* CR 3 */
185*4882a593Smuzhiyun tmp = in_be32(sd + FSL_SRDSCR3_OFFS);
186*4882a593Smuzhiyun tmp &= ~FSL_SRDSCR3_LANEA_MASK;
187*4882a593Smuzhiyun tmp |= FSL_SRDSCR3_LANEA_SGMII;
188*4882a593Smuzhiyun tmp &= ~FSL_SRDSCR3_LANEE_MASK;
189*4882a593Smuzhiyun tmp |= FSL_SRDSCR3_LANEE_SGMII;
190*4882a593Smuzhiyun out_be32(sd + FSL_SRDSCR3_OFFS, tmp);
191*4882a593Smuzhiyun break;
192*4882a593Smuzhiyun case 6: /* Lane A - eTSEC1 SGMII, Lane E - disabled */
193*4882a593Smuzhiyun /* CR 0 */
194*4882a593Smuzhiyun tmp = in_be32(sd + FSL_SRDSCR0_OFFS);
195*4882a593Smuzhiyun tmp &= ~FSL_SRDSCR0_TXEQA_MASK;
196*4882a593Smuzhiyun tmp |= FSL_SRDSCR0_TXEQA_SGMII;
197*4882a593Smuzhiyun out_be32(sd + FSL_SRDSCR0_OFFS, tmp);
198*4882a593Smuzhiyun /* CR 1 */
199*4882a593Smuzhiyun tmp = in_be32(sd + FSL_SRDSCR1_OFFS);
200*4882a593Smuzhiyun tmp &= ~FSL_SRDSCR1_LANEE_MASK;
201*4882a593Smuzhiyun tmp |= FSL_SRDSCR1_LANEE_OFF;
202*4882a593Smuzhiyun out_be32(sd + FSL_SRDSCR1_OFFS, tmp);
203*4882a593Smuzhiyun /* CR 2 */
204*4882a593Smuzhiyun tmp = in_be32(sd + FSL_SRDSCR2_OFFS);
205*4882a593Smuzhiyun tmp &= ~FSL_SRDSCR2_EICA_MASK;
206*4882a593Smuzhiyun tmp |= FSL_SRDSCR2_EICA_SGMII;
207*4882a593Smuzhiyun out_be32(sd + FSL_SRDSCR2_OFFS, tmp);
208*4882a593Smuzhiyun /* CR 3 */
209*4882a593Smuzhiyun tmp = in_be32(sd + FSL_SRDSCR3_OFFS);
210*4882a593Smuzhiyun tmp &= ~FSL_SRDSCR3_LANEA_MASK;
211*4882a593Smuzhiyun tmp |= FSL_SRDSCR3_LANEA_SGMII;
212*4882a593Smuzhiyun out_be32(sd + FSL_SRDSCR3_OFFS, tmp);
213*4882a593Smuzhiyun break;
214*4882a593Smuzhiyun case 7: /* Lane A - disabled, Lane E - disabled */
215*4882a593Smuzhiyun /* CR 1 */
216*4882a593Smuzhiyun tmp = in_be32(sd + FSL_SRDSCR1_OFFS);
217*4882a593Smuzhiyun tmp &= ~FSL_SRDSCR1_LANEA_MASK;
218*4882a593Smuzhiyun tmp |= FSL_SRDSCR1_LANEA_OFF;
219*4882a593Smuzhiyun tmp &= ~FSL_SRDSCR1_LANEE_MASK;
220*4882a593Smuzhiyun tmp |= FSL_SRDSCR1_LANEE_OFF;
221*4882a593Smuzhiyun out_be32(sd + FSL_SRDSCR1_OFFS, tmp);
222*4882a593Smuzhiyun break;
223*4882a593Smuzhiyun default:
224*4882a593Smuzhiyun break;
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun if (srds1_io_sel >= ARRAY_SIZE(serdes1_cfg_tbl)) {
228*4882a593Smuzhiyun printf("Invalid PORDEVSR[SRDS1_IO_SEL] = %d\n", srds1_io_sel);
229*4882a593Smuzhiyun return;
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun for (lane = 0; lane < SRDS1_MAX_LANES; lane++) {
232*4882a593Smuzhiyun enum srds_prtcl lane_prtcl = serdes1_cfg_tbl[srds1_io_sel][lane];
233*4882a593Smuzhiyun serdes1_prtcl_map |= (1 << lane_prtcl);
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun /* Set the first bit to indicate serdes has been initialized */
237*4882a593Smuzhiyun serdes1_prtcl_map |= (1 << NONE);
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun if (srds2_io_sel >= ARRAY_SIZE(serdes2_cfg_tbl)) {
240*4882a593Smuzhiyun printf("Invalid PORDEVSR[SRDS2_IO_SEL] = %d\n", srds2_io_sel);
241*4882a593Smuzhiyun return;
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun for (lane = 0; lane < SRDS2_MAX_LANES; lane++) {
245*4882a593Smuzhiyun enum srds_prtcl lane_prtcl = serdes2_cfg_tbl[srds2_io_sel][lane];
246*4882a593Smuzhiyun serdes2_prtcl_map |= (1 << lane_prtcl);
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun /* Set the first bit to indicate serdes has been initialized */
250*4882a593Smuzhiyun serdes2_prtcl_map |= (1 << NONE);
251*4882a593Smuzhiyun }
252