xref: /OK3568_Linux_fs/u-boot/arch/powerpc/cpu/mpc85xx/fdt.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2007-2011 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * (C) Copyright 2000
5*4882a593Smuzhiyun  * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <common.h>
11*4882a593Smuzhiyun #include <linux/libfdt.h>
12*4882a593Smuzhiyun #include <fdt_support.h>
13*4882a593Smuzhiyun #include <asm/processor.h>
14*4882a593Smuzhiyun #include <linux/ctype.h>
15*4882a593Smuzhiyun #include <asm/io.h>
16*4882a593Smuzhiyun #include <asm/fsl_fdt.h>
17*4882a593Smuzhiyun #include <asm/fsl_portals.h>
18*4882a593Smuzhiyun #include <hwconfig.h>
19*4882a593Smuzhiyun #ifdef CONFIG_FSL_ESDHC
20*4882a593Smuzhiyun #include <fsl_esdhc.h>
21*4882a593Smuzhiyun #endif
22*4882a593Smuzhiyun #ifdef CONFIG_SYS_DPAA_FMAN
23*4882a593Smuzhiyun #include <fsl_fman.h>
24*4882a593Smuzhiyun #endif
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun extern void ft_qe_setup(void *blob);
29*4882a593Smuzhiyun extern void ft_fixup_num_cores(void *blob);
30*4882a593Smuzhiyun extern void ft_srio_setup(void *blob);
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #ifdef CONFIG_MP
33*4882a593Smuzhiyun #include "mp.h"
34*4882a593Smuzhiyun 
ft_fixup_cpu(void * blob,u64 memory_limit)35*4882a593Smuzhiyun void ft_fixup_cpu(void *blob, u64 memory_limit)
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun 	int off;
38*4882a593Smuzhiyun 	phys_addr_t spin_tbl_addr = get_spin_phys_addr();
39*4882a593Smuzhiyun 	u32 bootpg = determine_mp_bootpg(NULL);
40*4882a593Smuzhiyun 	u32 id = get_my_id();
41*4882a593Smuzhiyun 	const char *enable_method;
42*4882a593Smuzhiyun #if defined(T1040_TDM_QUIRK_CCSR_BASE)
43*4882a593Smuzhiyun 	int ret;
44*4882a593Smuzhiyun 	int tdm_hwconfig_enabled = 0;
45*4882a593Smuzhiyun 	char buffer[HWCONFIG_BUFFER_SIZE] = {0};
46*4882a593Smuzhiyun #endif
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 	off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
49*4882a593Smuzhiyun 	while (off != -FDT_ERR_NOTFOUND) {
50*4882a593Smuzhiyun 		u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", 0);
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 		if (reg) {
53*4882a593Smuzhiyun 			u32 phys_cpu_id = thread_to_core(*reg);
54*4882a593Smuzhiyun 			u64 val = phys_cpu_id * SIZE_BOOT_ENTRY + spin_tbl_addr;
55*4882a593Smuzhiyun 			val = cpu_to_fdt64(val);
56*4882a593Smuzhiyun 			if (*reg == id) {
57*4882a593Smuzhiyun 				fdt_setprop_string(blob, off, "status",
58*4882a593Smuzhiyun 								"okay");
59*4882a593Smuzhiyun 			} else {
60*4882a593Smuzhiyun 				fdt_setprop_string(blob, off, "status",
61*4882a593Smuzhiyun 								"disabled");
62*4882a593Smuzhiyun 			}
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 			if (hold_cores_in_reset(0)) {
65*4882a593Smuzhiyun #ifdef CONFIG_FSL_CORENET
66*4882a593Smuzhiyun 				/* Cores held in reset, use BRR to release */
67*4882a593Smuzhiyun 				enable_method = "fsl,brr-holdoff";
68*4882a593Smuzhiyun #else
69*4882a593Smuzhiyun 				/* Cores held in reset, use EEBPCR to release */
70*4882a593Smuzhiyun 				enable_method = "fsl,eebpcr-holdoff";
71*4882a593Smuzhiyun #endif
72*4882a593Smuzhiyun 			} else {
73*4882a593Smuzhiyun 				/* Cores out of reset and in a spin-loop */
74*4882a593Smuzhiyun 				enable_method = "spin-table";
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 				fdt_setprop(blob, off, "cpu-release-addr",
77*4882a593Smuzhiyun 						&val, sizeof(val));
78*4882a593Smuzhiyun 			}
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 			fdt_setprop_string(blob, off, "enable-method",
81*4882a593Smuzhiyun 							enable_method);
82*4882a593Smuzhiyun 		} else {
83*4882a593Smuzhiyun 			printf ("cpu NULL\n");
84*4882a593Smuzhiyun 		}
85*4882a593Smuzhiyun 		off = fdt_node_offset_by_prop_value(blob, off,
86*4882a593Smuzhiyun 				"device_type", "cpu", 4);
87*4882a593Smuzhiyun 	}
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun #if defined(T1040_TDM_QUIRK_CCSR_BASE)
90*4882a593Smuzhiyun #define	CONFIG_MEM_HOLE_16M	0x1000000
91*4882a593Smuzhiyun 	/*
92*4882a593Smuzhiyun 	 * Extract hwconfig from environment.
93*4882a593Smuzhiyun 	 * Search for tdm entry in hwconfig.
94*4882a593Smuzhiyun 	 */
95*4882a593Smuzhiyun 	ret = env_get_f("hwconfig", buffer, sizeof(buffer));
96*4882a593Smuzhiyun 	if (ret > 0)
97*4882a593Smuzhiyun 		tdm_hwconfig_enabled = hwconfig_f("tdm", buffer);
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	/* Reserve the memory hole created by TDM LAW, so OSes dont use it */
100*4882a593Smuzhiyun 	if (tdm_hwconfig_enabled) {
101*4882a593Smuzhiyun 		off = fdt_add_mem_rsv(blob, T1040_TDM_QUIRK_CCSR_BASE,
102*4882a593Smuzhiyun 				      CONFIG_MEM_HOLE_16M);
103*4882a593Smuzhiyun 		if (off < 0)
104*4882a593Smuzhiyun 			printf("Failed  to reserve memory for tdm: %s\n",
105*4882a593Smuzhiyun 			       fdt_strerror(off));
106*4882a593Smuzhiyun 	}
107*4882a593Smuzhiyun #endif
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	/* Reserve the boot page so OSes dont use it */
110*4882a593Smuzhiyun 	if ((u64)bootpg < memory_limit) {
111*4882a593Smuzhiyun 		off = fdt_add_mem_rsv(blob, bootpg, (u64)4096);
112*4882a593Smuzhiyun 		if (off < 0)
113*4882a593Smuzhiyun 			printf("Failed to reserve memory for bootpg: %s\n",
114*4882a593Smuzhiyun 				fdt_strerror(off));
115*4882a593Smuzhiyun 	}
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun #ifndef CONFIG_MPC8xxx_DISABLE_BPTR
118*4882a593Smuzhiyun 	/*
119*4882a593Smuzhiyun 	 * Reserve the default boot page so OSes dont use it.
120*4882a593Smuzhiyun 	 * The default boot page is always mapped to bootpg above using
121*4882a593Smuzhiyun 	 * boot page translation.
122*4882a593Smuzhiyun 	 */
123*4882a593Smuzhiyun 	if (0xfffff000ull < memory_limit) {
124*4882a593Smuzhiyun 		off = fdt_add_mem_rsv(blob, 0xfffff000ull, (u64)4096);
125*4882a593Smuzhiyun 		if (off < 0) {
126*4882a593Smuzhiyun 			printf("Failed to reserve memory for 0xfffff000: %s\n",
127*4882a593Smuzhiyun 				fdt_strerror(off));
128*4882a593Smuzhiyun 		}
129*4882a593Smuzhiyun 	}
130*4882a593Smuzhiyun #endif
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	/* Reserve spin table page */
133*4882a593Smuzhiyun 	if (spin_tbl_addr < memory_limit) {
134*4882a593Smuzhiyun 		off = fdt_add_mem_rsv(blob,
135*4882a593Smuzhiyun 			(spin_tbl_addr & ~0xffful), 4096);
136*4882a593Smuzhiyun 		if (off < 0)
137*4882a593Smuzhiyun 			printf("Failed to reserve memory for spin table: %s\n",
138*4882a593Smuzhiyun 				fdt_strerror(off));
139*4882a593Smuzhiyun 	}
140*4882a593Smuzhiyun #ifdef CONFIG_DEEP_SLEEP
141*4882a593Smuzhiyun #ifdef CONFIG_SPL_MMC_BOOT
142*4882a593Smuzhiyun 	off = fdt_add_mem_rsv(blob, CONFIG_SYS_MMC_U_BOOT_START,
143*4882a593Smuzhiyun 		CONFIG_SYS_MMC_U_BOOT_SIZE);
144*4882a593Smuzhiyun 	if (off < 0)
145*4882a593Smuzhiyun 		printf("Failed to reserve memory for SD deep sleep: %s\n",
146*4882a593Smuzhiyun 		       fdt_strerror(off));
147*4882a593Smuzhiyun #elif defined(CONFIG_SPL_SPI_BOOT)
148*4882a593Smuzhiyun 	off = fdt_add_mem_rsv(blob, CONFIG_SYS_SPI_FLASH_U_BOOT_START,
149*4882a593Smuzhiyun 		CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE);
150*4882a593Smuzhiyun 	if (off < 0)
151*4882a593Smuzhiyun 		printf("Failed to reserve memory for SPI deep sleep: %s\n",
152*4882a593Smuzhiyun 		       fdt_strerror(off));
153*4882a593Smuzhiyun #endif
154*4882a593Smuzhiyun #endif
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun #endif
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_CPC
ft_fixup_l3cache(void * blob,int off)159*4882a593Smuzhiyun static inline void ft_fixup_l3cache(void *blob, int off)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun 	u32 line_size, num_ways, size, num_sets;
162*4882a593Smuzhiyun 	cpc_corenet_t *cpc = (void *)CONFIG_SYS_FSL_CPC_ADDR;
163*4882a593Smuzhiyun 	u32 cfg0 = in_be32(&cpc->cpccfg0);
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	size = CPC_CFG0_SZ_K(cfg0) * 1024 * CONFIG_SYS_NUM_CPC;
166*4882a593Smuzhiyun 	num_ways = CPC_CFG0_NUM_WAYS(cfg0);
167*4882a593Smuzhiyun 	line_size = CPC_CFG0_LINE_SZ(cfg0);
168*4882a593Smuzhiyun 	num_sets = size / (line_size * num_ways);
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	fdt_setprop(blob, off, "cache-unified", NULL, 0);
171*4882a593Smuzhiyun 	fdt_setprop_cell(blob, off, "cache-block-size", line_size);
172*4882a593Smuzhiyun 	fdt_setprop_cell(blob, off, "cache-size", size);
173*4882a593Smuzhiyun 	fdt_setprop_cell(blob, off, "cache-sets", num_sets);
174*4882a593Smuzhiyun 	fdt_setprop_cell(blob, off, "cache-level", 3);
175*4882a593Smuzhiyun #ifdef CONFIG_SYS_CACHE_STASHING
176*4882a593Smuzhiyun 	fdt_setprop_cell(blob, off, "cache-stash-id", 1);
177*4882a593Smuzhiyun #endif
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun #else
180*4882a593Smuzhiyun #define ft_fixup_l3cache(x, y)
181*4882a593Smuzhiyun #endif
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun #if defined(CONFIG_L2_CACHE) || \
184*4882a593Smuzhiyun 	defined(CONFIG_BACKSIDE_L2_CACHE) || \
185*4882a593Smuzhiyun 	defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2)
ft_fixup_l2cache_compatible(void * blob,int off)186*4882a593Smuzhiyun static inline void ft_fixup_l2cache_compatible(void *blob, int off)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun 	int len;
189*4882a593Smuzhiyun 	struct cpu_type *cpu = identify_cpu(SVR_SOC_VER(get_svr()));
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	if (cpu) {
192*4882a593Smuzhiyun 		char buf[40];
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 		if (isdigit(cpu->name[0])) {
195*4882a593Smuzhiyun 			/* MPCxxxx, where xxxx == 4-digit number */
196*4882a593Smuzhiyun 			len = sprintf(buf, "fsl,mpc%s-l2-cache-controller",
197*4882a593Smuzhiyun 				cpu->name) + 1;
198*4882a593Smuzhiyun 		} else {
199*4882a593Smuzhiyun 			/* Pxxxx or Txxxx, where xxxx == 4-digit number */
200*4882a593Smuzhiyun 			len = sprintf(buf, "fsl,%c%s-l2-cache-controller",
201*4882a593Smuzhiyun 			tolower(cpu->name[0]), cpu->name + 1) + 1;
202*4882a593Smuzhiyun 		}
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 		/*
205*4882a593Smuzhiyun 		 * append "cache" after the NULL character that the previous
206*4882a593Smuzhiyun 		 * sprintf wrote.  This is how a device tree stores multiple
207*4882a593Smuzhiyun 		 * strings in a property.
208*4882a593Smuzhiyun 		 */
209*4882a593Smuzhiyun 		len += sprintf(buf + len, "cache") + 1;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 		fdt_setprop(blob, off, "compatible", buf, len);
212*4882a593Smuzhiyun 	}
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun #endif
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun #if defined(CONFIG_L2_CACHE)
217*4882a593Smuzhiyun /* return size in kilobytes */
l2cache_size(void)218*4882a593Smuzhiyun static inline u32 l2cache_size(void)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun 	volatile ccsr_l2cache_t *l2cache = (void *)CONFIG_SYS_MPC85xx_L2_ADDR;
221*4882a593Smuzhiyun 	volatile u32 l2siz_field = (l2cache->l2ctl >> 28) & 0x3;
222*4882a593Smuzhiyun 	u32 ver = SVR_SOC_VER(get_svr());
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	switch (l2siz_field) {
225*4882a593Smuzhiyun 	case 0x0:
226*4882a593Smuzhiyun 		break;
227*4882a593Smuzhiyun 	case 0x1:
228*4882a593Smuzhiyun 		if (ver == SVR_8540 || ver == SVR_8560   ||
229*4882a593Smuzhiyun 		    ver == SVR_8541 || ver == SVR_8555)
230*4882a593Smuzhiyun 			return 128;
231*4882a593Smuzhiyun 		else
232*4882a593Smuzhiyun 			return 256;
233*4882a593Smuzhiyun 		break;
234*4882a593Smuzhiyun 	case 0x2:
235*4882a593Smuzhiyun 		if (ver == SVR_8540 || ver == SVR_8560   ||
236*4882a593Smuzhiyun 		    ver == SVR_8541 || ver == SVR_8555)
237*4882a593Smuzhiyun 			return 256;
238*4882a593Smuzhiyun 		else
239*4882a593Smuzhiyun 			return 512;
240*4882a593Smuzhiyun 		break;
241*4882a593Smuzhiyun 	case 0x3:
242*4882a593Smuzhiyun 		return 1024;
243*4882a593Smuzhiyun 		break;
244*4882a593Smuzhiyun 	}
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	return 0;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun 
ft_fixup_l2cache(void * blob)249*4882a593Smuzhiyun static inline void ft_fixup_l2cache(void *blob)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun 	int off;
252*4882a593Smuzhiyun 	u32 *ph;
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	const u32 line_size = 32;
255*4882a593Smuzhiyun 	const u32 num_ways = 8;
256*4882a593Smuzhiyun 	const u32 size = l2cache_size() * 1024;
257*4882a593Smuzhiyun 	const u32 num_sets = size / (line_size * num_ways);
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
260*4882a593Smuzhiyun 	if (off < 0) {
261*4882a593Smuzhiyun 		debug("no cpu node fount\n");
262*4882a593Smuzhiyun 		return;
263*4882a593Smuzhiyun 	}
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	ph = (u32 *)fdt_getprop(blob, off, "next-level-cache", 0);
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	if (ph == NULL) {
268*4882a593Smuzhiyun 		debug("no next-level-cache property\n");
269*4882a593Smuzhiyun 		return ;
270*4882a593Smuzhiyun 	}
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	off = fdt_node_offset_by_phandle(blob, *ph);
273*4882a593Smuzhiyun 	if (off < 0) {
274*4882a593Smuzhiyun 		printf("%s: %s\n", __func__, fdt_strerror(off));
275*4882a593Smuzhiyun 		return ;
276*4882a593Smuzhiyun 	}
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	ft_fixup_l2cache_compatible(blob, off);
279*4882a593Smuzhiyun 	fdt_setprop(blob, off, "cache-unified", NULL, 0);
280*4882a593Smuzhiyun 	fdt_setprop_cell(blob, off, "cache-block-size", line_size);
281*4882a593Smuzhiyun 	fdt_setprop_cell(blob, off, "cache-size", size);
282*4882a593Smuzhiyun 	fdt_setprop_cell(blob, off, "cache-sets", num_sets);
283*4882a593Smuzhiyun 	fdt_setprop_cell(blob, off, "cache-level", 2);
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	/* we dont bother w/L3 since no platform of this type has one */
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun #elif defined(CONFIG_BACKSIDE_L2_CACHE) || \
288*4882a593Smuzhiyun 	defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2)
ft_fixup_l2cache(void * blob)289*4882a593Smuzhiyun static inline void ft_fixup_l2cache(void *blob)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun 	int off, l2_off, l3_off = -1;
292*4882a593Smuzhiyun 	u32 *ph;
293*4882a593Smuzhiyun #ifdef	CONFIG_BACKSIDE_L2_CACHE
294*4882a593Smuzhiyun 	u32 l2cfg0 = mfspr(SPRN_L2CFG0);
295*4882a593Smuzhiyun #else
296*4882a593Smuzhiyun 	struct ccsr_cluster_l2 *l2cache =
297*4882a593Smuzhiyun 		(struct ccsr_cluster_l2 __iomem *)(CONFIG_SYS_FSL_CLUSTER_1_L2);
298*4882a593Smuzhiyun 	u32 l2cfg0 = in_be32(&l2cache->l2cfg0);
299*4882a593Smuzhiyun #endif
300*4882a593Smuzhiyun 	u32 size, line_size, num_ways, num_sets;
301*4882a593Smuzhiyun 	int has_l2 = 1;
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	/* P2040/P2040E has no L2, so dont set any L2 props */
304*4882a593Smuzhiyun 	if (SVR_SOC_VER(get_svr()) == SVR_P2040)
305*4882a593Smuzhiyun 		has_l2 = 0;
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	size = (l2cfg0 & 0x3fff) * 64 * 1024;
308*4882a593Smuzhiyun 	num_ways = ((l2cfg0 >> 14) & 0x1f) + 1;
309*4882a593Smuzhiyun 	line_size = (((l2cfg0 >> 23) & 0x3) + 1) * 32;
310*4882a593Smuzhiyun 	num_sets = size / (line_size * num_ways);
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	while (off != -FDT_ERR_NOTFOUND) {
315*4882a593Smuzhiyun 		ph = (u32 *)fdt_getprop(blob, off, "next-level-cache", 0);
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 		if (ph == NULL) {
318*4882a593Smuzhiyun 			debug("no next-level-cache property\n");
319*4882a593Smuzhiyun 			goto next;
320*4882a593Smuzhiyun 		}
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 		l2_off = fdt_node_offset_by_phandle(blob, *ph);
323*4882a593Smuzhiyun 		if (l2_off < 0) {
324*4882a593Smuzhiyun 			printf("%s: %s\n", __func__, fdt_strerror(off));
325*4882a593Smuzhiyun 			goto next;
326*4882a593Smuzhiyun 		}
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 		if (has_l2) {
329*4882a593Smuzhiyun #ifdef CONFIG_SYS_CACHE_STASHING
330*4882a593Smuzhiyun 			u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", 0);
331*4882a593Smuzhiyun #if defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500)
332*4882a593Smuzhiyun 			/* Only initialize every eighth thread */
333*4882a593Smuzhiyun 			if (reg && !((*reg) % 8)) {
334*4882a593Smuzhiyun 				fdt_setprop_cell(blob, l2_off, "cache-stash-id",
335*4882a593Smuzhiyun 						 (*reg / 4) + 32 + 1);
336*4882a593Smuzhiyun 			}
337*4882a593Smuzhiyun #else
338*4882a593Smuzhiyun 			if (reg) {
339*4882a593Smuzhiyun 				fdt_setprop_cell(blob, l2_off, "cache-stash-id",
340*4882a593Smuzhiyun 						 (*reg * 2) + 32 + 1);
341*4882a593Smuzhiyun 			}
342*4882a593Smuzhiyun #endif
343*4882a593Smuzhiyun #endif
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 			fdt_setprop(blob, l2_off, "cache-unified", NULL, 0);
346*4882a593Smuzhiyun 			fdt_setprop_cell(blob, l2_off, "cache-block-size",
347*4882a593Smuzhiyun 						line_size);
348*4882a593Smuzhiyun 			fdt_setprop_cell(blob, l2_off, "cache-size", size);
349*4882a593Smuzhiyun 			fdt_setprop_cell(blob, l2_off, "cache-sets", num_sets);
350*4882a593Smuzhiyun 			fdt_setprop_cell(blob, l2_off, "cache-level", 2);
351*4882a593Smuzhiyun 			ft_fixup_l2cache_compatible(blob, l2_off);
352*4882a593Smuzhiyun 		}
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 		if (l3_off < 0) {
355*4882a593Smuzhiyun 			ph = (u32 *)fdt_getprop(blob, l2_off, "next-level-cache", 0);
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 			if (ph == NULL) {
358*4882a593Smuzhiyun 				debug("no next-level-cache property\n");
359*4882a593Smuzhiyun 				goto next;
360*4882a593Smuzhiyun 			}
361*4882a593Smuzhiyun 			l3_off = *ph;
362*4882a593Smuzhiyun 		}
363*4882a593Smuzhiyun next:
364*4882a593Smuzhiyun 		off = fdt_node_offset_by_prop_value(blob, off,
365*4882a593Smuzhiyun 				"device_type", "cpu", 4);
366*4882a593Smuzhiyun 	}
367*4882a593Smuzhiyun 	if (l3_off > 0) {
368*4882a593Smuzhiyun 		l3_off = fdt_node_offset_by_phandle(blob, l3_off);
369*4882a593Smuzhiyun 		if (l3_off < 0) {
370*4882a593Smuzhiyun 			printf("%s: %s\n", __func__, fdt_strerror(off));
371*4882a593Smuzhiyun 			return ;
372*4882a593Smuzhiyun 		}
373*4882a593Smuzhiyun 		ft_fixup_l3cache(blob, l3_off);
374*4882a593Smuzhiyun 	}
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun #else
377*4882a593Smuzhiyun #define ft_fixup_l2cache(x)
378*4882a593Smuzhiyun #endif
379*4882a593Smuzhiyun 
ft_fixup_cache(void * blob)380*4882a593Smuzhiyun static inline void ft_fixup_cache(void *blob)
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun 	int off;
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	while (off != -FDT_ERR_NOTFOUND) {
387*4882a593Smuzhiyun 		u32 l1cfg0 = mfspr(SPRN_L1CFG0);
388*4882a593Smuzhiyun 		u32 l1cfg1 = mfspr(SPRN_L1CFG1);
389*4882a593Smuzhiyun 		u32 isize, iline_size, inum_sets, inum_ways;
390*4882a593Smuzhiyun 		u32 dsize, dline_size, dnum_sets, dnum_ways;
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 		/* d-side config */
393*4882a593Smuzhiyun 		dsize = (l1cfg0 & 0x7ff) * 1024;
394*4882a593Smuzhiyun 		dnum_ways = ((l1cfg0 >> 11) & 0xff) + 1;
395*4882a593Smuzhiyun 		dline_size = (((l1cfg0 >> 23) & 0x3) + 1) * 32;
396*4882a593Smuzhiyun 		dnum_sets = dsize / (dline_size * dnum_ways);
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 		fdt_setprop_cell(blob, off, "d-cache-block-size", dline_size);
399*4882a593Smuzhiyun 		fdt_setprop_cell(blob, off, "d-cache-size", dsize);
400*4882a593Smuzhiyun 		fdt_setprop_cell(blob, off, "d-cache-sets", dnum_sets);
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun #ifdef CONFIG_SYS_CACHE_STASHING
403*4882a593Smuzhiyun 		{
404*4882a593Smuzhiyun 			u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", 0);
405*4882a593Smuzhiyun 			if (reg)
406*4882a593Smuzhiyun 				fdt_setprop_cell(blob, off, "cache-stash-id",
407*4882a593Smuzhiyun 					 (*reg * 2) + 32 + 0);
408*4882a593Smuzhiyun 		}
409*4882a593Smuzhiyun #endif
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 		/* i-side config */
412*4882a593Smuzhiyun 		isize = (l1cfg1 & 0x7ff) * 1024;
413*4882a593Smuzhiyun 		inum_ways = ((l1cfg1 >> 11) & 0xff) + 1;
414*4882a593Smuzhiyun 		iline_size = (((l1cfg1 >> 23) & 0x3) + 1) * 32;
415*4882a593Smuzhiyun 		inum_sets = isize / (iline_size * inum_ways);
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 		fdt_setprop_cell(blob, off, "i-cache-block-size", iline_size);
418*4882a593Smuzhiyun 		fdt_setprop_cell(blob, off, "i-cache-size", isize);
419*4882a593Smuzhiyun 		fdt_setprop_cell(blob, off, "i-cache-sets", inum_sets);
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 		off = fdt_node_offset_by_prop_value(blob, off,
422*4882a593Smuzhiyun 				"device_type", "cpu", 4);
423*4882a593Smuzhiyun 	}
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	ft_fixup_l2cache(blob);
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 
fdt_add_enet_stashing(void * fdt)429*4882a593Smuzhiyun void fdt_add_enet_stashing(void *fdt)
430*4882a593Smuzhiyun {
431*4882a593Smuzhiyun 	do_fixup_by_compat(fdt, "gianfar", "bd-stash", NULL, 0, 1);
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	do_fixup_by_compat_u32(fdt, "gianfar", "rx-stash-len", 96, 1);
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	do_fixup_by_compat_u32(fdt, "gianfar", "rx-stash-idx", 0, 1);
436*4882a593Smuzhiyun 	do_fixup_by_compat(fdt, "fsl,etsec2", "bd-stash", NULL, 0, 1);
437*4882a593Smuzhiyun 	do_fixup_by_compat_u32(fdt, "fsl,etsec2", "rx-stash-len", 96, 1);
438*4882a593Smuzhiyun 	do_fixup_by_compat_u32(fdt, "fsl,etsec2", "rx-stash-idx", 0, 1);
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun #if defined(CONFIG_SYS_DPAA_FMAN) || defined(CONFIG_SYS_DPAA_PME)
442*4882a593Smuzhiyun #ifdef CONFIG_SYS_DPAA_FMAN
ft_fixup_clks(void * blob,const char * compat,u32 offset,unsigned long freq)443*4882a593Smuzhiyun static void ft_fixup_clks(void *blob, const char *compat, u32 offset,
444*4882a593Smuzhiyun 			  unsigned long freq)
445*4882a593Smuzhiyun {
446*4882a593Smuzhiyun 	phys_addr_t phys = offset + CONFIG_SYS_CCSRBAR_PHYS;
447*4882a593Smuzhiyun 	int off = fdt_node_offset_by_compat_reg(blob, compat, phys);
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	if (off >= 0) {
450*4882a593Smuzhiyun 		off = fdt_setprop_cell(blob, off, "clock-frequency", freq);
451*4882a593Smuzhiyun 		if (off > 0)
452*4882a593Smuzhiyun 			printf("WARNING enable to set clock-frequency "
453*4882a593Smuzhiyun 				"for %s: %s\n", compat, fdt_strerror(off));
454*4882a593Smuzhiyun 	}
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun #endif
457*4882a593Smuzhiyun 
ft_fixup_dpaa_clks(void * blob)458*4882a593Smuzhiyun static void ft_fixup_dpaa_clks(void *blob)
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun 	sys_info_t sysinfo;
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	get_sys_info(&sysinfo);
463*4882a593Smuzhiyun #ifdef CONFIG_SYS_DPAA_FMAN
464*4882a593Smuzhiyun 	ft_fixup_clks(blob, "fsl,fman", CONFIG_SYS_FSL_FM1_OFFSET,
465*4882a593Smuzhiyun 			sysinfo.freq_fman[0]);
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun #if (CONFIG_SYS_NUM_FMAN == 2)
468*4882a593Smuzhiyun 	ft_fixup_clks(blob, "fsl,fman", CONFIG_SYS_FSL_FM2_OFFSET,
469*4882a593Smuzhiyun 			sysinfo.freq_fman[1]);
470*4882a593Smuzhiyun #endif
471*4882a593Smuzhiyun #endif
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun #ifdef CONFIG_SYS_DPAA_QBMAN
474*4882a593Smuzhiyun 	do_fixup_by_compat_u32(blob, "fsl,qman",
475*4882a593Smuzhiyun 			"clock-frequency", sysinfo.freq_qman, 1);
476*4882a593Smuzhiyun #endif
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun #ifdef CONFIG_SYS_DPAA_PME
479*4882a593Smuzhiyun 	do_fixup_by_compat_u32(blob, "fsl,pme",
480*4882a593Smuzhiyun 		"clock-frequency", sysinfo.freq_pme, 1);
481*4882a593Smuzhiyun #endif
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun #else
484*4882a593Smuzhiyun #define ft_fixup_dpaa_clks(x)
485*4882a593Smuzhiyun #endif
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun #ifdef CONFIG_QE
ft_fixup_qe_snum(void * blob)488*4882a593Smuzhiyun static void ft_fixup_qe_snum(void *blob)
489*4882a593Smuzhiyun {
490*4882a593Smuzhiyun 	unsigned int svr;
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	svr = mfspr(SPRN_SVR);
493*4882a593Smuzhiyun 	if (SVR_SOC_VER(svr) == SVR_8569) {
494*4882a593Smuzhiyun 		if(IS_SVR_REV(svr, 1, 0))
495*4882a593Smuzhiyun 			do_fixup_by_compat_u32(blob, "fsl,qe",
496*4882a593Smuzhiyun 				"fsl,qe-num-snums", 46, 1);
497*4882a593Smuzhiyun 		else
498*4882a593Smuzhiyun 			do_fixup_by_compat_u32(blob, "fsl,qe",
499*4882a593Smuzhiyun 				"fsl,qe-num-snums", 76, 1);
500*4882a593Smuzhiyun 	}
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun #endif
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun #if defined(CONFIG_ARCH_P4080)
fdt_fixup_usb(void * fdt)505*4882a593Smuzhiyun static void fdt_fixup_usb(void *fdt)
506*4882a593Smuzhiyun {
507*4882a593Smuzhiyun 	ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
508*4882a593Smuzhiyun 	u32 rcwsr11 = in_be32(&gur->rcwsr[11]);
509*4882a593Smuzhiyun 	int off;
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	off = fdt_node_offset_by_compatible(fdt, -1, "fsl,mpc85xx-usb2-mph");
512*4882a593Smuzhiyun 	if ((rcwsr11 & FSL_CORENET_RCWSR11_EC1) !=
513*4882a593Smuzhiyun 				FSL_CORENET_RCWSR11_EC1_FM1_USB1)
514*4882a593Smuzhiyun 		fdt_status_disabled(fdt, off);
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	off = fdt_node_offset_by_compatible(fdt, -1, "fsl,mpc85xx-usb2-dr");
517*4882a593Smuzhiyun 	if ((rcwsr11 & FSL_CORENET_RCWSR11_EC2) !=
518*4882a593Smuzhiyun 				FSL_CORENET_RCWSR11_EC2_USB2)
519*4882a593Smuzhiyun 		fdt_status_disabled(fdt, off);
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun #else
522*4882a593Smuzhiyun #define fdt_fixup_usb(x)
523*4882a593Smuzhiyun #endif
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun #if defined(CONFIG_ARCH_T2080) || defined(CONFIG_ARCH_T4240) || \
526*4882a593Smuzhiyun 	defined(CONFIG_ARCH_T4160)
fdt_fixup_dma3(void * blob)527*4882a593Smuzhiyun void fdt_fixup_dma3(void *blob)
528*4882a593Smuzhiyun {
529*4882a593Smuzhiyun 	/* the 3rd DMA is not functional if SRIO2 is chosen */
530*4882a593Smuzhiyun 	int nodeoff;
531*4882a593Smuzhiyun 	ccsr_gur_t __iomem *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun #define CONFIG_SYS_ELO3_DMA3 (0xffe000000 + 0x102300)
534*4882a593Smuzhiyun #if defined(CONFIG_ARCH_T2080)
535*4882a593Smuzhiyun 	u32 srds_prtcl_s2 = in_be32(&gur->rcwsr[4]) &
536*4882a593Smuzhiyun 				    FSL_CORENET2_RCWSR4_SRDS2_PRTCL;
537*4882a593Smuzhiyun 	srds_prtcl_s2 >>= FSL_CORENET2_RCWSR4_SRDS2_PRTCL_SHIFT;
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	switch (srds_prtcl_s2) {
540*4882a593Smuzhiyun 	case 0x29:
541*4882a593Smuzhiyun 	case 0x2d:
542*4882a593Smuzhiyun 	case 0x2e:
543*4882a593Smuzhiyun #elif defined(CONFIG_ARCH_T4240) || defined(CONFIG_ARCH_T4160)
544*4882a593Smuzhiyun 	u32 srds_prtcl_s4 = in_be32(&gur->rcwsr[4]) &
545*4882a593Smuzhiyun 				    FSL_CORENET2_RCWSR4_SRDS4_PRTCL;
546*4882a593Smuzhiyun 	srds_prtcl_s4 >>= FSL_CORENET2_RCWSR4_SRDS4_PRTCL_SHIFT;
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	switch (srds_prtcl_s4) {
549*4882a593Smuzhiyun 	case 6:
550*4882a593Smuzhiyun 	case 8:
551*4882a593Smuzhiyun 	case 14:
552*4882a593Smuzhiyun 	case 16:
553*4882a593Smuzhiyun #endif
554*4882a593Smuzhiyun 		nodeoff = fdt_node_offset_by_compat_reg(blob, "fsl,elo3-dma",
555*4882a593Smuzhiyun 							CONFIG_SYS_ELO3_DMA3);
556*4882a593Smuzhiyun 		if (nodeoff > 0)
557*4882a593Smuzhiyun 			fdt_status_disabled(blob, nodeoff);
558*4882a593Smuzhiyun 		else
559*4882a593Smuzhiyun 			printf("WARNING: unable to disable dma3\n");
560*4882a593Smuzhiyun 		break;
561*4882a593Smuzhiyun 	default:
562*4882a593Smuzhiyun 		break;
563*4882a593Smuzhiyun 	}
564*4882a593Smuzhiyun }
565*4882a593Smuzhiyun #else
566*4882a593Smuzhiyun #define fdt_fixup_dma3(x)
567*4882a593Smuzhiyun #endif
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun #if defined(CONFIG_ARCH_T1040)
570*4882a593Smuzhiyun static void fdt_fixup_l2_switch(void *blob)
571*4882a593Smuzhiyun {
572*4882a593Smuzhiyun 	uchar l2swaddr[6];
573*4882a593Smuzhiyun 	int node;
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 	/* The l2switch node from device-tree has
576*4882a593Smuzhiyun 	 * compatible string "vitesse-9953" */
577*4882a593Smuzhiyun 	node = fdt_node_offset_by_compatible(blob, -1, "vitesse-9953");
578*4882a593Smuzhiyun 	if (node == -FDT_ERR_NOTFOUND)
579*4882a593Smuzhiyun 		/* no l2switch node has been found */
580*4882a593Smuzhiyun 		return;
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	/* Get MAC address for the l2switch from "l2switchaddr"*/
583*4882a593Smuzhiyun 	if (!eth_env_get_enetaddr("l2switchaddr", l2swaddr)) {
584*4882a593Smuzhiyun 		printf("Warning: MAC address for l2switch not found\n");
585*4882a593Smuzhiyun 		memset(l2swaddr, 0, sizeof(l2swaddr));
586*4882a593Smuzhiyun 	}
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	/* Add MAC address to l2switch node */
589*4882a593Smuzhiyun 	fdt_setprop(blob, node, "local-mac-address", l2swaddr,
590*4882a593Smuzhiyun 		    sizeof(l2swaddr));
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun #else
593*4882a593Smuzhiyun #define fdt_fixup_l2_switch(x)
594*4882a593Smuzhiyun #endif
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun void ft_cpu_setup(void *blob, bd_t *bd)
597*4882a593Smuzhiyun {
598*4882a593Smuzhiyun 	int off;
599*4882a593Smuzhiyun 	int val;
600*4882a593Smuzhiyun 	int len;
601*4882a593Smuzhiyun 	sys_info_t sysinfo;
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	/* delete crypto node if not on an E-processor */
604*4882a593Smuzhiyun 	if (!IS_E_PROCESSOR(get_svr()))
605*4882a593Smuzhiyun 		fdt_fixup_crypto_node(blob, 0);
606*4882a593Smuzhiyun #if CONFIG_SYS_FSL_SEC_COMPAT >= 4
607*4882a593Smuzhiyun 	else {
608*4882a593Smuzhiyun 		ccsr_sec_t __iomem *sec;
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 		sec = (void __iomem *)CONFIG_SYS_FSL_SEC_ADDR;
611*4882a593Smuzhiyun 		fdt_fixup_crypto_node(blob, sec_in32(&sec->secvid_ms));
612*4882a593Smuzhiyun 	}
613*4882a593Smuzhiyun #endif
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	fdt_add_enet_stashing(blob);
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun #ifndef CONFIG_FSL_TBCLK_EXTRA_DIV
618*4882a593Smuzhiyun #define CONFIG_FSL_TBCLK_EXTRA_DIV 1
619*4882a593Smuzhiyun #endif
620*4882a593Smuzhiyun 	do_fixup_by_prop_u32(blob, "device_type", "cpu", 4,
621*4882a593Smuzhiyun 		"timebase-frequency", get_tbclk() / CONFIG_FSL_TBCLK_EXTRA_DIV,
622*4882a593Smuzhiyun 		1);
623*4882a593Smuzhiyun 	do_fixup_by_prop_u32(blob, "device_type", "cpu", 4,
624*4882a593Smuzhiyun 		"bus-frequency", bd->bi_busfreq, 1);
625*4882a593Smuzhiyun 	get_sys_info(&sysinfo);
626*4882a593Smuzhiyun 	off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
627*4882a593Smuzhiyun 	while (off != -FDT_ERR_NOTFOUND) {
628*4882a593Smuzhiyun 		u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", &len);
629*4882a593Smuzhiyun 		val = cpu_to_fdt32(sysinfo.freq_processor[(*reg) / (len / 4)]);
630*4882a593Smuzhiyun 		fdt_setprop(blob, off, "clock-frequency", &val, 4);
631*4882a593Smuzhiyun 		off = fdt_node_offset_by_prop_value(blob, off, "device_type",
632*4882a593Smuzhiyun 							"cpu", 4);
633*4882a593Smuzhiyun 	}
634*4882a593Smuzhiyun 	do_fixup_by_prop_u32(blob, "device_type", "soc", 4,
635*4882a593Smuzhiyun 		"bus-frequency", bd->bi_busfreq, 1);
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun #ifdef CONFIG_QE
638*4882a593Smuzhiyun 	ft_qe_setup(blob);
639*4882a593Smuzhiyun 	ft_fixup_qe_snum(blob);
640*4882a593Smuzhiyun #endif
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun #ifdef CONFIG_SYS_DPAA_FMAN
643*4882a593Smuzhiyun 	fdt_fixup_fman_firmware(blob);
644*4882a593Smuzhiyun #endif
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun #ifdef CONFIG_SYS_NS16550
647*4882a593Smuzhiyun 	do_fixup_by_compat_u32(blob, "ns16550",
648*4882a593Smuzhiyun 		"clock-frequency", CONFIG_SYS_NS16550_CLK, 1);
649*4882a593Smuzhiyun #endif
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun #ifdef CONFIG_CPM2
652*4882a593Smuzhiyun 	do_fixup_by_compat_u32(blob, "fsl,cpm2-scc-uart",
653*4882a593Smuzhiyun 		"current-speed", gd->baudrate, 1);
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	do_fixup_by_compat_u32(blob, "fsl,cpm2-brg",
656*4882a593Smuzhiyun 		"clock-frequency", bd->bi_brgfreq, 1);
657*4882a593Smuzhiyun #endif
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun #ifdef CONFIG_FSL_CORENET
660*4882a593Smuzhiyun 	do_fixup_by_compat_u32(blob, "fsl,qoriq-clockgen-1.0",
661*4882a593Smuzhiyun 		"clock-frequency", CONFIG_SYS_CLK_FREQ, 1);
662*4882a593Smuzhiyun 	do_fixup_by_compat_u32(blob, "fsl,qoriq-clockgen-2.0",
663*4882a593Smuzhiyun 		"clock-frequency", CONFIG_SYS_CLK_FREQ, 1);
664*4882a593Smuzhiyun 	do_fixup_by_compat_u32(blob, "fsl,mpic",
665*4882a593Smuzhiyun 		"clock-frequency", get_bus_freq(0)/2, 1);
666*4882a593Smuzhiyun #else
667*4882a593Smuzhiyun 	do_fixup_by_compat_u32(blob, "fsl,mpic",
668*4882a593Smuzhiyun 		"clock-frequency", get_bus_freq(0), 1);
669*4882a593Smuzhiyun #endif
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun 	fdt_fixup_memory(blob, (u64)bd->bi_memstart, (u64)bd->bi_memsize);
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun #ifdef CONFIG_MP
674*4882a593Smuzhiyun 	ft_fixup_cpu(blob, (u64)bd->bi_memstart + (u64)bd->bi_memsize);
675*4882a593Smuzhiyun 	ft_fixup_num_cores(blob);
676*4882a593Smuzhiyun #endif
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 	ft_fixup_cache(blob);
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun #if defined(CONFIG_FSL_ESDHC)
681*4882a593Smuzhiyun 	fdt_fixup_esdhc(blob, bd);
682*4882a593Smuzhiyun #endif
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun 	ft_fixup_dpaa_clks(blob);
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun #if defined(CONFIG_SYS_BMAN_MEM_PHYS)
687*4882a593Smuzhiyun 	fdt_portal(blob, "fsl,bman-portal", "bman-portals",
688*4882a593Smuzhiyun 			(u64)CONFIG_SYS_BMAN_MEM_PHYS,
689*4882a593Smuzhiyun 			CONFIG_SYS_BMAN_MEM_SIZE);
690*4882a593Smuzhiyun 	fdt_fixup_bportals(blob);
691*4882a593Smuzhiyun #endif
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun #if defined(CONFIG_SYS_QMAN_MEM_PHYS)
694*4882a593Smuzhiyun 	fdt_portal(blob, "fsl,qman-portal", "qman-portals",
695*4882a593Smuzhiyun 			(u64)CONFIG_SYS_QMAN_MEM_PHYS,
696*4882a593Smuzhiyun 			CONFIG_SYS_QMAN_MEM_SIZE);
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 	fdt_fixup_qportals(blob);
699*4882a593Smuzhiyun #endif
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun #ifdef CONFIG_SYS_SRIO
702*4882a593Smuzhiyun 	ft_srio_setup(blob);
703*4882a593Smuzhiyun #endif
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	/*
706*4882a593Smuzhiyun 	 * system-clock = CCB clock/2
707*4882a593Smuzhiyun 	 * Here gd->bus_clk = CCB clock
708*4882a593Smuzhiyun 	 * We are using the system clock as 1588 Timer reference
709*4882a593Smuzhiyun 	 * clock source select
710*4882a593Smuzhiyun 	 */
711*4882a593Smuzhiyun 	do_fixup_by_compat_u32(blob, "fsl,gianfar-ptp-timer",
712*4882a593Smuzhiyun 			"timer-frequency", gd->bus_clk/2, 1);
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 	/*
715*4882a593Smuzhiyun 	 * clock-freq should change to clock-frequency and
716*4882a593Smuzhiyun 	 * flexcan-v1.0 should change to p1010-flexcan respectively
717*4882a593Smuzhiyun 	 * in the future.
718*4882a593Smuzhiyun 	 */
719*4882a593Smuzhiyun 	do_fixup_by_compat_u32(blob, "fsl,flexcan-v1.0",
720*4882a593Smuzhiyun 			"clock_freq", gd->bus_clk/2, 1);
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	do_fixup_by_compat_u32(blob, "fsl,flexcan-v1.0",
723*4882a593Smuzhiyun 			"clock-frequency", gd->bus_clk/2, 1);
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 	do_fixup_by_compat_u32(blob, "fsl,p1010-flexcan",
726*4882a593Smuzhiyun 			"clock-frequency", gd->bus_clk/2, 1);
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 	fdt_fixup_usb(blob);
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 	fdt_fixup_l2_switch(blob);
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 	fdt_fixup_dma3(blob);
733*4882a593Smuzhiyun }
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun /*
736*4882a593Smuzhiyun  * For some CCSR devices, we only have the virtual address, not the physical
737*4882a593Smuzhiyun  * address.  This is because we map CCSR as a whole, so we typically don't need
738*4882a593Smuzhiyun  * a macro for the physical address of any device within CCSR.  In this case,
739*4882a593Smuzhiyun  * we calculate the physical address of that device using it's the difference
740*4882a593Smuzhiyun  * between the virtual address of the device and the virtual address of the
741*4882a593Smuzhiyun  * beginning of CCSR.
742*4882a593Smuzhiyun  */
743*4882a593Smuzhiyun #define CCSR_VIRT_TO_PHYS(x) \
744*4882a593Smuzhiyun 	(CONFIG_SYS_CCSRBAR_PHYS + ((x) - CONFIG_SYS_CCSRBAR))
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun static void msg(const char *name, uint64_t uaddr, uint64_t daddr)
747*4882a593Smuzhiyun {
748*4882a593Smuzhiyun 	printf("Warning: U-Boot configured %s at address %llx,\n"
749*4882a593Smuzhiyun 	       "but the device tree has it at %llx\n", name, uaddr, daddr);
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun /*
753*4882a593Smuzhiyun  * Verify the device tree
754*4882a593Smuzhiyun  *
755*4882a593Smuzhiyun  * This function compares several CONFIG_xxx macros that contain physical
756*4882a593Smuzhiyun  * addresses with the corresponding nodes in the device tree, to see if
757*4882a593Smuzhiyun  * the physical addresses are all correct.  For example, if
758*4882a593Smuzhiyun  * CONFIG_SYS_NS16550_COM1 is defined, then it contains the virtual address
759*4882a593Smuzhiyun  * of the first UART.  We convert this to a physical address and compare
760*4882a593Smuzhiyun  * that with the physical address of the first ns16550-compatible node
761*4882a593Smuzhiyun  * in the device tree.  If they don't match, then we display a warning.
762*4882a593Smuzhiyun  *
763*4882a593Smuzhiyun  * Returns 1 on success, 0 on failure
764*4882a593Smuzhiyun  */
765*4882a593Smuzhiyun int ft_verify_fdt(void *fdt)
766*4882a593Smuzhiyun {
767*4882a593Smuzhiyun 	uint64_t addr = 0;
768*4882a593Smuzhiyun 	int aliases;
769*4882a593Smuzhiyun 	int off;
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun 	/* First check the CCSR base address */
772*4882a593Smuzhiyun 	off = fdt_node_offset_by_prop_value(fdt, -1, "device_type", "soc", 4);
773*4882a593Smuzhiyun 	if (off > 0) {
774*4882a593Smuzhiyun 		int size;
775*4882a593Smuzhiyun 		u32 naddr;
776*4882a593Smuzhiyun 		const fdt32_t *prop;
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun 		naddr = fdt_address_cells(fdt, off);
779*4882a593Smuzhiyun 		prop = fdt_getprop(fdt, off, "ranges", &size);
780*4882a593Smuzhiyun 		addr = fdt_translate_address(fdt, off, prop + naddr);
781*4882a593Smuzhiyun 	}
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 	if (!addr) {
784*4882a593Smuzhiyun 		printf("Warning: could not determine base CCSR address in "
785*4882a593Smuzhiyun 		       "device tree\n");
786*4882a593Smuzhiyun 		/* No point in checking anything else */
787*4882a593Smuzhiyun 		return 0;
788*4882a593Smuzhiyun 	}
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 	if (addr != CONFIG_SYS_CCSRBAR_PHYS) {
791*4882a593Smuzhiyun 		msg("CCSR", CONFIG_SYS_CCSRBAR_PHYS, addr);
792*4882a593Smuzhiyun 		/* No point in checking anything else */
793*4882a593Smuzhiyun 		return 0;
794*4882a593Smuzhiyun 	}
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	/*
797*4882a593Smuzhiyun 	 * Check some nodes via aliases.  We assume that U-Boot and the device
798*4882a593Smuzhiyun 	 * tree enumerate the devices equally.  E.g. the first serial port in
799*4882a593Smuzhiyun 	 * U-Boot is the same as "serial0" in the device tree.
800*4882a593Smuzhiyun 	 */
801*4882a593Smuzhiyun 	aliases = fdt_path_offset(fdt, "/aliases");
802*4882a593Smuzhiyun 	if (aliases > 0) {
803*4882a593Smuzhiyun #ifdef CONFIG_SYS_NS16550_COM1
804*4882a593Smuzhiyun 		if (!fdt_verify_alias_address(fdt, aliases, "serial0",
805*4882a593Smuzhiyun 			CCSR_VIRT_TO_PHYS(CONFIG_SYS_NS16550_COM1)))
806*4882a593Smuzhiyun 			return 0;
807*4882a593Smuzhiyun #endif
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun #ifdef CONFIG_SYS_NS16550_COM2
810*4882a593Smuzhiyun 		if (!fdt_verify_alias_address(fdt, aliases, "serial1",
811*4882a593Smuzhiyun 			CCSR_VIRT_TO_PHYS(CONFIG_SYS_NS16550_COM2)))
812*4882a593Smuzhiyun 			return 0;
813*4882a593Smuzhiyun #endif
814*4882a593Smuzhiyun 	}
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun 	/*
817*4882a593Smuzhiyun 	 * The localbus node is typically a root node, even though the lbc
818*4882a593Smuzhiyun 	 * controller is part of CCSR.  If we were to put the lbc node under
819*4882a593Smuzhiyun 	 * the SOC node, then the 'ranges' property in the lbc node would
820*4882a593Smuzhiyun 	 * translate through the 'ranges' property of the parent SOC node, and
821*4882a593Smuzhiyun 	 * we don't want that.  Since it's a separate node, it's possible for
822*4882a593Smuzhiyun 	 * the 'reg' property to be wrong, so check it here.  For now, we
823*4882a593Smuzhiyun 	 * only check for "fsl,elbc" nodes.
824*4882a593Smuzhiyun 	 */
825*4882a593Smuzhiyun #ifdef CONFIG_SYS_LBC_ADDR
826*4882a593Smuzhiyun 	off = fdt_node_offset_by_compatible(fdt, -1, "fsl,elbc");
827*4882a593Smuzhiyun 	if (off > 0) {
828*4882a593Smuzhiyun 		const fdt32_t *reg = fdt_getprop(fdt, off, "reg", NULL);
829*4882a593Smuzhiyun 		if (reg) {
830*4882a593Smuzhiyun 			uint64_t uaddr = CCSR_VIRT_TO_PHYS(CONFIG_SYS_LBC_ADDR);
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 			addr = fdt_translate_address(fdt, off, reg);
833*4882a593Smuzhiyun 			if (uaddr != addr) {
834*4882a593Smuzhiyun 				msg("the localbus", uaddr, addr);
835*4882a593Smuzhiyun 				return 0;
836*4882a593Smuzhiyun 			}
837*4882a593Smuzhiyun 		}
838*4882a593Smuzhiyun 	}
839*4882a593Smuzhiyun #endif
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun 	return 1;
842*4882a593Smuzhiyun }
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun void fdt_del_diu(void *blob)
845*4882a593Smuzhiyun {
846*4882a593Smuzhiyun 	int nodeoff = 0;
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun 	while ((nodeoff = fdt_node_offset_by_compatible(blob, 0,
849*4882a593Smuzhiyun 				"fsl,diu")) >= 0) {
850*4882a593Smuzhiyun 		fdt_del_node(blob, nodeoff);
851*4882a593Smuzhiyun 	}
852*4882a593Smuzhiyun }
853