1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * MPC8560 FCC Fast Ethernet
3*4882a593Smuzhiyun * Copyright (c) 2003 Motorola,Inc.
4*4882a593Smuzhiyun * Xianghua Xiao, (X.Xiao@motorola.com)
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright (c) 2000 MontaVista Software, Inc. Dan Malek (dmalek@jlc.net)
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * (C) Copyright 2000 Sysgo Real-Time Solutions, GmbH <www.elinos.com>
9*4882a593Smuzhiyun * Marius Groeger <mgroeger@sysgo.de>
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun /*
15*4882a593Smuzhiyun * MPC8560 FCC Fast Ethernet
16*4882a593Smuzhiyun * Basic ET HW initialization and packet RX/TX routines
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * This code will not perform the IO port configuration. This should be
19*4882a593Smuzhiyun * done in the iop_conf_t structure specific for the board.
20*4882a593Smuzhiyun *
21*4882a593Smuzhiyun * TODO:
22*4882a593Smuzhiyun * add a PHY driver to do the negotiation
23*4882a593Smuzhiyun * reflect negotiation results in FPSMR
24*4882a593Smuzhiyun * look for ways to configure the board specific stuff elsewhere, eg.
25*4882a593Smuzhiyun * config_xxx.h or the board directory
26*4882a593Smuzhiyun */
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #include <common.h>
29*4882a593Smuzhiyun #include <malloc.h>
30*4882a593Smuzhiyun #include <asm/cpm_85xx.h>
31*4882a593Smuzhiyun #include <command.h>
32*4882a593Smuzhiyun #include <config.h>
33*4882a593Smuzhiyun #include <net.h>
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
36*4882a593Smuzhiyun #include <miiphy.h>
37*4882a593Smuzhiyun #endif
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #if defined(CONFIG_ETHER_ON_FCC) && defined(CONFIG_CMD_NET)
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun static struct ether_fcc_info_s
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun int ether_index;
44*4882a593Smuzhiyun int proff_enet;
45*4882a593Smuzhiyun ulong cpm_cr_enet_sblock;
46*4882a593Smuzhiyun ulong cpm_cr_enet_page;
47*4882a593Smuzhiyun ulong cmxfcr_mask;
48*4882a593Smuzhiyun ulong cmxfcr_value;
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun ether_fcc_info[] =
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun #ifdef CONFIG_ETHER_ON_FCC1
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun 0,
55*4882a593Smuzhiyun PROFF_FCC1,
56*4882a593Smuzhiyun CPM_CR_FCC1_SBLOCK,
57*4882a593Smuzhiyun CPM_CR_FCC1_PAGE,
58*4882a593Smuzhiyun CONFIG_SYS_CMXFCR_MASK1,
59*4882a593Smuzhiyun CONFIG_SYS_CMXFCR_VALUE1
60*4882a593Smuzhiyun },
61*4882a593Smuzhiyun #endif
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun #ifdef CONFIG_ETHER_ON_FCC2
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun 1,
66*4882a593Smuzhiyun PROFF_FCC2,
67*4882a593Smuzhiyun CPM_CR_FCC2_SBLOCK,
68*4882a593Smuzhiyun CPM_CR_FCC2_PAGE,
69*4882a593Smuzhiyun CONFIG_SYS_CMXFCR_MASK2,
70*4882a593Smuzhiyun CONFIG_SYS_CMXFCR_VALUE2
71*4882a593Smuzhiyun },
72*4882a593Smuzhiyun #endif
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun #ifdef CONFIG_ETHER_ON_FCC3
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun 2,
77*4882a593Smuzhiyun PROFF_FCC3,
78*4882a593Smuzhiyun CPM_CR_FCC3_SBLOCK,
79*4882a593Smuzhiyun CPM_CR_FCC3_PAGE,
80*4882a593Smuzhiyun CONFIG_SYS_CMXFCR_MASK3,
81*4882a593Smuzhiyun CONFIG_SYS_CMXFCR_VALUE3
82*4882a593Smuzhiyun },
83*4882a593Smuzhiyun #endif
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun /*---------------------------------------------------------------------*/
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /* Maximum input DMA size. Must be a should(?) be a multiple of 4. */
89*4882a593Smuzhiyun #define PKT_MAXDMA_SIZE 1520
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun /* The FCC stores dest/src/type, data, and checksum for receive packets. */
92*4882a593Smuzhiyun #define PKT_MAXBUF_SIZE 1518
93*4882a593Smuzhiyun #define PKT_MINBUF_SIZE 64
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* Maximum input buffer size. Must be a multiple of 32. */
96*4882a593Smuzhiyun #define PKT_MAXBLR_SIZE 1536
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun #define TOUT_LOOP 1000000
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun #define TX_BUF_CNT 2
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun static uint rxIdx; /* index of the current RX buffer */
103*4882a593Smuzhiyun static uint txIdx; /* index of the current TX buffer */
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun /*
106*4882a593Smuzhiyun * FCC Ethernet Tx and Rx buffer descriptors.
107*4882a593Smuzhiyun * Provide for Double Buffering
108*4882a593Smuzhiyun * Note: PKTBUFSRX is defined in net.h
109*4882a593Smuzhiyun */
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun typedef volatile struct rtxbd {
112*4882a593Smuzhiyun cbd_t rxbd[PKTBUFSRX];
113*4882a593Smuzhiyun cbd_t txbd[TX_BUF_CNT];
114*4882a593Smuzhiyun } RTXBD;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun /* Good news: the FCC supports external BDs! */
117*4882a593Smuzhiyun #ifdef __GNUC__
118*4882a593Smuzhiyun static RTXBD rtx __attribute__ ((aligned(8)));
119*4882a593Smuzhiyun #else
120*4882a593Smuzhiyun #error "rtx must be 64-bit aligned"
121*4882a593Smuzhiyun #endif
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun #undef ET_DEBUG
124*4882a593Smuzhiyun
fec_send(struct eth_device * dev,void * packet,int length)125*4882a593Smuzhiyun static int fec_send(struct eth_device *dev, void *packet, int length)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun int i = 0;
128*4882a593Smuzhiyun int result = 0;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun if (length <= 0) {
131*4882a593Smuzhiyun printf("fec: bad packet size: %d\n", length);
132*4882a593Smuzhiyun goto out;
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun for(i=0; rtx.txbd[txIdx].cbd_sc & BD_ENET_TX_READY; i++) {
136*4882a593Smuzhiyun if (i >= TOUT_LOOP) {
137*4882a593Smuzhiyun printf("fec: tx buffer not ready\n");
138*4882a593Smuzhiyun goto out;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun rtx.txbd[txIdx].cbd_bufaddr = (uint)packet;
143*4882a593Smuzhiyun rtx.txbd[txIdx].cbd_datlen = length;
144*4882a593Smuzhiyun rtx.txbd[txIdx].cbd_sc |= (BD_ENET_TX_READY | BD_ENET_TX_LAST | \
145*4882a593Smuzhiyun BD_ENET_TX_TC | BD_ENET_TX_PAD);
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun for(i=0; rtx.txbd[txIdx].cbd_sc & BD_ENET_TX_READY; i++) {
148*4882a593Smuzhiyun if (i >= TOUT_LOOP) {
149*4882a593Smuzhiyun printf("fec: tx error\n");
150*4882a593Smuzhiyun goto out;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun #ifdef ET_DEBUG
155*4882a593Smuzhiyun printf("cycles: 0x%x txIdx=0x%04x status: 0x%04x\n", i, txIdx,rtx.txbd[txIdx].cbd_sc);
156*4882a593Smuzhiyun printf("packets at 0x%08x, length_in_bytes=0x%x\n",(uint)packet,length);
157*4882a593Smuzhiyun for(i=0;i<(length/16 + 1);i++) {
158*4882a593Smuzhiyun printf("%08x %08x %08x %08x\n",*((uint *)rtx.txbd[txIdx].cbd_bufaddr+i*4),\
159*4882a593Smuzhiyun *((uint *)rtx.txbd[txIdx].cbd_bufaddr + i*4 + 1),*((uint *)rtx.txbd[txIdx].cbd_bufaddr + i*4 + 2), \
160*4882a593Smuzhiyun *((uint *)rtx.txbd[txIdx].cbd_bufaddr + i*4 + 3));
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun #endif
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun /* return only status bits */
165*4882a593Smuzhiyun result = rtx.txbd[txIdx].cbd_sc & BD_ENET_TX_STATS;
166*4882a593Smuzhiyun txIdx = (txIdx + 1) % TX_BUF_CNT;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun out:
169*4882a593Smuzhiyun return result;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
fec_recv(struct eth_device * dev)172*4882a593Smuzhiyun static int fec_recv(struct eth_device* dev)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun int length;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun for (;;)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun if (rtx.rxbd[rxIdx].cbd_sc & BD_ENET_RX_EMPTY) {
179*4882a593Smuzhiyun length = -1;
180*4882a593Smuzhiyun break; /* nothing received - leave for() loop */
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun length = rtx.rxbd[rxIdx].cbd_datlen;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun if (rtx.rxbd[rxIdx].cbd_sc & 0x003f) {
185*4882a593Smuzhiyun printf("fec: rx error %04x\n", rtx.rxbd[rxIdx].cbd_sc);
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun else {
188*4882a593Smuzhiyun /* Pass the packet up to the protocol layers. */
189*4882a593Smuzhiyun net_process_received_packet(net_rx_packets[rxIdx], length - 4);
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun /* Give the buffer back to the FCC. */
194*4882a593Smuzhiyun rtx.rxbd[rxIdx].cbd_datlen = 0;
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun /* wrap around buffer index when necessary */
197*4882a593Smuzhiyun if ((rxIdx + 1) >= PKTBUFSRX) {
198*4882a593Smuzhiyun rtx.rxbd[PKTBUFSRX - 1].cbd_sc = (BD_ENET_RX_WRAP | BD_ENET_RX_EMPTY);
199*4882a593Smuzhiyun rxIdx = 0;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun else {
202*4882a593Smuzhiyun rtx.rxbd[rxIdx].cbd_sc = BD_ENET_RX_EMPTY;
203*4882a593Smuzhiyun rxIdx++;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun return length;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun
fec_init(struct eth_device * dev,bd_t * bis)210*4882a593Smuzhiyun static int fec_init(struct eth_device* dev, bd_t *bis)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun struct ether_fcc_info_s * info = dev->priv;
213*4882a593Smuzhiyun int i;
214*4882a593Smuzhiyun volatile ccsr_cpm_t *cpm = (ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR;
215*4882a593Smuzhiyun volatile ccsr_cpm_cp_t *cp = &(cpm->im_cpm_cp);
216*4882a593Smuzhiyun fcc_enet_t *pram_ptr;
217*4882a593Smuzhiyun unsigned long mem_addr;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun #if 0
220*4882a593Smuzhiyun mii_discover_phy();
221*4882a593Smuzhiyun #endif
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun /* 28.9 - (1-2): ioports have been set up already */
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun /* 28.9 - (3): connect FCC's tx and rx clocks */
226*4882a593Smuzhiyun cpm->im_cpm_mux.cmxuar = 0; /* ATM */
227*4882a593Smuzhiyun cpm->im_cpm_mux.cmxfcr = (cpm->im_cpm_mux.cmxfcr & ~info->cmxfcr_mask) |
228*4882a593Smuzhiyun info->cmxfcr_value;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun /* 28.9 - (4): GFMR: disable tx/rx, CCITT CRC, set Mode Ethernet */
231*4882a593Smuzhiyun if(info->ether_index == 0) {
232*4882a593Smuzhiyun cpm->im_cpm_fcc1.gfmr = FCC_GFMR_MODE_ENET | FCC_GFMR_TCRC_32;
233*4882a593Smuzhiyun } else if (info->ether_index == 1) {
234*4882a593Smuzhiyun cpm->im_cpm_fcc2.gfmr = FCC_GFMR_MODE_ENET | FCC_GFMR_TCRC_32;
235*4882a593Smuzhiyun } else if (info->ether_index == 2) {
236*4882a593Smuzhiyun cpm->im_cpm_fcc3.gfmr = FCC_GFMR_MODE_ENET | FCC_GFMR_TCRC_32;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun /* 28.9 - (5): FPSMR: enable full duplex, select CCITT CRC for Ethernet,MII */
240*4882a593Smuzhiyun if(info->ether_index == 0) {
241*4882a593Smuzhiyun cpm->im_cpm_fcc1.fpsmr = CONFIG_SYS_FCC_PSMR | FCC_PSMR_ENCRC;
242*4882a593Smuzhiyun } else if (info->ether_index == 1){
243*4882a593Smuzhiyun cpm->im_cpm_fcc2.fpsmr = CONFIG_SYS_FCC_PSMR | FCC_PSMR_ENCRC;
244*4882a593Smuzhiyun } else if (info->ether_index == 2){
245*4882a593Smuzhiyun cpm->im_cpm_fcc3.fpsmr = CONFIG_SYS_FCC_PSMR | FCC_PSMR_ENCRC;
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun /* 28.9 - (6): FDSR: Ethernet Syn */
249*4882a593Smuzhiyun if(info->ether_index == 0) {
250*4882a593Smuzhiyun cpm->im_cpm_fcc1.fdsr = 0xD555;
251*4882a593Smuzhiyun } else if (info->ether_index == 1) {
252*4882a593Smuzhiyun cpm->im_cpm_fcc2.fdsr = 0xD555;
253*4882a593Smuzhiyun } else if (info->ether_index == 2) {
254*4882a593Smuzhiyun cpm->im_cpm_fcc3.fdsr = 0xD555;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun /* reset indeces to current rx/tx bd (see eth_send()/eth_rx()) */
258*4882a593Smuzhiyun rxIdx = 0;
259*4882a593Smuzhiyun txIdx = 0;
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun /* Setup Receiver Buffer Descriptors */
262*4882a593Smuzhiyun for (i = 0; i < PKTBUFSRX; i++)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun rtx.rxbd[i].cbd_sc = BD_ENET_RX_EMPTY;
265*4882a593Smuzhiyun rtx.rxbd[i].cbd_datlen = 0;
266*4882a593Smuzhiyun rtx.rxbd[i].cbd_bufaddr = (uint)net_rx_packets[i];
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun rtx.rxbd[PKTBUFSRX - 1].cbd_sc |= BD_ENET_RX_WRAP;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun /* Setup Ethernet Transmitter Buffer Descriptors */
271*4882a593Smuzhiyun for (i = 0; i < TX_BUF_CNT; i++)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun rtx.txbd[i].cbd_sc = 0;
274*4882a593Smuzhiyun rtx.txbd[i].cbd_datlen = 0;
275*4882a593Smuzhiyun rtx.txbd[i].cbd_bufaddr = 0;
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun rtx.txbd[TX_BUF_CNT - 1].cbd_sc |= BD_ENET_TX_WRAP;
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun /* 28.9 - (7): initialize parameter ram */
280*4882a593Smuzhiyun pram_ptr = (fcc_enet_t *)&(cpm->im_dprambase[info->proff_enet]);
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun /* clear whole structure to make sure all reserved fields are zero */
283*4882a593Smuzhiyun memset((void*)pram_ptr, 0, sizeof(fcc_enet_t));
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun /*
286*4882a593Smuzhiyun * common Parameter RAM area
287*4882a593Smuzhiyun *
288*4882a593Smuzhiyun * Allocate space in the reserved FCC area of DPRAM for the
289*4882a593Smuzhiyun * internal buffers. No one uses this space (yet), so we
290*4882a593Smuzhiyun * can do this. Later, we will add resource management for
291*4882a593Smuzhiyun * this area.
292*4882a593Smuzhiyun * CPM_FCC_SPECIAL_BASE: 0xB000 for MPC8540, MPC8560
293*4882a593Smuzhiyun * 0x9000 for MPC8541, MPC8555
294*4882a593Smuzhiyun */
295*4882a593Smuzhiyun mem_addr = CPM_FCC_SPECIAL_BASE + ((info->ether_index) * 64);
296*4882a593Smuzhiyun pram_ptr->fen_genfcc.fcc_riptr = mem_addr;
297*4882a593Smuzhiyun pram_ptr->fen_genfcc.fcc_tiptr = mem_addr+32;
298*4882a593Smuzhiyun /*
299*4882a593Smuzhiyun * Set maximum bytes per receive buffer.
300*4882a593Smuzhiyun * It must be a multiple of 32.
301*4882a593Smuzhiyun */
302*4882a593Smuzhiyun pram_ptr->fen_genfcc.fcc_mrblr = PKT_MAXBLR_SIZE; /* 1536 */
303*4882a593Smuzhiyun /* localbus SDRAM should be preferred */
304*4882a593Smuzhiyun pram_ptr->fen_genfcc.fcc_rstate = (CPMFCR_GBL | CPMFCR_EB |
305*4882a593Smuzhiyun CONFIG_SYS_CPMFCR_RAMTYPE) << 24;
306*4882a593Smuzhiyun pram_ptr->fen_genfcc.fcc_rbase = (unsigned int)(&rtx.rxbd[rxIdx]);
307*4882a593Smuzhiyun pram_ptr->fen_genfcc.fcc_rbdstat = 0;
308*4882a593Smuzhiyun pram_ptr->fen_genfcc.fcc_rbdlen = 0;
309*4882a593Smuzhiyun pram_ptr->fen_genfcc.fcc_rdptr = 0;
310*4882a593Smuzhiyun /* localbus SDRAM should be preferred */
311*4882a593Smuzhiyun pram_ptr->fen_genfcc.fcc_tstate = (CPMFCR_GBL | CPMFCR_EB |
312*4882a593Smuzhiyun CONFIG_SYS_CPMFCR_RAMTYPE) << 24;
313*4882a593Smuzhiyun pram_ptr->fen_genfcc.fcc_tbase = (unsigned int)(&rtx.txbd[txIdx]);
314*4882a593Smuzhiyun pram_ptr->fen_genfcc.fcc_tbdstat = 0;
315*4882a593Smuzhiyun pram_ptr->fen_genfcc.fcc_tbdlen = 0;
316*4882a593Smuzhiyun pram_ptr->fen_genfcc.fcc_tdptr = 0;
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun /* protocol-specific area */
319*4882a593Smuzhiyun pram_ptr->fen_statbuf = 0x0;
320*4882a593Smuzhiyun pram_ptr->fen_cmask = 0xdebb20e3; /* CRC mask */
321*4882a593Smuzhiyun pram_ptr->fen_cpres = 0xffffffff; /* CRC preset */
322*4882a593Smuzhiyun pram_ptr->fen_crcec = 0;
323*4882a593Smuzhiyun pram_ptr->fen_alec = 0;
324*4882a593Smuzhiyun pram_ptr->fen_disfc = 0;
325*4882a593Smuzhiyun pram_ptr->fen_retlim = 15; /* Retry limit threshold */
326*4882a593Smuzhiyun pram_ptr->fen_retcnt = 0;
327*4882a593Smuzhiyun pram_ptr->fen_pper = 0;
328*4882a593Smuzhiyun pram_ptr->fen_boffcnt = 0;
329*4882a593Smuzhiyun pram_ptr->fen_gaddrh = 0;
330*4882a593Smuzhiyun pram_ptr->fen_gaddrl = 0;
331*4882a593Smuzhiyun pram_ptr->fen_mflr = PKT_MAXBUF_SIZE; /* maximum frame length register */
332*4882a593Smuzhiyun /*
333*4882a593Smuzhiyun * Set Ethernet station address.
334*4882a593Smuzhiyun *
335*4882a593Smuzhiyun * This is supplied in the board information structure, so we
336*4882a593Smuzhiyun * copy that into the controller.
337*4882a593Smuzhiyun * So far we have only been given one Ethernet address. We make
338*4882a593Smuzhiyun * it unique by setting a few bits in the upper byte of the
339*4882a593Smuzhiyun * non-static part of the address.
340*4882a593Smuzhiyun */
341*4882a593Smuzhiyun #define ea eth_get_ethaddr()
342*4882a593Smuzhiyun pram_ptr->fen_paddrh = (ea[5] << 8) + ea[4];
343*4882a593Smuzhiyun pram_ptr->fen_paddrm = (ea[3] << 8) + ea[2];
344*4882a593Smuzhiyun pram_ptr->fen_paddrl = (ea[1] << 8) + ea[0];
345*4882a593Smuzhiyun #undef ea
346*4882a593Smuzhiyun pram_ptr->fen_ibdcount = 0;
347*4882a593Smuzhiyun pram_ptr->fen_ibdstart = 0;
348*4882a593Smuzhiyun pram_ptr->fen_ibdend = 0;
349*4882a593Smuzhiyun pram_ptr->fen_txlen = 0;
350*4882a593Smuzhiyun pram_ptr->fen_iaddrh = 0; /* disable hash */
351*4882a593Smuzhiyun pram_ptr->fen_iaddrl = 0;
352*4882a593Smuzhiyun pram_ptr->fen_minflr = PKT_MINBUF_SIZE; /* minimum frame length register: 64 */
353*4882a593Smuzhiyun /* pad pointer. use tiptr since we don't need a specific padding char */
354*4882a593Smuzhiyun pram_ptr->fen_padptr = pram_ptr->fen_genfcc.fcc_tiptr;
355*4882a593Smuzhiyun pram_ptr->fen_maxd1 = PKT_MAXDMA_SIZE; /* maximum DMA1 length:1520 */
356*4882a593Smuzhiyun pram_ptr->fen_maxd2 = PKT_MAXDMA_SIZE; /* maximum DMA2 length:1520 */
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun #if defined(ET_DEBUG)
359*4882a593Smuzhiyun printf("parm_ptr(0xff788500) = %p\n",pram_ptr);
360*4882a593Smuzhiyun printf("pram_ptr->fen_genfcc.fcc_rbase %08x\n",
361*4882a593Smuzhiyun pram_ptr->fen_genfcc.fcc_rbase);
362*4882a593Smuzhiyun printf("pram_ptr->fen_genfcc.fcc_tbase %08x\n",
363*4882a593Smuzhiyun pram_ptr->fen_genfcc.fcc_tbase);
364*4882a593Smuzhiyun #endif
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun /* 28.9 - (8)(9): clear out events in FCCE */
367*4882a593Smuzhiyun /* 28.9 - (9): FCCM: mask all events */
368*4882a593Smuzhiyun if(info->ether_index == 0) {
369*4882a593Smuzhiyun cpm->im_cpm_fcc1.fcce = ~0x0;
370*4882a593Smuzhiyun cpm->im_cpm_fcc1.fccm = 0;
371*4882a593Smuzhiyun } else if (info->ether_index == 1) {
372*4882a593Smuzhiyun cpm->im_cpm_fcc2.fcce = ~0x0;
373*4882a593Smuzhiyun cpm->im_cpm_fcc2.fccm = 0;
374*4882a593Smuzhiyun } else if (info->ether_index == 2) {
375*4882a593Smuzhiyun cpm->im_cpm_fcc3.fcce = ~0x0;
376*4882a593Smuzhiyun cpm->im_cpm_fcc3.fccm = 0;
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun /* 28.9 - (10-12): we don't use ethernet interrupts */
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun /* 28.9 - (13)
382*4882a593Smuzhiyun *
383*4882a593Smuzhiyun * Let's re-initialize the channel now. We have to do it later
384*4882a593Smuzhiyun * than the manual describes because we have just now finished
385*4882a593Smuzhiyun * the BD initialization.
386*4882a593Smuzhiyun */
387*4882a593Smuzhiyun cp->cpcr = mk_cr_cmd(info->cpm_cr_enet_page,
388*4882a593Smuzhiyun info->cpm_cr_enet_sblock,
389*4882a593Smuzhiyun 0x0c,
390*4882a593Smuzhiyun CPM_CR_INIT_TRX) | CPM_CR_FLG;
391*4882a593Smuzhiyun do {
392*4882a593Smuzhiyun __asm__ __volatile__ ("eieio");
393*4882a593Smuzhiyun } while (cp->cpcr & CPM_CR_FLG);
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun /* 28.9 - (14): enable tx/rx in gfmr */
396*4882a593Smuzhiyun if(info->ether_index == 0) {
397*4882a593Smuzhiyun cpm->im_cpm_fcc1.gfmr |= FCC_GFMR_ENT | FCC_GFMR_ENR;
398*4882a593Smuzhiyun } else if (info->ether_index == 1) {
399*4882a593Smuzhiyun cpm->im_cpm_fcc2.gfmr |= FCC_GFMR_ENT | FCC_GFMR_ENR;
400*4882a593Smuzhiyun } else if (info->ether_index == 2) {
401*4882a593Smuzhiyun cpm->im_cpm_fcc3.gfmr |= FCC_GFMR_ENT | FCC_GFMR_ENR;
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun return 1;
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun
fec_halt(struct eth_device * dev)407*4882a593Smuzhiyun static void fec_halt(struct eth_device* dev)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun struct ether_fcc_info_s * info = dev->priv;
410*4882a593Smuzhiyun volatile ccsr_cpm_t *cpm = (ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR;
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun /* write GFMR: disable tx/rx */
413*4882a593Smuzhiyun if(info->ether_index == 0) {
414*4882a593Smuzhiyun cpm->im_cpm_fcc1.gfmr &= ~(FCC_GFMR_ENT | FCC_GFMR_ENR);
415*4882a593Smuzhiyun } else if(info->ether_index == 1) {
416*4882a593Smuzhiyun cpm->im_cpm_fcc2.gfmr &= ~(FCC_GFMR_ENT | FCC_GFMR_ENR);
417*4882a593Smuzhiyun } else if(info->ether_index == 2) {
418*4882a593Smuzhiyun cpm->im_cpm_fcc3.gfmr &= ~(FCC_GFMR_ENT | FCC_GFMR_ENR);
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun
fec_initialize(bd_t * bis)422*4882a593Smuzhiyun int fec_initialize(bd_t *bis)
423*4882a593Smuzhiyun {
424*4882a593Smuzhiyun struct eth_device* dev;
425*4882a593Smuzhiyun int i;
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(ether_fcc_info); i++)
428*4882a593Smuzhiyun {
429*4882a593Smuzhiyun dev = (struct eth_device*) malloc(sizeof *dev);
430*4882a593Smuzhiyun memset(dev, 0, sizeof *dev);
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun sprintf(dev->name, "FCC%d",
433*4882a593Smuzhiyun ether_fcc_info[i].ether_index + 1);
434*4882a593Smuzhiyun dev->priv = ðer_fcc_info[i];
435*4882a593Smuzhiyun dev->init = fec_init;
436*4882a593Smuzhiyun dev->halt = fec_halt;
437*4882a593Smuzhiyun dev->send = fec_send;
438*4882a593Smuzhiyun dev->recv = fec_recv;
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun eth_register(dev);
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun #if (defined(CONFIG_MII) || defined(CONFIG_CMD_MII)) \
443*4882a593Smuzhiyun && defined(CONFIG_BITBANGMII)
444*4882a593Smuzhiyun int retval;
445*4882a593Smuzhiyun struct mii_dev *mdiodev = mdio_alloc();
446*4882a593Smuzhiyun if (!mdiodev)
447*4882a593Smuzhiyun return -ENOMEM;
448*4882a593Smuzhiyun strncpy(mdiodev->name, dev->name, MDIO_NAME_LEN);
449*4882a593Smuzhiyun mdiodev->read = bb_miiphy_read;
450*4882a593Smuzhiyun mdiodev->write = bb_miiphy_write;
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun retval = mdio_register(mdiodev);
453*4882a593Smuzhiyun if (retval < 0)
454*4882a593Smuzhiyun return retval;
455*4882a593Smuzhiyun #endif
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun return 1;
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun #endif
462