1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2010-2011 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <command.h>
9*4882a593Smuzhiyun #include <linux/compiler.h>
10*4882a593Smuzhiyun #include <fsl_errata.h>
11*4882a593Smuzhiyun #include <asm/processor.h>
12*4882a593Smuzhiyun #include <fsl_usb.h>
13*4882a593Smuzhiyun #include "fsl_corenet_serdes.h"
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_A004849
16*4882a593Smuzhiyun /*
17*4882a593Smuzhiyun * This work-around is implemented in PBI, so just check to see if the
18*4882a593Smuzhiyun * work-around was actually applied. To do this, we check for specific data
19*4882a593Smuzhiyun * at specific addresses in DCSR.
20*4882a593Smuzhiyun *
21*4882a593Smuzhiyun * Array offsets[] contains a list of offsets within DCSR. According to the
22*4882a593Smuzhiyun * erratum document, the value at each offset should be 2.
23*4882a593Smuzhiyun */
check_erratum_a4849(uint32_t svr)24*4882a593Smuzhiyun static void check_erratum_a4849(uint32_t svr)
25*4882a593Smuzhiyun {
26*4882a593Smuzhiyun void __iomem *dcsr = (void *)CONFIG_SYS_DCSRBAR + 0xb0000;
27*4882a593Smuzhiyun unsigned int i;
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #if defined(CONFIG_ARCH_P2041) || defined(CONFIG_ARCH_P3041)
30*4882a593Smuzhiyun static const uint8_t offsets[] = {
31*4882a593Smuzhiyun 0x50, 0x54, 0x58, 0x90, 0x94, 0x98
32*4882a593Smuzhiyun };
33*4882a593Smuzhiyun #endif
34*4882a593Smuzhiyun #ifdef CONFIG_ARCH_P4080
35*4882a593Smuzhiyun static const uint8_t offsets[] = {
36*4882a593Smuzhiyun 0x60, 0x64, 0x68, 0x6c, 0xa0, 0xa4, 0xa8, 0xac
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun #endif
39*4882a593Smuzhiyun uint32_t x108; /* The value that should be at offset 0x108 */
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(offsets); i++) {
42*4882a593Smuzhiyun if (in_be32(dcsr + offsets[i]) != 2) {
43*4882a593Smuzhiyun printf("Work-around for Erratum A004849 is not enabled\n");
44*4882a593Smuzhiyun return;
45*4882a593Smuzhiyun }
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #if defined(CONFIG_ARCH_P2041) || defined(CONFIG_ARCH_P3041)
49*4882a593Smuzhiyun x108 = 0x12;
50*4882a593Smuzhiyun #endif
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #ifdef CONFIG_ARCH_P4080
53*4882a593Smuzhiyun /*
54*4882a593Smuzhiyun * For P4080, the erratum document says that the value at offset 0x108
55*4882a593Smuzhiyun * should be 0x12 on rev2, or 0x1c on rev3.
56*4882a593Smuzhiyun */
57*4882a593Smuzhiyun if (SVR_MAJ(svr) == 2)
58*4882a593Smuzhiyun x108 = 0x12;
59*4882a593Smuzhiyun if (SVR_MAJ(svr) == 3)
60*4882a593Smuzhiyun x108 = 0x1c;
61*4882a593Smuzhiyun #endif
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun if (in_be32(dcsr + 0x108) != x108) {
64*4882a593Smuzhiyun printf("Work-around for Erratum A004849 is not enabled\n");
65*4882a593Smuzhiyun return;
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun /* Everything matches, so the erratum work-around was applied */
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun printf("Work-around for Erratum A004849 enabled\n");
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun #endif
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_A004580
75*4882a593Smuzhiyun /*
76*4882a593Smuzhiyun * This work-around is implemented in PBI, so just check to see if the
77*4882a593Smuzhiyun * work-around was actually applied. To do this, we check for specific data
78*4882a593Smuzhiyun * at specific addresses in the SerDes register block.
79*4882a593Smuzhiyun *
80*4882a593Smuzhiyun * The work-around says that for each SerDes lane, write BnTTLCRy0 =
81*4882a593Smuzhiyun * 0x1B00_0001, Register 2 = 0x0088_0000, and Register 3 = 0x4000_0000.
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun */
check_erratum_a4580(uint32_t svr)84*4882a593Smuzhiyun static void check_erratum_a4580(uint32_t svr)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun const serdes_corenet_t __iomem *srds_regs =
87*4882a593Smuzhiyun (void *)CONFIG_SYS_FSL_CORENET_SERDES_ADDR;
88*4882a593Smuzhiyun unsigned int lane;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun for (lane = 0; lane < SRDS_MAX_LANES; lane++) {
91*4882a593Smuzhiyun if (serdes_lane_enabled(lane)) {
92*4882a593Smuzhiyun const struct serdes_lane __iomem *srds_lane =
93*4882a593Smuzhiyun &srds_regs->lane[serdes_get_lane_idx(lane)];
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /*
96*4882a593Smuzhiyun * Verify that the values we were supposed to write in
97*4882a593Smuzhiyun * the PBI are actually there. Also, the lower 15
98*4882a593Smuzhiyun * bits of res4[3] should be the same as the upper 15
99*4882a593Smuzhiyun * bits of res4[1].
100*4882a593Smuzhiyun */
101*4882a593Smuzhiyun if ((in_be32(&srds_lane->ttlcr0) != 0x1b000001) ||
102*4882a593Smuzhiyun (in_be32(&srds_lane->res4[1]) != 0x880000) ||
103*4882a593Smuzhiyun (in_be32(&srds_lane->res4[3]) != 0x40000044)) {
104*4882a593Smuzhiyun printf("Work-around for Erratum A004580 is "
105*4882a593Smuzhiyun "not enabled\n");
106*4882a593Smuzhiyun return;
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun /* Everything matches, so the erratum work-around was applied */
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun printf("Work-around for Erratum A004580 enabled\n");
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun #endif
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_A007212
118*4882a593Smuzhiyun /*
119*4882a593Smuzhiyun * This workaround can be implemented in PBI, or by u-boot.
120*4882a593Smuzhiyun */
check_erratum_a007212(void)121*4882a593Smuzhiyun static void check_erratum_a007212(void)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun u32 __iomem *plldgdcr = (void *)(CONFIG_SYS_DCSRBAR + 0x21c20);
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun if (in_be32(plldgdcr) & 0x1fe) {
126*4882a593Smuzhiyun /* check if PLL ratio is set by workaround */
127*4882a593Smuzhiyun puts("Work-around for Erratum A007212 enabled\n");
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun #endif
131*4882a593Smuzhiyun
do_errata(cmd_tbl_t * cmdtp,int flag,int argc,char * const argv[])132*4882a593Smuzhiyun static int do_errata(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_NMG_CPU_A011
135*4882a593Smuzhiyun extern int enable_cpu_a011_workaround;
136*4882a593Smuzhiyun #endif
137*4882a593Smuzhiyun __maybe_unused u32 svr = get_svr();
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun #if defined(CONFIG_FSL_SATA_V2) && defined(CONFIG_SYS_FSL_ERRATUM_SATA_A001)
140*4882a593Smuzhiyun if (IS_SVR_REV(svr, 1, 0)) {
141*4882a593Smuzhiyun switch (SVR_SOC_VER(svr)) {
142*4882a593Smuzhiyun case SVR_P1013:
143*4882a593Smuzhiyun case SVR_P1022:
144*4882a593Smuzhiyun puts("Work-around for Erratum SATA A001 enabled\n");
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun #endif
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun #if defined(CONFIG_SYS_P4080_ERRATUM_SERDES8)
150*4882a593Smuzhiyun puts("Work-around for Erratum SERDES8 enabled\n");
151*4882a593Smuzhiyun #endif
152*4882a593Smuzhiyun #if defined(CONFIG_SYS_P4080_ERRATUM_SERDES9)
153*4882a593Smuzhiyun puts("Work-around for Erratum SERDES9 enabled\n");
154*4882a593Smuzhiyun #endif
155*4882a593Smuzhiyun #if defined(CONFIG_SYS_P4080_ERRATUM_SERDES_A005)
156*4882a593Smuzhiyun puts("Work-around for Erratum SERDES-A005 enabled\n");
157*4882a593Smuzhiyun #endif
158*4882a593Smuzhiyun #if defined(CONFIG_SYS_P4080_ERRATUM_CPU22)
159*4882a593Smuzhiyun if (SVR_MAJ(svr) < 3)
160*4882a593Smuzhiyun puts("Work-around for Erratum CPU22 enabled\n");
161*4882a593Smuzhiyun #endif
162*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_NMG_CPU_A011
163*4882a593Smuzhiyun /*
164*4882a593Smuzhiyun * NMG_CPU_A011 applies to P4080 rev 1.0, 2.0, fixed in 3.0
165*4882a593Smuzhiyun * also applies to P3041 rev 1.0, 1.1, P2041 rev 1.0, 1.1
166*4882a593Smuzhiyun * The SVR has been checked by cpu_init_r().
167*4882a593Smuzhiyun */
168*4882a593Smuzhiyun if (enable_cpu_a011_workaround)
169*4882a593Smuzhiyun puts("Work-around for Erratum CPU-A011 enabled\n");
170*4882a593Smuzhiyun #endif
171*4882a593Smuzhiyun #if defined(CONFIG_SYS_FSL_ERRATUM_CPU_A003999)
172*4882a593Smuzhiyun puts("Work-around for Erratum CPU-A003999 enabled\n");
173*4882a593Smuzhiyun #endif
174*4882a593Smuzhiyun #if defined(CONFIG_SYS_FSL_ERRATUM_DDR_A003474)
175*4882a593Smuzhiyun puts("Work-around for Erratum DDR-A003474 enabled\n");
176*4882a593Smuzhiyun #endif
177*4882a593Smuzhiyun #if defined(CONFIG_SYS_FSL_ERRATUM_DDR_MSYNC_IN)
178*4882a593Smuzhiyun puts("Work-around for DDR MSYNC_IN Erratum enabled\n");
179*4882a593Smuzhiyun #endif
180*4882a593Smuzhiyun #if defined(CONFIG_SYS_FSL_ERRATUM_ESDHC111)
181*4882a593Smuzhiyun puts("Work-around for Erratum ESDHC111 enabled\n");
182*4882a593Smuzhiyun #endif
183*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_A004468
184*4882a593Smuzhiyun puts("Work-around for Erratum A004468 enabled\n");
185*4882a593Smuzhiyun #endif
186*4882a593Smuzhiyun #if defined(CONFIG_SYS_FSL_ERRATUM_ESDHC135)
187*4882a593Smuzhiyun puts("Work-around for Erratum ESDHC135 enabled\n");
188*4882a593Smuzhiyun #endif
189*4882a593Smuzhiyun #if defined(CONFIG_SYS_FSL_ERRATUM_ESDHC13)
190*4882a593Smuzhiyun if (SVR_MAJ(svr) < 3)
191*4882a593Smuzhiyun puts("Work-around for Erratum ESDHC13 enabled\n");
192*4882a593Smuzhiyun #endif
193*4882a593Smuzhiyun #if defined(CONFIG_SYS_FSL_ERRATUM_ESDHC_A001)
194*4882a593Smuzhiyun puts("Work-around for Erratum ESDHC-A001 enabled\n");
195*4882a593Smuzhiyun #endif
196*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_CPC_A002
197*4882a593Smuzhiyun puts("Work-around for Erratum CPC-A002 enabled\n");
198*4882a593Smuzhiyun #endif
199*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_CPC_A003
200*4882a593Smuzhiyun puts("Work-around for Erratum CPC-A003 enabled\n");
201*4882a593Smuzhiyun #endif
202*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_ELBC_A001
203*4882a593Smuzhiyun puts("Work-around for Erratum ELBC-A001 enabled\n");
204*4882a593Smuzhiyun #endif
205*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_DDR_A003
206*4882a593Smuzhiyun puts("Work-around for Erratum DDR-A003 enabled\n");
207*4882a593Smuzhiyun #endif
208*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_DDR_115
209*4882a593Smuzhiyun puts("Work-around for Erratum DDR115 enabled\n");
210*4882a593Smuzhiyun #endif
211*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134
212*4882a593Smuzhiyun puts("Work-around for Erratum DDR111 enabled\n");
213*4882a593Smuzhiyun puts("Work-around for Erratum DDR134 enabled\n");
214*4882a593Smuzhiyun #endif
215*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_IFC_A002769
216*4882a593Smuzhiyun puts("Work-around for Erratum IFC-A002769 enabled\n");
217*4882a593Smuzhiyun #endif
218*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_P1010_A003549
219*4882a593Smuzhiyun puts("Work-around for Erratum P1010-A003549 enabled\n");
220*4882a593Smuzhiyun #endif
221*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_IFC_A003399
222*4882a593Smuzhiyun puts("Work-around for Erratum IFC A-003399 enabled\n");
223*4882a593Smuzhiyun #endif
224*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_NMG_DDR120
225*4882a593Smuzhiyun if ((SVR_MAJ(svr) == 1) || IS_SVR_REV(svr, 2, 0))
226*4882a593Smuzhiyun puts("Work-around for Erratum NMG DDR120 enabled\n");
227*4882a593Smuzhiyun #endif
228*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_NMG_LBC103
229*4882a593Smuzhiyun puts("Work-around for Erratum NMG_LBC103 enabled\n");
230*4882a593Smuzhiyun #endif
231*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_NMG_ETSEC129
232*4882a593Smuzhiyun if ((SVR_MAJ(svr) == 1) || IS_SVR_REV(svr, 2, 0))
233*4882a593Smuzhiyun puts("Work-around for Erratum NMG ETSEC129 enabled\n");
234*4882a593Smuzhiyun #endif
235*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_A004508
236*4882a593Smuzhiyun puts("Work-around for Erratum A004508 enabled\n");
237*4882a593Smuzhiyun #endif
238*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_A004510
239*4882a593Smuzhiyun puts("Work-around for Erratum A004510 enabled\n");
240*4882a593Smuzhiyun #endif
241*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_SRIO_A004034
242*4882a593Smuzhiyun puts("Work-around for Erratum SRIO-A004034 enabled\n");
243*4882a593Smuzhiyun #endif
244*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_A_004934
245*4882a593Smuzhiyun puts("Work-around for Erratum A004934 enabled\n");
246*4882a593Smuzhiyun #endif
247*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_A005871
248*4882a593Smuzhiyun if (IS_SVR_REV(svr, 1, 0))
249*4882a593Smuzhiyun puts("Work-around for Erratum A005871 enabled\n");
250*4882a593Smuzhiyun #endif
251*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_A006475
252*4882a593Smuzhiyun if (SVR_MAJ(get_svr()) == 1)
253*4882a593Smuzhiyun puts("Work-around for Erratum A006475 enabled\n");
254*4882a593Smuzhiyun #endif
255*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_A006384
256*4882a593Smuzhiyun if (SVR_MAJ(get_svr()) == 1)
257*4882a593Smuzhiyun puts("Work-around for Erratum A006384 enabled\n");
258*4882a593Smuzhiyun #endif
259*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_A004849
260*4882a593Smuzhiyun /* This work-around is implemented in PBI, so just check for it */
261*4882a593Smuzhiyun check_erratum_a4849(svr);
262*4882a593Smuzhiyun #endif
263*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_A004580
264*4882a593Smuzhiyun /* This work-around is implemented in PBI, so just check for it */
265*4882a593Smuzhiyun check_erratum_a4580(svr);
266*4882a593Smuzhiyun #endif
267*4882a593Smuzhiyun #ifdef CONFIG_SYS_P4080_ERRATUM_PCIE_A003
268*4882a593Smuzhiyun puts("Work-around for Erratum PCIe-A003 enabled\n");
269*4882a593Smuzhiyun #endif
270*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_USB14
271*4882a593Smuzhiyun puts("Work-around for Erratum USB14 enabled\n");
272*4882a593Smuzhiyun #endif
273*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_A007186
274*4882a593Smuzhiyun if (has_erratum_a007186())
275*4882a593Smuzhiyun puts("Work-around for Erratum A007186 enabled\n");
276*4882a593Smuzhiyun #endif
277*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_A006593
278*4882a593Smuzhiyun puts("Work-around for Erratum A006593 enabled\n");
279*4882a593Smuzhiyun #endif
280*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_A006379
281*4882a593Smuzhiyun if (has_erratum_a006379())
282*4882a593Smuzhiyun puts("Work-around for Erratum A006379 enabled\n");
283*4882a593Smuzhiyun #endif
284*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_SEC_A003571
285*4882a593Smuzhiyun if (IS_SVR_REV(svr, 1, 0))
286*4882a593Smuzhiyun puts("Work-around for Erratum A003571 enabled\n");
287*4882a593Smuzhiyun #endif
288*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_A005812
289*4882a593Smuzhiyun puts("Work-around for Erratum A-005812 enabled\n");
290*4882a593Smuzhiyun #endif
291*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_A005125
292*4882a593Smuzhiyun puts("Work-around for Erratum A005125 enabled\n");
293*4882a593Smuzhiyun #endif
294*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_A007075
295*4882a593Smuzhiyun if (has_erratum_a007075())
296*4882a593Smuzhiyun puts("Work-around for Erratum A007075 enabled\n");
297*4882a593Smuzhiyun #endif
298*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_A007798
299*4882a593Smuzhiyun if (has_erratum_a007798())
300*4882a593Smuzhiyun puts("Work-around for Erratum A007798 enabled\n");
301*4882a593Smuzhiyun #endif
302*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_A004477
303*4882a593Smuzhiyun if (has_erratum_a004477())
304*4882a593Smuzhiyun puts("Work-around for Erratum A004477 enabled\n");
305*4882a593Smuzhiyun #endif
306*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_I2C_A004447
307*4882a593Smuzhiyun if ((SVR_SOC_VER(svr) == SVR_8548 && IS_SVR_REV(svr, 3, 1)) ||
308*4882a593Smuzhiyun (SVR_REV(svr) <= CONFIG_SYS_FSL_A004447_SVR_REV))
309*4882a593Smuzhiyun puts("Work-around for Erratum I2C-A004447 enabled\n");
310*4882a593Smuzhiyun #endif
311*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_A006261
312*4882a593Smuzhiyun if (has_erratum_a006261())
313*4882a593Smuzhiyun puts("Work-around for Erratum A006261 enabled\n");
314*4882a593Smuzhiyun #endif
315*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_A007212
316*4882a593Smuzhiyun check_erratum_a007212();
317*4882a593Smuzhiyun #endif
318*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_A005434
319*4882a593Smuzhiyun puts("Work-around for Erratum A-005434 enabled\n");
320*4882a593Smuzhiyun #endif
321*4882a593Smuzhiyun #if defined(CONFIG_SYS_FSL_ERRATUM_A008044) && \
322*4882a593Smuzhiyun defined(CONFIG_A008044_WORKAROUND)
323*4882a593Smuzhiyun if (IS_SVR_REV(svr, 1, 0))
324*4882a593Smuzhiyun puts("Work-around for Erratum A-008044 enabled\n");
325*4882a593Smuzhiyun #endif
326*4882a593Smuzhiyun #if defined(CONFIG_SYS_FSL_B4860QDS_XFI_ERR) && \
327*4882a593Smuzhiyun (defined(CONFIG_TARGET_B4860QDS) || defined(CONFIG_TARGET_B4420QDS))
328*4882a593Smuzhiyun puts("Work-around for Erratum XFI on B4860QDS enabled\n");
329*4882a593Smuzhiyun #endif
330*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_A009663
331*4882a593Smuzhiyun puts("Work-around for Erratum A009663 enabled\n");
332*4882a593Smuzhiyun #endif
333*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_A007907
334*4882a593Smuzhiyun puts("Work-around for Erratum A007907 enabled\n");
335*4882a593Smuzhiyun #endif
336*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_A007815
337*4882a593Smuzhiyun puts("Work-around for Erratum A007815 enabled\n");
338*4882a593Smuzhiyun #endif
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun return 0;
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun U_BOOT_CMD(
344*4882a593Smuzhiyun errata, 1, 0, do_errata,
345*4882a593Smuzhiyun "Report errata workarounds",
346*4882a593Smuzhiyun ""
347*4882a593Smuzhiyun );
348