1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * Copyright (C) 1998 Dan Malek <dmalek@jlc.net> 3*4882a593Smuzhiyun * Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se> 4*4882a593Smuzhiyun * Copyright (C) 2000, 2001,2002 Wolfgang Denk <wd@denx.de> 5*4882a593Smuzhiyun * Copyright Freescale Semiconductor, Inc. 2004, 2006, 2008. 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 8*4882a593Smuzhiyun */ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun/* 11*4882a593Smuzhiyun * U-Boot - Startup Code for MPC83xx PowerPC based Embedded Boards 12*4882a593Smuzhiyun */ 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun#include <asm-offsets.h> 15*4882a593Smuzhiyun#include <config.h> 16*4882a593Smuzhiyun#include <mpc83xx.h> 17*4882a593Smuzhiyun#include <version.h> 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun#define CONFIG_83XX 1 /* needed for Linux kernel header files*/ 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun#include <ppc_asm.tmpl> 22*4882a593Smuzhiyun#include <ppc_defs.h> 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun#include <asm/cache.h> 25*4882a593Smuzhiyun#include <asm/mmu.h> 26*4882a593Smuzhiyun#include <asm/u-boot.h> 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun/* We don't want the MMU yet. 29*4882a593Smuzhiyun */ 30*4882a593Smuzhiyun#undef MSR_KERNEL 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun/* 33*4882a593Smuzhiyun * Floating Point enable, Machine Check and Recoverable Interr. 34*4882a593Smuzhiyun */ 35*4882a593Smuzhiyun#ifdef DEBUG 36*4882a593Smuzhiyun#define MSR_KERNEL (MSR_FP|MSR_RI) 37*4882a593Smuzhiyun#else 38*4882a593Smuzhiyun#define MSR_KERNEL (MSR_FP|MSR_ME|MSR_RI) 39*4882a593Smuzhiyun#endif 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun#if defined(CONFIG_NAND_SPL) || \ 42*4882a593Smuzhiyun (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)) 43*4882a593Smuzhiyun#define MINIMAL_SPL 44*4882a593Smuzhiyun#endif 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun#if !defined(CONFIG_SPL_BUILD) && !defined(CONFIG_NAND_SPL) && \ 47*4882a593Smuzhiyun !defined(CONFIG_SYS_RAMBOOT) 48*4882a593Smuzhiyun#define CONFIG_SYS_FLASHBOOT 49*4882a593Smuzhiyun#endif 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun/* 52*4882a593Smuzhiyun * Set up GOT: Global Offset Table 53*4882a593Smuzhiyun * 54*4882a593Smuzhiyun * Use r12 to access the GOT 55*4882a593Smuzhiyun */ 56*4882a593Smuzhiyun START_GOT 57*4882a593Smuzhiyun GOT_ENTRY(_GOT2_TABLE_) 58*4882a593Smuzhiyun GOT_ENTRY(__bss_start) 59*4882a593Smuzhiyun GOT_ENTRY(__bss_end) 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun#ifndef MINIMAL_SPL 62*4882a593Smuzhiyun GOT_ENTRY(_FIXUP_TABLE_) 63*4882a593Smuzhiyun GOT_ENTRY(_start) 64*4882a593Smuzhiyun GOT_ENTRY(_start_of_vectors) 65*4882a593Smuzhiyun GOT_ENTRY(_end_of_vectors) 66*4882a593Smuzhiyun GOT_ENTRY(transfer_to_handler) 67*4882a593Smuzhiyun#endif 68*4882a593Smuzhiyun END_GOT 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun/* 71*4882a593Smuzhiyun * The Hard Reset Configuration Word (HRCW) table is in the first 64 72*4882a593Smuzhiyun * (0x40) bytes of flash. It has 8 bytes, but each byte is repeated 8 73*4882a593Smuzhiyun * times so the processor can fetch it out of flash whether the flash 74*4882a593Smuzhiyun * is 8, 16, 32, or 64 bits wide (hardware trickery). 75*4882a593Smuzhiyun */ 76*4882a593Smuzhiyun .text 77*4882a593Smuzhiyun#define _HRCW_TABLE_ENTRY(w) \ 78*4882a593Smuzhiyun .fill 8,1,(((w)>>24)&0xff); \ 79*4882a593Smuzhiyun .fill 8,1,(((w)>>16)&0xff); \ 80*4882a593Smuzhiyun .fill 8,1,(((w)>> 8)&0xff); \ 81*4882a593Smuzhiyun .fill 8,1,(((w) )&0xff) 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun _HRCW_TABLE_ENTRY(CONFIG_SYS_HRCW_LOW) 84*4882a593Smuzhiyun _HRCW_TABLE_ENTRY(CONFIG_SYS_HRCW_HIGH) 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun/* 87*4882a593Smuzhiyun * Magic number and version string - put it after the HRCW since it 88*4882a593Smuzhiyun * cannot be first in flash like it is in many other processors. 89*4882a593Smuzhiyun */ 90*4882a593Smuzhiyun .long 0x27051956 /* U-Boot Magic Number */ 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun .globl version_string 93*4882a593Smuzhiyunversion_string: 94*4882a593Smuzhiyun .ascii U_BOOT_VERSION_STRING, "\0" 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun .align 2 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun .globl enable_addr_trans 99*4882a593Smuzhiyunenable_addr_trans: 100*4882a593Smuzhiyun /* enable address translation */ 101*4882a593Smuzhiyun mfmsr r5 102*4882a593Smuzhiyun ori r5, r5, (MSR_IR | MSR_DR) 103*4882a593Smuzhiyun mtmsr r5 104*4882a593Smuzhiyun isync 105*4882a593Smuzhiyun blr 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun .globl disable_addr_trans 108*4882a593Smuzhiyundisable_addr_trans: 109*4882a593Smuzhiyun /* disable address translation */ 110*4882a593Smuzhiyun mflr r4 111*4882a593Smuzhiyun mfmsr r3 112*4882a593Smuzhiyun andi. r0, r3, (MSR_IR | MSR_DR) 113*4882a593Smuzhiyun beqlr 114*4882a593Smuzhiyun andc r3, r3, r0 115*4882a593Smuzhiyun mtspr SRR0, r4 116*4882a593Smuzhiyun mtspr SRR1, r3 117*4882a593Smuzhiyun rfi 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun .globl ppcDWstore 120*4882a593SmuzhiyunppcDWstore: 121*4882a593Smuzhiyun lfd 1, 0(r4) 122*4882a593Smuzhiyun stfd 1, 0(r3) 123*4882a593Smuzhiyun blr 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun .globl ppcDWload 126*4882a593SmuzhiyunppcDWload: 127*4882a593Smuzhiyun lfd 1, 0(r3) 128*4882a593Smuzhiyun stfd 1, 0(r4) 129*4882a593Smuzhiyun blr 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun#ifndef CONFIG_DEFAULT_IMMR 132*4882a593Smuzhiyun#error CONFIG_DEFAULT_IMMR must be defined 133*4882a593Smuzhiyun#endif /* CONFIG_DEFAULT_IMMR */ 134*4882a593Smuzhiyun#ifndef CONFIG_SYS_IMMR 135*4882a593Smuzhiyun#define CONFIG_SYS_IMMR CONFIG_DEFAULT_IMMR 136*4882a593Smuzhiyun#endif /* CONFIG_SYS_IMMR */ 137*4882a593Smuzhiyun 138*4882a593Smuzhiyun/* 139*4882a593Smuzhiyun * After configuration, a system reset exception is executed using the 140*4882a593Smuzhiyun * vector at offset 0x100 relative to the base set by MSR[IP]. If 141*4882a593Smuzhiyun * MSR[IP] is 0, the base address is 0x00000000. If MSR[IP] is 1, the 142*4882a593Smuzhiyun * base address is 0xfff00000. In the case of a Power On Reset or Hard 143*4882a593Smuzhiyun * Reset, the value of MSR[IP] is determined by the CIP field in the 144*4882a593Smuzhiyun * HRCW. 145*4882a593Smuzhiyun * 146*4882a593Smuzhiyun * Other bits in the HRCW set up the Base Address and Port Size in BR0. 147*4882a593Smuzhiyun * This determines the location of the boot ROM (flash or EPROM) in the 148*4882a593Smuzhiyun * processor's address space at boot time. As long as the HRCW is set up 149*4882a593Smuzhiyun * so that we eventually end up executing the code below when the 150*4882a593Smuzhiyun * processor executes the reset exception, the actual values used should 151*4882a593Smuzhiyun * not matter. 152*4882a593Smuzhiyun * 153*4882a593Smuzhiyun * Once we have got here, the address mask in OR0 is cleared so that the 154*4882a593Smuzhiyun * bottom 32K of the boot ROM is effectively repeated all throughout the 155*4882a593Smuzhiyun * processor's address space, after which we can jump to the absolute 156*4882a593Smuzhiyun * address at which the boot ROM was linked at compile time, and proceed 157*4882a593Smuzhiyun * to initialise the memory controller without worrying if the rug will 158*4882a593Smuzhiyun * be pulled out from under us, so to speak (it will be fine as long as 159*4882a593Smuzhiyun * we configure BR0 with the same boot ROM link address). 160*4882a593Smuzhiyun */ 161*4882a593Smuzhiyun . = EXC_OFF_SYS_RESET 162*4882a593Smuzhiyun 163*4882a593Smuzhiyun .globl _start 164*4882a593Smuzhiyun_start: /* time t 0 */ 165*4882a593Smuzhiyun lis r4, CONFIG_DEFAULT_IMMR@h 166*4882a593Smuzhiyun nop 167*4882a593Smuzhiyun 168*4882a593Smuzhiyun mfmsr r5 /* save msr contents */ 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun /* 83xx manuals prescribe a specific sequence for updating IMMRBAR. */ 171*4882a593Smuzhiyun bl 1f 172*4882a593Smuzhiyun1: mflr r7 173*4882a593Smuzhiyun 174*4882a593Smuzhiyun lis r3, CONFIG_SYS_IMMR@h 175*4882a593Smuzhiyun ori r3, r3, CONFIG_SYS_IMMR@l 176*4882a593Smuzhiyun 177*4882a593Smuzhiyun lwz r6, IMMRBAR(r4) 178*4882a593Smuzhiyun isync 179*4882a593Smuzhiyun 180*4882a593Smuzhiyun stw r3, IMMRBAR(r4) 181*4882a593Smuzhiyun lwz r6, 0(r7) /* Arbitrary external load */ 182*4882a593Smuzhiyun isync 183*4882a593Smuzhiyun 184*4882a593Smuzhiyun lwz r6, IMMRBAR(r3) 185*4882a593Smuzhiyun isync 186*4882a593Smuzhiyun 187*4882a593Smuzhiyun /* Initialise the E300 processor core */ 188*4882a593Smuzhiyun /*------------------------------------------*/ 189*4882a593Smuzhiyun 190*4882a593Smuzhiyun#if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_MPC83XX_WAIT_FOR_NAND)) || \ 191*4882a593Smuzhiyun defined(CONFIG_NAND_SPL) 192*4882a593Smuzhiyun /* The FCM begins execution after only the first page 193*4882a593Smuzhiyun * is loaded. Wait for the rest before branching 194*4882a593Smuzhiyun * to another flash page. 195*4882a593Smuzhiyun */ 196*4882a593Smuzhiyun1: lwz r6, 0x50b0(r3) 197*4882a593Smuzhiyun andi. r6, r6, 1 198*4882a593Smuzhiyun beq 1b 199*4882a593Smuzhiyun#endif 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun bl init_e300_core 202*4882a593Smuzhiyun 203*4882a593Smuzhiyun#ifdef CONFIG_SYS_FLASHBOOT 204*4882a593Smuzhiyun 205*4882a593Smuzhiyun /* Inflate flash location so it appears everywhere, calculate */ 206*4882a593Smuzhiyun /* the absolute address in final location of the FLASH, jump */ 207*4882a593Smuzhiyun /* there and deflate the flash size back to minimal size */ 208*4882a593Smuzhiyun /*------------------------------------------------------------*/ 209*4882a593Smuzhiyun bl map_flash_by_law1 210*4882a593Smuzhiyun lis r4, (CONFIG_SYS_MONITOR_BASE)@h 211*4882a593Smuzhiyun ori r4, r4, (CONFIG_SYS_MONITOR_BASE)@l 212*4882a593Smuzhiyun addi r5, r4, in_flash - _start + EXC_OFF_SYS_RESET 213*4882a593Smuzhiyun mtlr r5 214*4882a593Smuzhiyun blr 215*4882a593Smuzhiyunin_flash: 216*4882a593Smuzhiyun#if 1 /* Remapping flash with LAW0. */ 217*4882a593Smuzhiyun bl remap_flash_by_law0 218*4882a593Smuzhiyun#endif 219*4882a593Smuzhiyun#endif /* CONFIG_SYS_FLASHBOOT */ 220*4882a593Smuzhiyun 221*4882a593Smuzhiyun /* setup the bats */ 222*4882a593Smuzhiyun bl setup_bats 223*4882a593Smuzhiyun sync 224*4882a593Smuzhiyun 225*4882a593Smuzhiyun /* 226*4882a593Smuzhiyun * Cache must be enabled here for stack-in-cache trick. 227*4882a593Smuzhiyun * This means we need to enable the BATS. 228*4882a593Smuzhiyun * This means: 229*4882a593Smuzhiyun * 1) for the EVB, original gt regs need to be mapped 230*4882a593Smuzhiyun * 2) need to have an IBAT for the 0xf region, 231*4882a593Smuzhiyun * we are running there! 232*4882a593Smuzhiyun * Cache should be turned on after BATs, since by default 233*4882a593Smuzhiyun * everything is write-through. 234*4882a593Smuzhiyun * The init-mem BAT can be reused after reloc. The old 235*4882a593Smuzhiyun * gt-regs BAT can be reused after board_init_f calls 236*4882a593Smuzhiyun * board_early_init_f (EVB only). 237*4882a593Smuzhiyun */ 238*4882a593Smuzhiyun /* enable address translation */ 239*4882a593Smuzhiyun bl enable_addr_trans 240*4882a593Smuzhiyun sync 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun /* enable the data cache */ 243*4882a593Smuzhiyun bl dcache_enable 244*4882a593Smuzhiyun sync 245*4882a593Smuzhiyun#ifdef CONFIG_SYS_INIT_RAM_LOCK 246*4882a593Smuzhiyun bl lock_ram_in_cache 247*4882a593Smuzhiyun sync 248*4882a593Smuzhiyun#endif 249*4882a593Smuzhiyun 250*4882a593Smuzhiyun /* set up the stack pointer in our newly created 251*4882a593Smuzhiyun * cache-ram; use r3 to keep the new SP for now to 252*4882a593Smuzhiyun * avoid overiding the SP it uselessly */ 253*4882a593Smuzhiyun lis r3, (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_GBL_DATA_OFFSET)@h 254*4882a593Smuzhiyun ori r3, r3, (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_GBL_DATA_OFFSET)@l 255*4882a593Smuzhiyun 256*4882a593Smuzhiyun /* r4 = end of GD area */ 257*4882a593Smuzhiyun addi r4, r3, GENERATED_GBL_DATA_SIZE 258*4882a593Smuzhiyun 259*4882a593Smuzhiyun /* Zero GD area */ 260*4882a593Smuzhiyun li r0, 0 261*4882a593Smuzhiyun1: 262*4882a593Smuzhiyun subi r4, r4, 1 263*4882a593Smuzhiyun stb r0, 0(r4) 264*4882a593Smuzhiyun cmplw r3, r4 265*4882a593Smuzhiyun bne 1b 266*4882a593Smuzhiyun 267*4882a593Smuzhiyun#if CONFIG_VAL(SYS_MALLOC_F_LEN) 268*4882a593Smuzhiyun 269*4882a593Smuzhiyun#if CONFIG_VAL(SYS_MALLOC_F_LEN) + GENERATED_GBL_DATA_SIZE > CONFIG_SYS_INIT_RAM_SIZE 270*4882a593Smuzhiyun#error "SYS_MALLOC_F_LEN too large to fit into initial RAM." 271*4882a593Smuzhiyun#endif 272*4882a593Smuzhiyun 273*4882a593Smuzhiyun /* r3 = new stack pointer / pre-reloc malloc area */ 274*4882a593Smuzhiyun subi r3, r3, CONFIG_VAL(SYS_MALLOC_F_LEN) 275*4882a593Smuzhiyun 276*4882a593Smuzhiyun /* Set pointer to pre-reloc malloc area in GD */ 277*4882a593Smuzhiyun stw r3, GD_MALLOC_BASE(r4) 278*4882a593Smuzhiyun#endif 279*4882a593Smuzhiyun li r0, 0 /* Make room for stack frame header and */ 280*4882a593Smuzhiyun stwu r0, -4(r3) /* clear final stack frame so that */ 281*4882a593Smuzhiyun stwu r0, -4(r3) /* stack backtraces terminate cleanly */ 282*4882a593Smuzhiyun 283*4882a593Smuzhiyun /* Finally, actually set SP */ 284*4882a593Smuzhiyun mr r1, r3 285*4882a593Smuzhiyun 286*4882a593Smuzhiyun /* let the C-code set up the rest */ 287*4882a593Smuzhiyun /* */ 288*4882a593Smuzhiyun /* Be careful to keep code relocatable & stack humble */ 289*4882a593Smuzhiyun /*------------------------------------------------------*/ 290*4882a593Smuzhiyun 291*4882a593Smuzhiyun GET_GOT /* initialize GOT access */ 292*4882a593Smuzhiyun 293*4882a593Smuzhiyun /* r3: IMMR */ 294*4882a593Smuzhiyun lis r3, CONFIG_SYS_IMMR@h 295*4882a593Smuzhiyun /* run low-level CPU init code (in Flash)*/ 296*4882a593Smuzhiyun bl cpu_init_f 297*4882a593Smuzhiyun 298*4882a593Smuzhiyun /* run 1st part of board init code (in Flash)*/ 299*4882a593Smuzhiyun li r3, 0 /* clear boot_flag for calling board_init_f */ 300*4882a593Smuzhiyun bl board_init_f 301*4882a593Smuzhiyun 302*4882a593Smuzhiyun /* NOTREACHED - board_init_f() does not return */ 303*4882a593Smuzhiyun 304*4882a593Smuzhiyun#ifndef MINIMAL_SPL 305*4882a593Smuzhiyun/* 306*4882a593Smuzhiyun * Vector Table 307*4882a593Smuzhiyun */ 308*4882a593Smuzhiyun 309*4882a593Smuzhiyun .globl _start_of_vectors 310*4882a593Smuzhiyun_start_of_vectors: 311*4882a593Smuzhiyun 312*4882a593Smuzhiyun/* Machine check */ 313*4882a593Smuzhiyun STD_EXCEPTION(0x200, MachineCheck, MachineCheckException) 314*4882a593Smuzhiyun 315*4882a593Smuzhiyun/* Data Storage exception. */ 316*4882a593Smuzhiyun STD_EXCEPTION(0x300, DataStorage, UnknownException) 317*4882a593Smuzhiyun 318*4882a593Smuzhiyun/* Instruction Storage exception. */ 319*4882a593Smuzhiyun STD_EXCEPTION(0x400, InstStorage, UnknownException) 320*4882a593Smuzhiyun 321*4882a593Smuzhiyun/* External Interrupt exception. */ 322*4882a593Smuzhiyun#ifndef FIXME 323*4882a593Smuzhiyun STD_EXCEPTION(0x500, ExtInterrupt, external_interrupt) 324*4882a593Smuzhiyun#endif 325*4882a593Smuzhiyun 326*4882a593Smuzhiyun/* Alignment exception. */ 327*4882a593Smuzhiyun . = 0x600 328*4882a593SmuzhiyunAlignment: 329*4882a593Smuzhiyun EXCEPTION_PROLOG(SRR0, SRR1) 330*4882a593Smuzhiyun mfspr r4,DAR 331*4882a593Smuzhiyun stw r4,_DAR(r21) 332*4882a593Smuzhiyun mfspr r5,DSISR 333*4882a593Smuzhiyun stw r5,_DSISR(r21) 334*4882a593Smuzhiyun addi r3,r1,STACK_FRAME_OVERHEAD 335*4882a593Smuzhiyun EXC_XFER_TEMPLATE(Alignment, AlignmentException, MSR_KERNEL, COPY_EE) 336*4882a593Smuzhiyun 337*4882a593Smuzhiyun/* Program check exception */ 338*4882a593Smuzhiyun . = 0x700 339*4882a593SmuzhiyunProgramCheck: 340*4882a593Smuzhiyun EXCEPTION_PROLOG(SRR0, SRR1) 341*4882a593Smuzhiyun addi r3,r1,STACK_FRAME_OVERHEAD 342*4882a593Smuzhiyun EXC_XFER_TEMPLATE(ProgramCheck, ProgramCheckException, 343*4882a593Smuzhiyun MSR_KERNEL, COPY_EE) 344*4882a593Smuzhiyun 345*4882a593Smuzhiyun STD_EXCEPTION(0x800, FPUnavailable, UnknownException) 346*4882a593Smuzhiyun 347*4882a593Smuzhiyun /* I guess we could implement decrementer, and may have 348*4882a593Smuzhiyun * to someday for timekeeping. 349*4882a593Smuzhiyun */ 350*4882a593Smuzhiyun STD_EXCEPTION(0x900, Decrementer, timer_interrupt) 351*4882a593Smuzhiyun 352*4882a593Smuzhiyun STD_EXCEPTION(0xa00, Trap_0a, UnknownException) 353*4882a593Smuzhiyun STD_EXCEPTION(0xb00, Trap_0b, UnknownException) 354*4882a593Smuzhiyun STD_EXCEPTION(0xc00, SystemCall, UnknownException) 355*4882a593Smuzhiyun STD_EXCEPTION(0xd00, SingleStep, UnknownException) 356*4882a593Smuzhiyun 357*4882a593Smuzhiyun STD_EXCEPTION(0xe00, Trap_0e, UnknownException) 358*4882a593Smuzhiyun STD_EXCEPTION(0xf00, Trap_0f, UnknownException) 359*4882a593Smuzhiyun 360*4882a593Smuzhiyun STD_EXCEPTION(0x1000, InstructionTLBMiss, UnknownException) 361*4882a593Smuzhiyun STD_EXCEPTION(0x1100, DataLoadTLBMiss, UnknownException) 362*4882a593Smuzhiyun STD_EXCEPTION(0x1200, DataStoreTLBMiss, UnknownException) 363*4882a593Smuzhiyun#ifdef DEBUG 364*4882a593Smuzhiyun . = 0x1300 365*4882a593Smuzhiyun /* 366*4882a593Smuzhiyun * This exception occurs when the program counter matches the 367*4882a593Smuzhiyun * Instruction Address Breakpoint Register (IABR). 368*4882a593Smuzhiyun * 369*4882a593Smuzhiyun * I want the cpu to halt if this occurs so I can hunt around 370*4882a593Smuzhiyun * with the debugger and look at things. 371*4882a593Smuzhiyun * 372*4882a593Smuzhiyun * When DEBUG is defined, both machine check enable (in the MSR) 373*4882a593Smuzhiyun * and checkstop reset enable (in the reset mode register) are 374*4882a593Smuzhiyun * turned off and so a checkstop condition will result in the cpu 375*4882a593Smuzhiyun * halting. 376*4882a593Smuzhiyun * 377*4882a593Smuzhiyun * I force the cpu into a checkstop condition by putting an illegal 378*4882a593Smuzhiyun * instruction here (at least this is the theory). 379*4882a593Smuzhiyun * 380*4882a593Smuzhiyun * well - that didnt work, so just do an infinite loop! 381*4882a593Smuzhiyun */ 382*4882a593Smuzhiyun1: b 1b 383*4882a593Smuzhiyun#else 384*4882a593Smuzhiyun STD_EXCEPTION(0x1300, InstructionBreakpoint, DebugException) 385*4882a593Smuzhiyun#endif 386*4882a593Smuzhiyun STD_EXCEPTION(0x1400, SMI, UnknownException) 387*4882a593Smuzhiyun 388*4882a593Smuzhiyun STD_EXCEPTION(0x1500, Trap_15, UnknownException) 389*4882a593Smuzhiyun STD_EXCEPTION(0x1600, Trap_16, UnknownException) 390*4882a593Smuzhiyun STD_EXCEPTION(0x1700, Trap_17, UnknownException) 391*4882a593Smuzhiyun STD_EXCEPTION(0x1800, Trap_18, UnknownException) 392*4882a593Smuzhiyun STD_EXCEPTION(0x1900, Trap_19, UnknownException) 393*4882a593Smuzhiyun STD_EXCEPTION(0x1a00, Trap_1a, UnknownException) 394*4882a593Smuzhiyun STD_EXCEPTION(0x1b00, Trap_1b, UnknownException) 395*4882a593Smuzhiyun STD_EXCEPTION(0x1c00, Trap_1c, UnknownException) 396*4882a593Smuzhiyun STD_EXCEPTION(0x1d00, Trap_1d, UnknownException) 397*4882a593Smuzhiyun STD_EXCEPTION(0x1e00, Trap_1e, UnknownException) 398*4882a593Smuzhiyun STD_EXCEPTION(0x1f00, Trap_1f, UnknownException) 399*4882a593Smuzhiyun STD_EXCEPTION(0x2000, Trap_20, UnknownException) 400*4882a593Smuzhiyun STD_EXCEPTION(0x2100, Trap_21, UnknownException) 401*4882a593Smuzhiyun STD_EXCEPTION(0x2200, Trap_22, UnknownException) 402*4882a593Smuzhiyun STD_EXCEPTION(0x2300, Trap_23, UnknownException) 403*4882a593Smuzhiyun STD_EXCEPTION(0x2400, Trap_24, UnknownException) 404*4882a593Smuzhiyun STD_EXCEPTION(0x2500, Trap_25, UnknownException) 405*4882a593Smuzhiyun STD_EXCEPTION(0x2600, Trap_26, UnknownException) 406*4882a593Smuzhiyun STD_EXCEPTION(0x2700, Trap_27, UnknownException) 407*4882a593Smuzhiyun STD_EXCEPTION(0x2800, Trap_28, UnknownException) 408*4882a593Smuzhiyun STD_EXCEPTION(0x2900, Trap_29, UnknownException) 409*4882a593Smuzhiyun STD_EXCEPTION(0x2a00, Trap_2a, UnknownException) 410*4882a593Smuzhiyun STD_EXCEPTION(0x2b00, Trap_2b, UnknownException) 411*4882a593Smuzhiyun STD_EXCEPTION(0x2c00, Trap_2c, UnknownException) 412*4882a593Smuzhiyun STD_EXCEPTION(0x2d00, Trap_2d, UnknownException) 413*4882a593Smuzhiyun STD_EXCEPTION(0x2e00, Trap_2e, UnknownException) 414*4882a593Smuzhiyun STD_EXCEPTION(0x2f00, Trap_2f, UnknownException) 415*4882a593Smuzhiyun 416*4882a593Smuzhiyun 417*4882a593Smuzhiyun .globl _end_of_vectors 418*4882a593Smuzhiyun_end_of_vectors: 419*4882a593Smuzhiyun 420*4882a593Smuzhiyun . = 0x3000 421*4882a593Smuzhiyun 422*4882a593Smuzhiyun/* 423*4882a593Smuzhiyun * This code finishes saving the registers to the exception frame 424*4882a593Smuzhiyun * and jumps to the appropriate handler for the exception. 425*4882a593Smuzhiyun * Register r21 is pointer into trap frame, r1 has new stack pointer. 426*4882a593Smuzhiyun */ 427*4882a593Smuzhiyun .globl transfer_to_handler 428*4882a593Smuzhiyuntransfer_to_handler: 429*4882a593Smuzhiyun stw r22,_NIP(r21) 430*4882a593Smuzhiyun lis r22,MSR_POW@h 431*4882a593Smuzhiyun andc r23,r23,r22 432*4882a593Smuzhiyun stw r23,_MSR(r21) 433*4882a593Smuzhiyun SAVE_GPR(7, r21) 434*4882a593Smuzhiyun SAVE_4GPRS(8, r21) 435*4882a593Smuzhiyun SAVE_8GPRS(12, r21) 436*4882a593Smuzhiyun SAVE_8GPRS(24, r21) 437*4882a593Smuzhiyun mflr r23 438*4882a593Smuzhiyun andi. r24,r23,0x3f00 /* get vector offset */ 439*4882a593Smuzhiyun stw r24,TRAP(r21) 440*4882a593Smuzhiyun li r22,0 441*4882a593Smuzhiyun stw r22,RESULT(r21) 442*4882a593Smuzhiyun lwz r24,0(r23) /* virtual address of handler */ 443*4882a593Smuzhiyun lwz r23,4(r23) /* where to go when done */ 444*4882a593Smuzhiyun mtspr SRR0,r24 445*4882a593Smuzhiyun mtspr SRR1,r20 446*4882a593Smuzhiyun mtlr r23 447*4882a593Smuzhiyun SYNC 448*4882a593Smuzhiyun rfi /* jump to handler, enable MMU */ 449*4882a593Smuzhiyun 450*4882a593Smuzhiyunint_return: 451*4882a593Smuzhiyun mfmsr r28 /* Disable interrupts */ 452*4882a593Smuzhiyun li r4,0 453*4882a593Smuzhiyun ori r4,r4,MSR_EE 454*4882a593Smuzhiyun andc r28,r28,r4 455*4882a593Smuzhiyun SYNC /* Some chip revs need this... */ 456*4882a593Smuzhiyun mtmsr r28 457*4882a593Smuzhiyun SYNC 458*4882a593Smuzhiyun lwz r2,_CTR(r1) 459*4882a593Smuzhiyun lwz r0,_LINK(r1) 460*4882a593Smuzhiyun mtctr r2 461*4882a593Smuzhiyun mtlr r0 462*4882a593Smuzhiyun lwz r2,_XER(r1) 463*4882a593Smuzhiyun lwz r0,_CCR(r1) 464*4882a593Smuzhiyun mtspr XER,r2 465*4882a593Smuzhiyun mtcrf 0xFF,r0 466*4882a593Smuzhiyun REST_10GPRS(3, r1) 467*4882a593Smuzhiyun REST_10GPRS(13, r1) 468*4882a593Smuzhiyun REST_8GPRS(23, r1) 469*4882a593Smuzhiyun REST_GPR(31, r1) 470*4882a593Smuzhiyun lwz r2,_NIP(r1) /* Restore environment */ 471*4882a593Smuzhiyun lwz r0,_MSR(r1) 472*4882a593Smuzhiyun mtspr SRR0,r2 473*4882a593Smuzhiyun mtspr SRR1,r0 474*4882a593Smuzhiyun lwz r0,GPR0(r1) 475*4882a593Smuzhiyun lwz r2,GPR2(r1) 476*4882a593Smuzhiyun lwz r1,GPR1(r1) 477*4882a593Smuzhiyun SYNC 478*4882a593Smuzhiyun rfi 479*4882a593Smuzhiyun#endif /* !MINIMAL_SPL */ 480*4882a593Smuzhiyun 481*4882a593Smuzhiyun/* 482*4882a593Smuzhiyun * This code initialises the E300 processor core 483*4882a593Smuzhiyun * (conforms to PowerPC 603e spec) 484*4882a593Smuzhiyun * Note: expects original MSR contents to be in r5. 485*4882a593Smuzhiyun */ 486*4882a593Smuzhiyun .globl init_e300_core 487*4882a593Smuzhiyuninit_e300_core: /* time t 10 */ 488*4882a593Smuzhiyun /* Initialize machine status; enable machine check interrupt */ 489*4882a593Smuzhiyun /*-----------------------------------------------------------*/ 490*4882a593Smuzhiyun 491*4882a593Smuzhiyun li r3, MSR_KERNEL /* Set ME and RI flags */ 492*4882a593Smuzhiyun rlwimi r3, r5, 0, 25, 25 /* preserve IP bit set by HRCW */ 493*4882a593Smuzhiyun#ifdef DEBUG 494*4882a593Smuzhiyun rlwimi r3, r5, 0, 21, 22 /* debugger might set SE & BE bits */ 495*4882a593Smuzhiyun#endif 496*4882a593Smuzhiyun SYNC /* Some chip revs need this... */ 497*4882a593Smuzhiyun mtmsr r3 498*4882a593Smuzhiyun SYNC 499*4882a593Smuzhiyun mtspr SRR1, r3 /* Make SRR1 match MSR */ 500*4882a593Smuzhiyun 501*4882a593Smuzhiyun 502*4882a593Smuzhiyun lis r3, CONFIG_SYS_IMMR@h 503*4882a593Smuzhiyun#if defined(CONFIG_WATCHDOG) 504*4882a593Smuzhiyun /* Initialise the Watchdog values and reset it (if req) */ 505*4882a593Smuzhiyun /*------------------------------------------------------*/ 506*4882a593Smuzhiyun lis r4, CONFIG_SYS_WATCHDOG_VALUE 507*4882a593Smuzhiyun ori r4, r4, (SWCRR_SWEN | SWCRR_SWRI | SWCRR_SWPR) 508*4882a593Smuzhiyun stw r4, SWCRR(r3) 509*4882a593Smuzhiyun 510*4882a593Smuzhiyun /* and reset it */ 511*4882a593Smuzhiyun 512*4882a593Smuzhiyun li r4, 0x556C 513*4882a593Smuzhiyun sth r4, SWSRR@l(r3) 514*4882a593Smuzhiyun li r4, -0x55C7 515*4882a593Smuzhiyun sth r4, SWSRR@l(r3) 516*4882a593Smuzhiyun#else 517*4882a593Smuzhiyun /* Disable Watchdog */ 518*4882a593Smuzhiyun /*-------------------*/ 519*4882a593Smuzhiyun lwz r4, SWCRR(r3) 520*4882a593Smuzhiyun /* Check to see if its enabled for disabling 521*4882a593Smuzhiyun once disabled by SW you can't re-enable */ 522*4882a593Smuzhiyun andi. r4, r4, 0x4 523*4882a593Smuzhiyun beq 1f 524*4882a593Smuzhiyun xor r4, r4, r4 525*4882a593Smuzhiyun stw r4, SWCRR(r3) 526*4882a593Smuzhiyun1: 527*4882a593Smuzhiyun#endif /* CONFIG_WATCHDOG */ 528*4882a593Smuzhiyun 529*4882a593Smuzhiyun#if defined(CONFIG_MASK_AER_AO) 530*4882a593Smuzhiyun /* Write the Arbiter Event Enable to mask Address Only traps. */ 531*4882a593Smuzhiyun /* This prevents the dcbz instruction from being trapped when */ 532*4882a593Smuzhiyun /* HID0_ABE Address Broadcast Enable is set and the MEMORY */ 533*4882a593Smuzhiyun /* COHERENCY bit is set in the WIMG bits, which is often */ 534*4882a593Smuzhiyun /* needed for PCI operation. */ 535*4882a593Smuzhiyun lwz r4, 0x0808(r3) 536*4882a593Smuzhiyun rlwinm r0, r4, 0, ~AER_AO 537*4882a593Smuzhiyun stw r0, 0x0808(r3) 538*4882a593Smuzhiyun#endif /* CONFIG_MASK_AER_AO */ 539*4882a593Smuzhiyun 540*4882a593Smuzhiyun /* Initialize the Hardware Implementation-dependent Registers */ 541*4882a593Smuzhiyun /* HID0 also contains cache control */ 542*4882a593Smuzhiyun /* - force invalidation of data and instruction caches */ 543*4882a593Smuzhiyun /*------------------------------------------------------*/ 544*4882a593Smuzhiyun 545*4882a593Smuzhiyun lis r3, CONFIG_SYS_HID0_INIT@h 546*4882a593Smuzhiyun ori r3, r3, (CONFIG_SYS_HID0_INIT | HID0_ICFI | HID0_DCFI)@l 547*4882a593Smuzhiyun SYNC 548*4882a593Smuzhiyun mtspr HID0, r3 549*4882a593Smuzhiyun 550*4882a593Smuzhiyun lis r3, CONFIG_SYS_HID0_FINAL@h 551*4882a593Smuzhiyun ori r3, r3, (CONFIG_SYS_HID0_FINAL & ~(HID0_ICFI | HID0_DCFI))@l 552*4882a593Smuzhiyun SYNC 553*4882a593Smuzhiyun mtspr HID0, r3 554*4882a593Smuzhiyun 555*4882a593Smuzhiyun lis r3, CONFIG_SYS_HID2@h 556*4882a593Smuzhiyun ori r3, r3, CONFIG_SYS_HID2@l 557*4882a593Smuzhiyun SYNC 558*4882a593Smuzhiyun mtspr HID2, r3 559*4882a593Smuzhiyun 560*4882a593Smuzhiyun /* Done! */ 561*4882a593Smuzhiyun /*------------------------------*/ 562*4882a593Smuzhiyun blr 563*4882a593Smuzhiyun 564*4882a593Smuzhiyun /* setup_bats - set them up to some initial state */ 565*4882a593Smuzhiyun .globl setup_bats 566*4882a593Smuzhiyunsetup_bats: 567*4882a593Smuzhiyun addis r0, r0, 0x0000 568*4882a593Smuzhiyun 569*4882a593Smuzhiyun /* IBAT 0 */ 570*4882a593Smuzhiyun addis r4, r0, CONFIG_SYS_IBAT0L@h 571*4882a593Smuzhiyun ori r4, r4, CONFIG_SYS_IBAT0L@l 572*4882a593Smuzhiyun addis r3, r0, CONFIG_SYS_IBAT0U@h 573*4882a593Smuzhiyun ori r3, r3, CONFIG_SYS_IBAT0U@l 574*4882a593Smuzhiyun mtspr IBAT0L, r4 575*4882a593Smuzhiyun mtspr IBAT0U, r3 576*4882a593Smuzhiyun 577*4882a593Smuzhiyun /* DBAT 0 */ 578*4882a593Smuzhiyun addis r4, r0, CONFIG_SYS_DBAT0L@h 579*4882a593Smuzhiyun ori r4, r4, CONFIG_SYS_DBAT0L@l 580*4882a593Smuzhiyun addis r3, r0, CONFIG_SYS_DBAT0U@h 581*4882a593Smuzhiyun ori r3, r3, CONFIG_SYS_DBAT0U@l 582*4882a593Smuzhiyun mtspr DBAT0L, r4 583*4882a593Smuzhiyun mtspr DBAT0U, r3 584*4882a593Smuzhiyun 585*4882a593Smuzhiyun /* IBAT 1 */ 586*4882a593Smuzhiyun addis r4, r0, CONFIG_SYS_IBAT1L@h 587*4882a593Smuzhiyun ori r4, r4, CONFIG_SYS_IBAT1L@l 588*4882a593Smuzhiyun addis r3, r0, CONFIG_SYS_IBAT1U@h 589*4882a593Smuzhiyun ori r3, r3, CONFIG_SYS_IBAT1U@l 590*4882a593Smuzhiyun mtspr IBAT1L, r4 591*4882a593Smuzhiyun mtspr IBAT1U, r3 592*4882a593Smuzhiyun 593*4882a593Smuzhiyun /* DBAT 1 */ 594*4882a593Smuzhiyun addis r4, r0, CONFIG_SYS_DBAT1L@h 595*4882a593Smuzhiyun ori r4, r4, CONFIG_SYS_DBAT1L@l 596*4882a593Smuzhiyun addis r3, r0, CONFIG_SYS_DBAT1U@h 597*4882a593Smuzhiyun ori r3, r3, CONFIG_SYS_DBAT1U@l 598*4882a593Smuzhiyun mtspr DBAT1L, r4 599*4882a593Smuzhiyun mtspr DBAT1U, r3 600*4882a593Smuzhiyun 601*4882a593Smuzhiyun /* IBAT 2 */ 602*4882a593Smuzhiyun addis r4, r0, CONFIG_SYS_IBAT2L@h 603*4882a593Smuzhiyun ori r4, r4, CONFIG_SYS_IBAT2L@l 604*4882a593Smuzhiyun addis r3, r0, CONFIG_SYS_IBAT2U@h 605*4882a593Smuzhiyun ori r3, r3, CONFIG_SYS_IBAT2U@l 606*4882a593Smuzhiyun mtspr IBAT2L, r4 607*4882a593Smuzhiyun mtspr IBAT2U, r3 608*4882a593Smuzhiyun 609*4882a593Smuzhiyun /* DBAT 2 */ 610*4882a593Smuzhiyun addis r4, r0, CONFIG_SYS_DBAT2L@h 611*4882a593Smuzhiyun ori r4, r4, CONFIG_SYS_DBAT2L@l 612*4882a593Smuzhiyun addis r3, r0, CONFIG_SYS_DBAT2U@h 613*4882a593Smuzhiyun ori r3, r3, CONFIG_SYS_DBAT2U@l 614*4882a593Smuzhiyun mtspr DBAT2L, r4 615*4882a593Smuzhiyun mtspr DBAT2U, r3 616*4882a593Smuzhiyun 617*4882a593Smuzhiyun /* IBAT 3 */ 618*4882a593Smuzhiyun addis r4, r0, CONFIG_SYS_IBAT3L@h 619*4882a593Smuzhiyun ori r4, r4, CONFIG_SYS_IBAT3L@l 620*4882a593Smuzhiyun addis r3, r0, CONFIG_SYS_IBAT3U@h 621*4882a593Smuzhiyun ori r3, r3, CONFIG_SYS_IBAT3U@l 622*4882a593Smuzhiyun mtspr IBAT3L, r4 623*4882a593Smuzhiyun mtspr IBAT3U, r3 624*4882a593Smuzhiyun 625*4882a593Smuzhiyun /* DBAT 3 */ 626*4882a593Smuzhiyun addis r4, r0, CONFIG_SYS_DBAT3L@h 627*4882a593Smuzhiyun ori r4, r4, CONFIG_SYS_DBAT3L@l 628*4882a593Smuzhiyun addis r3, r0, CONFIG_SYS_DBAT3U@h 629*4882a593Smuzhiyun ori r3, r3, CONFIG_SYS_DBAT3U@l 630*4882a593Smuzhiyun mtspr DBAT3L, r4 631*4882a593Smuzhiyun mtspr DBAT3U, r3 632*4882a593Smuzhiyun 633*4882a593Smuzhiyun#ifdef CONFIG_HIGH_BATS 634*4882a593Smuzhiyun /* IBAT 4 */ 635*4882a593Smuzhiyun addis r4, r0, CONFIG_SYS_IBAT4L@h 636*4882a593Smuzhiyun ori r4, r4, CONFIG_SYS_IBAT4L@l 637*4882a593Smuzhiyun addis r3, r0, CONFIG_SYS_IBAT4U@h 638*4882a593Smuzhiyun ori r3, r3, CONFIG_SYS_IBAT4U@l 639*4882a593Smuzhiyun mtspr IBAT4L, r4 640*4882a593Smuzhiyun mtspr IBAT4U, r3 641*4882a593Smuzhiyun 642*4882a593Smuzhiyun /* DBAT 4 */ 643*4882a593Smuzhiyun addis r4, r0, CONFIG_SYS_DBAT4L@h 644*4882a593Smuzhiyun ori r4, r4, CONFIG_SYS_DBAT4L@l 645*4882a593Smuzhiyun addis r3, r0, CONFIG_SYS_DBAT4U@h 646*4882a593Smuzhiyun ori r3, r3, CONFIG_SYS_DBAT4U@l 647*4882a593Smuzhiyun mtspr DBAT4L, r4 648*4882a593Smuzhiyun mtspr DBAT4U, r3 649*4882a593Smuzhiyun 650*4882a593Smuzhiyun /* IBAT 5 */ 651*4882a593Smuzhiyun addis r4, r0, CONFIG_SYS_IBAT5L@h 652*4882a593Smuzhiyun ori r4, r4, CONFIG_SYS_IBAT5L@l 653*4882a593Smuzhiyun addis r3, r0, CONFIG_SYS_IBAT5U@h 654*4882a593Smuzhiyun ori r3, r3, CONFIG_SYS_IBAT5U@l 655*4882a593Smuzhiyun mtspr IBAT5L, r4 656*4882a593Smuzhiyun mtspr IBAT5U, r3 657*4882a593Smuzhiyun 658*4882a593Smuzhiyun /* DBAT 5 */ 659*4882a593Smuzhiyun addis r4, r0, CONFIG_SYS_DBAT5L@h 660*4882a593Smuzhiyun ori r4, r4, CONFIG_SYS_DBAT5L@l 661*4882a593Smuzhiyun addis r3, r0, CONFIG_SYS_DBAT5U@h 662*4882a593Smuzhiyun ori r3, r3, CONFIG_SYS_DBAT5U@l 663*4882a593Smuzhiyun mtspr DBAT5L, r4 664*4882a593Smuzhiyun mtspr DBAT5U, r3 665*4882a593Smuzhiyun 666*4882a593Smuzhiyun /* IBAT 6 */ 667*4882a593Smuzhiyun addis r4, r0, CONFIG_SYS_IBAT6L@h 668*4882a593Smuzhiyun ori r4, r4, CONFIG_SYS_IBAT6L@l 669*4882a593Smuzhiyun addis r3, r0, CONFIG_SYS_IBAT6U@h 670*4882a593Smuzhiyun ori r3, r3, CONFIG_SYS_IBAT6U@l 671*4882a593Smuzhiyun mtspr IBAT6L, r4 672*4882a593Smuzhiyun mtspr IBAT6U, r3 673*4882a593Smuzhiyun 674*4882a593Smuzhiyun /* DBAT 6 */ 675*4882a593Smuzhiyun addis r4, r0, CONFIG_SYS_DBAT6L@h 676*4882a593Smuzhiyun ori r4, r4, CONFIG_SYS_DBAT6L@l 677*4882a593Smuzhiyun addis r3, r0, CONFIG_SYS_DBAT6U@h 678*4882a593Smuzhiyun ori r3, r3, CONFIG_SYS_DBAT6U@l 679*4882a593Smuzhiyun mtspr DBAT6L, r4 680*4882a593Smuzhiyun mtspr DBAT6U, r3 681*4882a593Smuzhiyun 682*4882a593Smuzhiyun /* IBAT 7 */ 683*4882a593Smuzhiyun addis r4, r0, CONFIG_SYS_IBAT7L@h 684*4882a593Smuzhiyun ori r4, r4, CONFIG_SYS_IBAT7L@l 685*4882a593Smuzhiyun addis r3, r0, CONFIG_SYS_IBAT7U@h 686*4882a593Smuzhiyun ori r3, r3, CONFIG_SYS_IBAT7U@l 687*4882a593Smuzhiyun mtspr IBAT7L, r4 688*4882a593Smuzhiyun mtspr IBAT7U, r3 689*4882a593Smuzhiyun 690*4882a593Smuzhiyun /* DBAT 7 */ 691*4882a593Smuzhiyun addis r4, r0, CONFIG_SYS_DBAT7L@h 692*4882a593Smuzhiyun ori r4, r4, CONFIG_SYS_DBAT7L@l 693*4882a593Smuzhiyun addis r3, r0, CONFIG_SYS_DBAT7U@h 694*4882a593Smuzhiyun ori r3, r3, CONFIG_SYS_DBAT7U@l 695*4882a593Smuzhiyun mtspr DBAT7L, r4 696*4882a593Smuzhiyun mtspr DBAT7U, r3 697*4882a593Smuzhiyun#endif 698*4882a593Smuzhiyun 699*4882a593Smuzhiyun isync 700*4882a593Smuzhiyun 701*4882a593Smuzhiyun /* invalidate all tlb's 702*4882a593Smuzhiyun * 703*4882a593Smuzhiyun * From the 603e User Manual: "The 603e provides the ability to 704*4882a593Smuzhiyun * invalidate a TLB entry. The TLB Invalidate Entry (tlbie) 705*4882a593Smuzhiyun * instruction invalidates the TLB entry indexed by the EA, and 706*4882a593Smuzhiyun * operates on both the instruction and data TLBs simultaneously 707*4882a593Smuzhiyun * invalidating four TLB entries (both sets in each TLB). The 708*4882a593Smuzhiyun * index corresponds to bits 15-19 of the EA. To invalidate all 709*4882a593Smuzhiyun * entries within both TLBs, 32 tlbie instructions should be 710*4882a593Smuzhiyun * issued, incrementing this field by one each time." 711*4882a593Smuzhiyun * 712*4882a593Smuzhiyun * "Note that the tlbia instruction is not implemented on the 713*4882a593Smuzhiyun * 603e." 714*4882a593Smuzhiyun * 715*4882a593Smuzhiyun * bits 15-19 correspond to addresses 0x00000000 to 0x0001F000 716*4882a593Smuzhiyun * incrementing by 0x1000 each time. The code below is sort of 717*4882a593Smuzhiyun * based on code in "flush_tlbs" from arch/powerpc/kernel/head.S 718*4882a593Smuzhiyun * 719*4882a593Smuzhiyun */ 720*4882a593Smuzhiyun lis r3, 0 721*4882a593Smuzhiyun lis r5, 2 722*4882a593Smuzhiyun 723*4882a593Smuzhiyun1: 724*4882a593Smuzhiyun tlbie r3 725*4882a593Smuzhiyun addi r3, r3, 0x1000 726*4882a593Smuzhiyun cmp 0, 0, r3, r5 727*4882a593Smuzhiyun blt 1b 728*4882a593Smuzhiyun 729*4882a593Smuzhiyun blr 730*4882a593Smuzhiyun 731*4882a593Smuzhiyun/* Cache functions. 732*4882a593Smuzhiyun * 733*4882a593Smuzhiyun * Note: requires that all cache bits in 734*4882a593Smuzhiyun * HID0 are in the low half word. 735*4882a593Smuzhiyun */ 736*4882a593Smuzhiyun#ifndef MINIMAL_SPL 737*4882a593Smuzhiyun .globl icache_enable 738*4882a593Smuzhiyunicache_enable: 739*4882a593Smuzhiyun mfspr r3, HID0 740*4882a593Smuzhiyun ori r3, r3, HID0_ICE 741*4882a593Smuzhiyun li r4, HID0_ICFI|HID0_ILOCK 742*4882a593Smuzhiyun andc r3, r3, r4 743*4882a593Smuzhiyun ori r4, r3, HID0_ICFI 744*4882a593Smuzhiyun isync 745*4882a593Smuzhiyun mtspr HID0, r4 /* sets enable and invalidate, clears lock */ 746*4882a593Smuzhiyun isync 747*4882a593Smuzhiyun mtspr HID0, r3 /* clears invalidate */ 748*4882a593Smuzhiyun blr 749*4882a593Smuzhiyun 750*4882a593Smuzhiyun .globl icache_disable 751*4882a593Smuzhiyunicache_disable: 752*4882a593Smuzhiyun mfspr r3, HID0 753*4882a593Smuzhiyun lis r4, 0 754*4882a593Smuzhiyun ori r4, r4, HID0_ICE|HID0_ICFI|HID0_ILOCK 755*4882a593Smuzhiyun andc r3, r3, r4 756*4882a593Smuzhiyun isync 757*4882a593Smuzhiyun mtspr HID0, r3 /* clears invalidate, enable and lock */ 758*4882a593Smuzhiyun blr 759*4882a593Smuzhiyun 760*4882a593Smuzhiyun .globl icache_status 761*4882a593Smuzhiyunicache_status: 762*4882a593Smuzhiyun mfspr r3, HID0 763*4882a593Smuzhiyun rlwinm r3, r3, (31 - HID0_ICE_SHIFT + 1), 31, 31 764*4882a593Smuzhiyun blr 765*4882a593Smuzhiyun#endif /* !MINIMAL_SPL */ 766*4882a593Smuzhiyun 767*4882a593Smuzhiyun .globl dcache_enable 768*4882a593Smuzhiyundcache_enable: 769*4882a593Smuzhiyun mfspr r3, HID0 770*4882a593Smuzhiyun li r5, HID0_DCFI|HID0_DLOCK 771*4882a593Smuzhiyun andc r3, r3, r5 772*4882a593Smuzhiyun ori r3, r3, HID0_DCE 773*4882a593Smuzhiyun sync 774*4882a593Smuzhiyun mtspr HID0, r3 /* enable, no invalidate */ 775*4882a593Smuzhiyun blr 776*4882a593Smuzhiyun 777*4882a593Smuzhiyun .globl dcache_disable 778*4882a593Smuzhiyundcache_disable: 779*4882a593Smuzhiyun mflr r4 780*4882a593Smuzhiyun bl flush_dcache /* uses r3 and r5 */ 781*4882a593Smuzhiyun mfspr r3, HID0 782*4882a593Smuzhiyun li r5, HID0_DCE|HID0_DLOCK 783*4882a593Smuzhiyun andc r3, r3, r5 784*4882a593Smuzhiyun ori r5, r3, HID0_DCFI 785*4882a593Smuzhiyun sync 786*4882a593Smuzhiyun mtspr HID0, r5 /* sets invalidate, clears enable and lock */ 787*4882a593Smuzhiyun sync 788*4882a593Smuzhiyun mtspr HID0, r3 /* clears invalidate */ 789*4882a593Smuzhiyun mtlr r4 790*4882a593Smuzhiyun blr 791*4882a593Smuzhiyun 792*4882a593Smuzhiyun .globl dcache_status 793*4882a593Smuzhiyundcache_status: 794*4882a593Smuzhiyun mfspr r3, HID0 795*4882a593Smuzhiyun rlwinm r3, r3, (31 - HID0_DCE_SHIFT + 1), 31, 31 796*4882a593Smuzhiyun blr 797*4882a593Smuzhiyun 798*4882a593Smuzhiyun .globl flush_dcache 799*4882a593Smuzhiyunflush_dcache: 800*4882a593Smuzhiyun lis r3, 0 801*4882a593Smuzhiyun lis r5, CONFIG_SYS_CACHELINE_SIZE 802*4882a593Smuzhiyun1: cmp 0, 1, r3, r5 803*4882a593Smuzhiyun bge 2f 804*4882a593Smuzhiyun lwz r5, 0(r3) 805*4882a593Smuzhiyun lis r5, CONFIG_SYS_CACHELINE_SIZE 806*4882a593Smuzhiyun addi r3, r3, 0x4 807*4882a593Smuzhiyun b 1b 808*4882a593Smuzhiyun2: blr 809*4882a593Smuzhiyun 810*4882a593Smuzhiyun/*-------------------------------------------------------------------*/ 811*4882a593Smuzhiyun 812*4882a593Smuzhiyun/* 813*4882a593Smuzhiyun * void relocate_code (addr_sp, gd, addr_moni) 814*4882a593Smuzhiyun * 815*4882a593Smuzhiyun * This "function" does not return, instead it continues in RAM 816*4882a593Smuzhiyun * after relocating the monitor code. 817*4882a593Smuzhiyun * 818*4882a593Smuzhiyun * r3 = dest 819*4882a593Smuzhiyun * r4 = src 820*4882a593Smuzhiyun * r5 = length in bytes 821*4882a593Smuzhiyun * r6 = cachelinesize 822*4882a593Smuzhiyun */ 823*4882a593Smuzhiyun .globl relocate_code 824*4882a593Smuzhiyunrelocate_code: 825*4882a593Smuzhiyun mr r1, r3 /* Set new stack pointer */ 826*4882a593Smuzhiyun mr r9, r4 /* Save copy of Global Data pointer */ 827*4882a593Smuzhiyun mr r10, r5 /* Save copy of Destination Address */ 828*4882a593Smuzhiyun 829*4882a593Smuzhiyun GET_GOT 830*4882a593Smuzhiyun mr r3, r5 /* Destination Address */ 831*4882a593Smuzhiyun lis r4, CONFIG_SYS_MONITOR_BASE@h /* Source Address */ 832*4882a593Smuzhiyun ori r4, r4, CONFIG_SYS_MONITOR_BASE@l 833*4882a593Smuzhiyun lwz r5, GOT(__bss_start) 834*4882a593Smuzhiyun sub r5, r5, r4 835*4882a593Smuzhiyun li r6, CONFIG_SYS_CACHELINE_SIZE /* Cache Line Size */ 836*4882a593Smuzhiyun 837*4882a593Smuzhiyun /* 838*4882a593Smuzhiyun * Fix GOT pointer: 839*4882a593Smuzhiyun * 840*4882a593Smuzhiyun * New GOT-PTR = (old GOT-PTR - CONFIG_SYS_MONITOR_BASE) 841*4882a593Smuzhiyun * + Destination Address 842*4882a593Smuzhiyun * 843*4882a593Smuzhiyun * Offset: 844*4882a593Smuzhiyun */ 845*4882a593Smuzhiyun sub r15, r10, r4 846*4882a593Smuzhiyun 847*4882a593Smuzhiyun /* First our own GOT */ 848*4882a593Smuzhiyun add r12, r12, r15 849*4882a593Smuzhiyun /* then the one used by the C code */ 850*4882a593Smuzhiyun add r30, r30, r15 851*4882a593Smuzhiyun 852*4882a593Smuzhiyun /* 853*4882a593Smuzhiyun * Now relocate code 854*4882a593Smuzhiyun */ 855*4882a593Smuzhiyun 856*4882a593Smuzhiyun cmplw cr1,r3,r4 857*4882a593Smuzhiyun addi r0,r5,3 858*4882a593Smuzhiyun srwi. r0,r0,2 859*4882a593Smuzhiyun beq cr1,4f /* In place copy is not necessary */ 860*4882a593Smuzhiyun beq 7f /* Protect against 0 count */ 861*4882a593Smuzhiyun mtctr r0 862*4882a593Smuzhiyun bge cr1,2f 863*4882a593Smuzhiyun la r8,-4(r4) 864*4882a593Smuzhiyun la r7,-4(r3) 865*4882a593Smuzhiyun 866*4882a593Smuzhiyun /* copy */ 867*4882a593Smuzhiyun1: lwzu r0,4(r8) 868*4882a593Smuzhiyun stwu r0,4(r7) 869*4882a593Smuzhiyun bdnz 1b 870*4882a593Smuzhiyun 871*4882a593Smuzhiyun addi r0,r5,3 872*4882a593Smuzhiyun srwi. r0,r0,2 873*4882a593Smuzhiyun mtctr r0 874*4882a593Smuzhiyun la r8,-4(r4) 875*4882a593Smuzhiyun la r7,-4(r3) 876*4882a593Smuzhiyun 877*4882a593Smuzhiyun /* and compare */ 878*4882a593Smuzhiyun20: lwzu r20,4(r8) 879*4882a593Smuzhiyun lwzu r21,4(r7) 880*4882a593Smuzhiyun xor. r22, r20, r21 881*4882a593Smuzhiyun bne 30f 882*4882a593Smuzhiyun bdnz 20b 883*4882a593Smuzhiyun b 4f 884*4882a593Smuzhiyun 885*4882a593Smuzhiyun /* compare failed */ 886*4882a593Smuzhiyun30: li r3, 0 887*4882a593Smuzhiyun blr 888*4882a593Smuzhiyun 889*4882a593Smuzhiyun2: slwi r0,r0,2 /* re copy in reverse order ... y do we needed it? */ 890*4882a593Smuzhiyun add r8,r4,r0 891*4882a593Smuzhiyun add r7,r3,r0 892*4882a593Smuzhiyun3: lwzu r0,-4(r8) 893*4882a593Smuzhiyun stwu r0,-4(r7) 894*4882a593Smuzhiyun bdnz 3b 895*4882a593Smuzhiyun 896*4882a593Smuzhiyun/* 897*4882a593Smuzhiyun * Now flush the cache: note that we must start from a cache aligned 898*4882a593Smuzhiyun * address. Otherwise we might miss one cache line. 899*4882a593Smuzhiyun */ 900*4882a593Smuzhiyun4: cmpwi r6,0 901*4882a593Smuzhiyun add r5,r3,r5 902*4882a593Smuzhiyun beq 7f /* Always flush prefetch queue in any case */ 903*4882a593Smuzhiyun subi r0,r6,1 904*4882a593Smuzhiyun andc r3,r3,r0 905*4882a593Smuzhiyun mr r4,r3 906*4882a593Smuzhiyun5: dcbst 0,r4 907*4882a593Smuzhiyun add r4,r4,r6 908*4882a593Smuzhiyun cmplw r4,r5 909*4882a593Smuzhiyun blt 5b 910*4882a593Smuzhiyun sync /* Wait for all dcbst to complete on bus */ 911*4882a593Smuzhiyun mr r4,r3 912*4882a593Smuzhiyun6: icbi 0,r4 913*4882a593Smuzhiyun add r4,r4,r6 914*4882a593Smuzhiyun cmplw r4,r5 915*4882a593Smuzhiyun blt 6b 916*4882a593Smuzhiyun7: sync /* Wait for all icbi to complete on bus */ 917*4882a593Smuzhiyun isync 918*4882a593Smuzhiyun 919*4882a593Smuzhiyun/* 920*4882a593Smuzhiyun * We are done. Do not return, instead branch to second part of board 921*4882a593Smuzhiyun * initialization, now running from RAM. 922*4882a593Smuzhiyun */ 923*4882a593Smuzhiyun addi r0, r10, in_ram - _start + EXC_OFF_SYS_RESET 924*4882a593Smuzhiyun mtlr r0 925*4882a593Smuzhiyun blr 926*4882a593Smuzhiyun 927*4882a593Smuzhiyunin_ram: 928*4882a593Smuzhiyun 929*4882a593Smuzhiyun /* 930*4882a593Smuzhiyun * Relocation Function, r12 point to got2+0x8000 931*4882a593Smuzhiyun * 932*4882a593Smuzhiyun * Adjust got2 pointers, no need to check for 0, this code 933*4882a593Smuzhiyun * already puts a few entries in the table. 934*4882a593Smuzhiyun */ 935*4882a593Smuzhiyun li r0,__got2_entries@sectoff@l 936*4882a593Smuzhiyun la r3,GOT(_GOT2_TABLE_) 937*4882a593Smuzhiyun lwz r11,GOT(_GOT2_TABLE_) 938*4882a593Smuzhiyun mtctr r0 939*4882a593Smuzhiyun sub r11,r3,r11 940*4882a593Smuzhiyun addi r3,r3,-4 941*4882a593Smuzhiyun1: lwzu r0,4(r3) 942*4882a593Smuzhiyun cmpwi r0,0 943*4882a593Smuzhiyun beq- 2f 944*4882a593Smuzhiyun add r0,r0,r11 945*4882a593Smuzhiyun stw r0,0(r3) 946*4882a593Smuzhiyun2: bdnz 1b 947*4882a593Smuzhiyun 948*4882a593Smuzhiyun#ifndef MINIMAL_SPL 949*4882a593Smuzhiyun /* 950*4882a593Smuzhiyun * Now adjust the fixups and the pointers to the fixups 951*4882a593Smuzhiyun * in case we need to move ourselves again. 952*4882a593Smuzhiyun */ 953*4882a593Smuzhiyun li r0,__fixup_entries@sectoff@l 954*4882a593Smuzhiyun lwz r3,GOT(_FIXUP_TABLE_) 955*4882a593Smuzhiyun cmpwi r0,0 956*4882a593Smuzhiyun mtctr r0 957*4882a593Smuzhiyun addi r3,r3,-4 958*4882a593Smuzhiyun beq 4f 959*4882a593Smuzhiyun3: lwzu r4,4(r3) 960*4882a593Smuzhiyun lwzux r0,r4,r11 961*4882a593Smuzhiyun cmpwi r0,0 962*4882a593Smuzhiyun add r0,r0,r11 963*4882a593Smuzhiyun stw r4,0(r3) 964*4882a593Smuzhiyun beq- 5f 965*4882a593Smuzhiyun stw r0,0(r4) 966*4882a593Smuzhiyun5: bdnz 3b 967*4882a593Smuzhiyun4: 968*4882a593Smuzhiyun#endif 969*4882a593Smuzhiyun 970*4882a593Smuzhiyunclear_bss: 971*4882a593Smuzhiyun /* 972*4882a593Smuzhiyun * Now clear BSS segment 973*4882a593Smuzhiyun */ 974*4882a593Smuzhiyun lwz r3,GOT(__bss_start) 975*4882a593Smuzhiyun lwz r4,GOT(__bss_end) 976*4882a593Smuzhiyun 977*4882a593Smuzhiyun cmplw 0, r3, r4 978*4882a593Smuzhiyun beq 6f 979*4882a593Smuzhiyun 980*4882a593Smuzhiyun li r0, 0 981*4882a593Smuzhiyun5: 982*4882a593Smuzhiyun stw r0, 0(r3) 983*4882a593Smuzhiyun addi r3, r3, 4 984*4882a593Smuzhiyun cmplw 0, r3, r4 985*4882a593Smuzhiyun bne 5b 986*4882a593Smuzhiyun6: 987*4882a593Smuzhiyun 988*4882a593Smuzhiyun mr r3, r9 /* Global Data pointer */ 989*4882a593Smuzhiyun mr r4, r10 /* Destination Address */ 990*4882a593Smuzhiyun bl board_init_r 991*4882a593Smuzhiyun 992*4882a593Smuzhiyun#ifndef MINIMAL_SPL 993*4882a593Smuzhiyun /* 994*4882a593Smuzhiyun * Copy exception vector code to low memory 995*4882a593Smuzhiyun * 996*4882a593Smuzhiyun * r3: dest_addr 997*4882a593Smuzhiyun * r7: source address, r8: end address, r9: target address 998*4882a593Smuzhiyun */ 999*4882a593Smuzhiyun .globl trap_init 1000*4882a593Smuzhiyuntrap_init: 1001*4882a593Smuzhiyun mflr r4 /* save link register */ 1002*4882a593Smuzhiyun GET_GOT 1003*4882a593Smuzhiyun lwz r7, GOT(_start) 1004*4882a593Smuzhiyun lwz r8, GOT(_end_of_vectors) 1005*4882a593Smuzhiyun 1006*4882a593Smuzhiyun li r9, 0x100 /* reset vector always at 0x100 */ 1007*4882a593Smuzhiyun 1008*4882a593Smuzhiyun cmplw 0, r7, r8 1009*4882a593Smuzhiyun bgelr /* return if r7>=r8 - just in case */ 1010*4882a593Smuzhiyun1: 1011*4882a593Smuzhiyun lwz r0, 0(r7) 1012*4882a593Smuzhiyun stw r0, 0(r9) 1013*4882a593Smuzhiyun addi r7, r7, 4 1014*4882a593Smuzhiyun addi r9, r9, 4 1015*4882a593Smuzhiyun cmplw 0, r7, r8 1016*4882a593Smuzhiyun bne 1b 1017*4882a593Smuzhiyun 1018*4882a593Smuzhiyun /* 1019*4882a593Smuzhiyun * relocate `hdlr' and `int_return' entries 1020*4882a593Smuzhiyun */ 1021*4882a593Smuzhiyun li r7, .L_MachineCheck - _start + EXC_OFF_SYS_RESET 1022*4882a593Smuzhiyun li r8, Alignment - _start + EXC_OFF_SYS_RESET 1023*4882a593Smuzhiyun2: 1024*4882a593Smuzhiyun bl trap_reloc 1025*4882a593Smuzhiyun addi r7, r7, 0x100 /* next exception vector */ 1026*4882a593Smuzhiyun cmplw 0, r7, r8 1027*4882a593Smuzhiyun blt 2b 1028*4882a593Smuzhiyun 1029*4882a593Smuzhiyun li r7, .L_Alignment - _start + EXC_OFF_SYS_RESET 1030*4882a593Smuzhiyun bl trap_reloc 1031*4882a593Smuzhiyun 1032*4882a593Smuzhiyun li r7, .L_ProgramCheck - _start + EXC_OFF_SYS_RESET 1033*4882a593Smuzhiyun bl trap_reloc 1034*4882a593Smuzhiyun 1035*4882a593Smuzhiyun li r7, .L_FPUnavailable - _start + EXC_OFF_SYS_RESET 1036*4882a593Smuzhiyun li r8, SystemCall - _start + EXC_OFF_SYS_RESET 1037*4882a593Smuzhiyun3: 1038*4882a593Smuzhiyun bl trap_reloc 1039*4882a593Smuzhiyun addi r7, r7, 0x100 /* next exception vector */ 1040*4882a593Smuzhiyun cmplw 0, r7, r8 1041*4882a593Smuzhiyun blt 3b 1042*4882a593Smuzhiyun 1043*4882a593Smuzhiyun li r7, .L_SingleStep - _start + EXC_OFF_SYS_RESET 1044*4882a593Smuzhiyun li r8, _end_of_vectors - _start + EXC_OFF_SYS_RESET 1045*4882a593Smuzhiyun4: 1046*4882a593Smuzhiyun bl trap_reloc 1047*4882a593Smuzhiyun addi r7, r7, 0x100 /* next exception vector */ 1048*4882a593Smuzhiyun cmplw 0, r7, r8 1049*4882a593Smuzhiyun blt 4b 1050*4882a593Smuzhiyun 1051*4882a593Smuzhiyun mfmsr r3 /* now that the vectors have */ 1052*4882a593Smuzhiyun lis r7, MSR_IP@h /* relocated into low memory */ 1053*4882a593Smuzhiyun ori r7, r7, MSR_IP@l /* MSR[IP] can be turned off */ 1054*4882a593Smuzhiyun andc r3, r3, r7 /* (if it was on) */ 1055*4882a593Smuzhiyun SYNC /* Some chip revs need this... */ 1056*4882a593Smuzhiyun mtmsr r3 1057*4882a593Smuzhiyun SYNC 1058*4882a593Smuzhiyun 1059*4882a593Smuzhiyun mtlr r4 /* restore link register */ 1060*4882a593Smuzhiyun blr 1061*4882a593Smuzhiyun 1062*4882a593Smuzhiyun#endif /* !MINIMAL_SPL */ 1063*4882a593Smuzhiyun 1064*4882a593Smuzhiyun#ifdef CONFIG_SYS_INIT_RAM_LOCK 1065*4882a593Smuzhiyunlock_ram_in_cache: 1066*4882a593Smuzhiyun /* Allocate Initial RAM in data cache. 1067*4882a593Smuzhiyun */ 1068*4882a593Smuzhiyun lis r3, (CONFIG_SYS_INIT_RAM_ADDR & ~31)@h 1069*4882a593Smuzhiyun ori r3, r3, (CONFIG_SYS_INIT_RAM_ADDR & ~31)@l 1070*4882a593Smuzhiyun li r4, ((CONFIG_SYS_INIT_RAM_SIZE & ~31) + \ 1071*4882a593Smuzhiyun (CONFIG_SYS_INIT_RAM_ADDR & 31) + 31) / 32 1072*4882a593Smuzhiyun mtctr r4 1073*4882a593Smuzhiyun1: 1074*4882a593Smuzhiyun dcbz r0, r3 1075*4882a593Smuzhiyun addi r3, r3, 32 1076*4882a593Smuzhiyun bdnz 1b 1077*4882a593Smuzhiyun 1078*4882a593Smuzhiyun /* Lock the data cache */ 1079*4882a593Smuzhiyun mfspr r0, HID0 1080*4882a593Smuzhiyun ori r0, r0, HID0_DLOCK 1081*4882a593Smuzhiyun sync 1082*4882a593Smuzhiyun mtspr HID0, r0 1083*4882a593Smuzhiyun sync 1084*4882a593Smuzhiyun blr 1085*4882a593Smuzhiyun 1086*4882a593Smuzhiyun#ifndef MINIMAL_SPL 1087*4882a593Smuzhiyun.globl unlock_ram_in_cache 1088*4882a593Smuzhiyununlock_ram_in_cache: 1089*4882a593Smuzhiyun /* invalidate the INIT_RAM section */ 1090*4882a593Smuzhiyun lis r3, (CONFIG_SYS_INIT_RAM_ADDR & ~31)@h 1091*4882a593Smuzhiyun ori r3, r3, (CONFIG_SYS_INIT_RAM_ADDR & ~31)@l 1092*4882a593Smuzhiyun li r4, ((CONFIG_SYS_INIT_RAM_SIZE & ~31) + \ 1093*4882a593Smuzhiyun (CONFIG_SYS_INIT_RAM_ADDR & 31) + 31) / 32 1094*4882a593Smuzhiyun mtctr r4 1095*4882a593Smuzhiyun1: icbi r0, r3 1096*4882a593Smuzhiyun dcbi r0, r3 1097*4882a593Smuzhiyun addi r3, r3, 32 1098*4882a593Smuzhiyun bdnz 1b 1099*4882a593Smuzhiyun sync /* Wait for all icbi to complete on bus */ 1100*4882a593Smuzhiyun isync 1101*4882a593Smuzhiyun 1102*4882a593Smuzhiyun /* Unlock the data cache and invalidate it */ 1103*4882a593Smuzhiyun mfspr r3, HID0 1104*4882a593Smuzhiyun li r5, HID0_DLOCK|HID0_DCFI 1105*4882a593Smuzhiyun andc r3, r3, r5 /* no invalidate, unlock */ 1106*4882a593Smuzhiyun ori r5, r3, HID0_DCFI /* invalidate, unlock */ 1107*4882a593Smuzhiyun sync 1108*4882a593Smuzhiyun mtspr HID0, r5 /* invalidate, unlock */ 1109*4882a593Smuzhiyun sync 1110*4882a593Smuzhiyun mtspr HID0, r3 /* no invalidate, unlock */ 1111*4882a593Smuzhiyun blr 1112*4882a593Smuzhiyun#endif /* !MINIMAL_SPL */ 1113*4882a593Smuzhiyun#endif /* CONFIG_SYS_INIT_RAM_LOCK */ 1114*4882a593Smuzhiyun 1115*4882a593Smuzhiyun#ifdef CONFIG_SYS_FLASHBOOT 1116*4882a593Smuzhiyunmap_flash_by_law1: 1117*4882a593Smuzhiyun /* When booting from ROM (Flash or EPROM), clear the */ 1118*4882a593Smuzhiyun /* Address Mask in OR0 so ROM appears everywhere */ 1119*4882a593Smuzhiyun /*----------------------------------------------------*/ 1120*4882a593Smuzhiyun lis r3, (CONFIG_SYS_IMMR)@h /* r3 <= CONFIG_SYS_IMMR */ 1121*4882a593Smuzhiyun lwz r4, OR0@l(r3) 1122*4882a593Smuzhiyun li r5, 0x7fff /* r5 <= 0x00007FFFF */ 1123*4882a593Smuzhiyun and r4, r4, r5 1124*4882a593Smuzhiyun stw r4, OR0@l(r3) /* OR0 <= OR0 & 0x00007FFFF */ 1125*4882a593Smuzhiyun 1126*4882a593Smuzhiyun /* As MPC8349E User's Manual presented, when RCW[BMS] is set to 0, 1127*4882a593Smuzhiyun * system will boot from 0x0000_0100, and the LBLAWBAR0[BASE_ADDR] 1128*4882a593Smuzhiyun * reset value is 0x00000; when RCW[BMS] is set to 1, system will boot 1129*4882a593Smuzhiyun * from 0xFFF0_0100, and the LBLAWBAR0[BASE_ADDR] reset value is 1130*4882a593Smuzhiyun * 0xFF800. From the hard resetting to here, the processor fetched and 1131*4882a593Smuzhiyun * executed the instructions one by one. There is not absolutely 1132*4882a593Smuzhiyun * jumping happened. Laterly, the u-boot code has to do an absolutely 1133*4882a593Smuzhiyun * jumping to tell the CPU instruction fetching component what the 1134*4882a593Smuzhiyun * u-boot TEXT base address is. Because the TEXT base resides in the 1135*4882a593Smuzhiyun * boot ROM memory space, to garantee the code can run smoothly after 1136*4882a593Smuzhiyun * that jumping, we must map in the entire boot ROM by Local Access 1137*4882a593Smuzhiyun * Window. Sometimes, we desire an non-0x00000 or non-0xFF800 starting 1138*4882a593Smuzhiyun * address for boot ROM, such as 0xFE000000. In this case, the default 1139*4882a593Smuzhiyun * LBIU Local Access Widow 0 will not cover this memory space. So, we 1140*4882a593Smuzhiyun * need another window to map in it. 1141*4882a593Smuzhiyun */ 1142*4882a593Smuzhiyun lis r4, (CONFIG_SYS_FLASH_BASE)@h 1143*4882a593Smuzhiyun ori r4, r4, (CONFIG_SYS_FLASH_BASE)@l 1144*4882a593Smuzhiyun stw r4, LBLAWBAR1(r3) /* LBLAWBAR1 <= CONFIG_SYS_FLASH_BASE */ 1145*4882a593Smuzhiyun 1146*4882a593Smuzhiyun /* Store 0x80000012 + log2(CONFIG_SYS_FLASH_SIZE) into LBLAWAR1 */ 1147*4882a593Smuzhiyun lis r4, (0x80000012)@h 1148*4882a593Smuzhiyun ori r4, r4, (0x80000012)@l 1149*4882a593Smuzhiyun li r5, CONFIG_SYS_FLASH_SIZE 1150*4882a593Smuzhiyun1: srawi. r5, r5, 1 /* r5 = r5 >> 1 */ 1151*4882a593Smuzhiyun addi r4, r4, 1 1152*4882a593Smuzhiyun bne 1b 1153*4882a593Smuzhiyun 1154*4882a593Smuzhiyun stw r4, LBLAWAR1(r3) /* LBLAWAR1 <= 8MB Flash Size */ 1155*4882a593Smuzhiyun /* Wait for HW to catch up */ 1156*4882a593Smuzhiyun lwz r4, LBLAWAR1(r3) 1157*4882a593Smuzhiyun twi 0,r4,0 1158*4882a593Smuzhiyun isync 1159*4882a593Smuzhiyun blr 1160*4882a593Smuzhiyun 1161*4882a593Smuzhiyun /* Though all the LBIU Local Access Windows and LBC Banks will be 1162*4882a593Smuzhiyun * initialized in the C code, we'd better configure boot ROM's 1163*4882a593Smuzhiyun * window 0 and bank 0 correctly at here. 1164*4882a593Smuzhiyun */ 1165*4882a593Smuzhiyunremap_flash_by_law0: 1166*4882a593Smuzhiyun /* Initialize the BR0 with the boot ROM starting address. */ 1167*4882a593Smuzhiyun lwz r4, BR0(r3) 1168*4882a593Smuzhiyun li r5, 0x7FFF 1169*4882a593Smuzhiyun and r4, r4, r5 1170*4882a593Smuzhiyun lis r5, (CONFIG_SYS_FLASH_BASE & 0xFFFF8000)@h 1171*4882a593Smuzhiyun ori r5, r5, (CONFIG_SYS_FLASH_BASE & 0xFFFF8000)@l 1172*4882a593Smuzhiyun or r5, r5, r4 1173*4882a593Smuzhiyun stw r5, BR0(r3) /* r5 <= (CONFIG_SYS_FLASH_BASE & 0xFFFF8000) | (BR0 & 0x00007FFF) */ 1174*4882a593Smuzhiyun 1175*4882a593Smuzhiyun lwz r4, OR0(r3) 1176*4882a593Smuzhiyun lis r5, ~((CONFIG_SYS_FLASH_SIZE << 4) - 1) 1177*4882a593Smuzhiyun or r4, r4, r5 1178*4882a593Smuzhiyun stw r4, OR0(r3) 1179*4882a593Smuzhiyun 1180*4882a593Smuzhiyun lis r4, (CONFIG_SYS_FLASH_BASE)@h 1181*4882a593Smuzhiyun ori r4, r4, (CONFIG_SYS_FLASH_BASE)@l 1182*4882a593Smuzhiyun stw r4, LBLAWBAR0(r3) /* LBLAWBAR0 <= CONFIG_SYS_FLASH_BASE */ 1183*4882a593Smuzhiyun 1184*4882a593Smuzhiyun /* Store 0x80000012 + log2(CONFIG_SYS_FLASH_SIZE) into LBLAWAR0 */ 1185*4882a593Smuzhiyun lis r4, (0x80000012)@h 1186*4882a593Smuzhiyun ori r4, r4, (0x80000012)@l 1187*4882a593Smuzhiyun li r5, CONFIG_SYS_FLASH_SIZE 1188*4882a593Smuzhiyun1: srawi. r5, r5, 1 /* r5 = r5 >> 1 */ 1189*4882a593Smuzhiyun addi r4, r4, 1 1190*4882a593Smuzhiyun bne 1b 1191*4882a593Smuzhiyun stw r4, LBLAWAR0(r3) /* LBLAWAR0 <= Flash Size */ 1192*4882a593Smuzhiyun 1193*4882a593Smuzhiyun 1194*4882a593Smuzhiyun xor r4, r4, r4 1195*4882a593Smuzhiyun stw r4, LBLAWBAR1(r3) 1196*4882a593Smuzhiyun stw r4, LBLAWAR1(r3) /* Off LBIU LAW1 */ 1197*4882a593Smuzhiyun /* Wait for HW to catch up */ 1198*4882a593Smuzhiyun lwz r4, LBLAWAR1(r3) 1199*4882a593Smuzhiyun twi 0,r4,0 1200*4882a593Smuzhiyun isync 1201*4882a593Smuzhiyun blr 1202*4882a593Smuzhiyun#endif /* CONFIG_SYS_FLASHBOOT */ 1203