xref: /OK3568_Linux_fs/u-boot/arch/powerpc/cpu/mpc83xx/speed.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2000-2002
3*4882a593Smuzhiyun  * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <common.h>
11*4882a593Smuzhiyun #include <mpc83xx.h>
12*4882a593Smuzhiyun #include <command.h>
13*4882a593Smuzhiyun #include <asm/processor.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun /* ----------------------------------------------------------------- */
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun typedef enum {
20*4882a593Smuzhiyun 	_unk,
21*4882a593Smuzhiyun 	_off,
22*4882a593Smuzhiyun 	_byp,
23*4882a593Smuzhiyun 	_x8,
24*4882a593Smuzhiyun 	_x4,
25*4882a593Smuzhiyun 	_x2,
26*4882a593Smuzhiyun 	_x1,
27*4882a593Smuzhiyun 	_1x,
28*4882a593Smuzhiyun 	_1_5x,
29*4882a593Smuzhiyun 	_2x,
30*4882a593Smuzhiyun 	_2_5x,
31*4882a593Smuzhiyun 	_3x
32*4882a593Smuzhiyun } mult_t;
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun typedef struct {
35*4882a593Smuzhiyun 	mult_t core_csb_ratio;
36*4882a593Smuzhiyun 	mult_t vco_divider;
37*4882a593Smuzhiyun } corecnf_t;
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun static corecnf_t corecnf_tab[] = {
40*4882a593Smuzhiyun 	{_byp, _byp},		/* 0x00 */
41*4882a593Smuzhiyun 	{_byp, _byp},		/* 0x01 */
42*4882a593Smuzhiyun 	{_byp, _byp},		/* 0x02 */
43*4882a593Smuzhiyun 	{_byp, _byp},		/* 0x03 */
44*4882a593Smuzhiyun 	{_byp, _byp},		/* 0x04 */
45*4882a593Smuzhiyun 	{_byp, _byp},		/* 0x05 */
46*4882a593Smuzhiyun 	{_byp, _byp},		/* 0x06 */
47*4882a593Smuzhiyun 	{_byp, _byp},		/* 0x07 */
48*4882a593Smuzhiyun 	{_1x, _x2},		/* 0x08 */
49*4882a593Smuzhiyun 	{_1x, _x4},		/* 0x09 */
50*4882a593Smuzhiyun 	{_1x, _x8},		/* 0x0A */
51*4882a593Smuzhiyun 	{_1x, _x8},		/* 0x0B */
52*4882a593Smuzhiyun 	{_1_5x, _x2},		/* 0x0C */
53*4882a593Smuzhiyun 	{_1_5x, _x4},		/* 0x0D */
54*4882a593Smuzhiyun 	{_1_5x, _x8},		/* 0x0E */
55*4882a593Smuzhiyun 	{_1_5x, _x8},		/* 0x0F */
56*4882a593Smuzhiyun 	{_2x, _x2},		/* 0x10 */
57*4882a593Smuzhiyun 	{_2x, _x4},		/* 0x11 */
58*4882a593Smuzhiyun 	{_2x, _x8},		/* 0x12 */
59*4882a593Smuzhiyun 	{_2x, _x8},		/* 0x13 */
60*4882a593Smuzhiyun 	{_2_5x, _x2},		/* 0x14 */
61*4882a593Smuzhiyun 	{_2_5x, _x4},		/* 0x15 */
62*4882a593Smuzhiyun 	{_2_5x, _x8},		/* 0x16 */
63*4882a593Smuzhiyun 	{_2_5x, _x8},		/* 0x17 */
64*4882a593Smuzhiyun 	{_3x, _x2},		/* 0x18 */
65*4882a593Smuzhiyun 	{_3x, _x4},		/* 0x19 */
66*4882a593Smuzhiyun 	{_3x, _x8},		/* 0x1A */
67*4882a593Smuzhiyun 	{_3x, _x8},		/* 0x1B */
68*4882a593Smuzhiyun };
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun /* ----------------------------------------------------------------- */
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun /*
73*4882a593Smuzhiyun  *
74*4882a593Smuzhiyun  */
get_clocks(void)75*4882a593Smuzhiyun int get_clocks(void)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun 	volatile immap_t *im = (immap_t *) CONFIG_SYS_IMMR;
78*4882a593Smuzhiyun 	u32 pci_sync_in;
79*4882a593Smuzhiyun 	u8 spmf;
80*4882a593Smuzhiyun 	u8 clkin_div;
81*4882a593Smuzhiyun 	u32 sccr;
82*4882a593Smuzhiyun 	u32 corecnf_tab_index;
83*4882a593Smuzhiyun 	u8 corepll;
84*4882a593Smuzhiyun 	u32 lcrr;
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	u32 csb_clk;
87*4882a593Smuzhiyun #if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
88*4882a593Smuzhiyun 	defined(CONFIG_MPC834x) || defined(CONFIG_MPC837x)
89*4882a593Smuzhiyun 	u32 tsec1_clk;
90*4882a593Smuzhiyun 	u32 tsec2_clk;
91*4882a593Smuzhiyun 	u32 usbdr_clk;
92*4882a593Smuzhiyun #elif defined(CONFIG_MPC8309)
93*4882a593Smuzhiyun 	u32 usbdr_clk;
94*4882a593Smuzhiyun #endif
95*4882a593Smuzhiyun #ifdef CONFIG_MPC834x
96*4882a593Smuzhiyun 	u32 usbmph_clk;
97*4882a593Smuzhiyun #endif
98*4882a593Smuzhiyun 	u32 core_clk;
99*4882a593Smuzhiyun 	u32 i2c1_clk;
100*4882a593Smuzhiyun #if !defined(CONFIG_MPC832x)
101*4882a593Smuzhiyun 	u32 i2c2_clk;
102*4882a593Smuzhiyun #endif
103*4882a593Smuzhiyun #if defined(CONFIG_MPC8315)
104*4882a593Smuzhiyun 	u32 tdm_clk;
105*4882a593Smuzhiyun #endif
106*4882a593Smuzhiyun #if defined(CONFIG_FSL_ESDHC)
107*4882a593Smuzhiyun 	u32 sdhc_clk;
108*4882a593Smuzhiyun #endif
109*4882a593Smuzhiyun #if !defined(CONFIG_MPC8309)
110*4882a593Smuzhiyun 	u32 enc_clk;
111*4882a593Smuzhiyun #endif
112*4882a593Smuzhiyun 	u32 lbiu_clk;
113*4882a593Smuzhiyun 	u32 lclk_clk;
114*4882a593Smuzhiyun 	u32 mem_clk;
115*4882a593Smuzhiyun #if defined(CONFIG_MPC8360)
116*4882a593Smuzhiyun 	u32 mem_sec_clk;
117*4882a593Smuzhiyun #endif
118*4882a593Smuzhiyun #if defined(CONFIG_QE)
119*4882a593Smuzhiyun 	u32 qepmf;
120*4882a593Smuzhiyun 	u32 qepdf;
121*4882a593Smuzhiyun 	u32 qe_clk;
122*4882a593Smuzhiyun 	u32 brg_clk;
123*4882a593Smuzhiyun #endif
124*4882a593Smuzhiyun #if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
125*4882a593Smuzhiyun 	defined(CONFIG_MPC837x)
126*4882a593Smuzhiyun 	u32 pciexp1_clk;
127*4882a593Smuzhiyun 	u32 pciexp2_clk;
128*4882a593Smuzhiyun #endif
129*4882a593Smuzhiyun #if defined(CONFIG_MPC837x) || defined(CONFIG_MPC8315)
130*4882a593Smuzhiyun 	u32 sata_clk;
131*4882a593Smuzhiyun #endif
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32) im)
134*4882a593Smuzhiyun 		return -1;
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	clkin_div = ((im->clk.spmr & SPMR_CKID) >> SPMR_CKID_SHIFT);
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	if (im->reset.rcwh & HRCWH_PCI_HOST) {
139*4882a593Smuzhiyun #if defined(CONFIG_83XX_CLKIN)
140*4882a593Smuzhiyun 		pci_sync_in = CONFIG_83XX_CLKIN / (1 + clkin_div);
141*4882a593Smuzhiyun #else
142*4882a593Smuzhiyun 		pci_sync_in = 0xDEADBEEF;
143*4882a593Smuzhiyun #endif
144*4882a593Smuzhiyun 	} else {
145*4882a593Smuzhiyun #if defined(CONFIG_83XX_PCICLK)
146*4882a593Smuzhiyun 		pci_sync_in = CONFIG_83XX_PCICLK;
147*4882a593Smuzhiyun #else
148*4882a593Smuzhiyun 		pci_sync_in = 0xDEADBEEF;
149*4882a593Smuzhiyun #endif
150*4882a593Smuzhiyun 	}
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	spmf = (im->clk.spmr & SPMR_SPMF) >> SPMR_SPMF_SHIFT;
153*4882a593Smuzhiyun 	csb_clk = pci_sync_in * (1 + clkin_div) * spmf;
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	sccr = im->clk.sccr;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun #if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
158*4882a593Smuzhiyun 	defined(CONFIG_MPC834x) || defined(CONFIG_MPC837x)
159*4882a593Smuzhiyun 	switch ((sccr & SCCR_TSEC1CM) >> SCCR_TSEC1CM_SHIFT) {
160*4882a593Smuzhiyun 	case 0:
161*4882a593Smuzhiyun 		tsec1_clk = 0;
162*4882a593Smuzhiyun 		break;
163*4882a593Smuzhiyun 	case 1:
164*4882a593Smuzhiyun 		tsec1_clk = csb_clk;
165*4882a593Smuzhiyun 		break;
166*4882a593Smuzhiyun 	case 2:
167*4882a593Smuzhiyun 		tsec1_clk = csb_clk / 2;
168*4882a593Smuzhiyun 		break;
169*4882a593Smuzhiyun 	case 3:
170*4882a593Smuzhiyun 		tsec1_clk = csb_clk / 3;
171*4882a593Smuzhiyun 		break;
172*4882a593Smuzhiyun 	default:
173*4882a593Smuzhiyun 		/* unknown SCCR_TSEC1CM value */
174*4882a593Smuzhiyun 		return -2;
175*4882a593Smuzhiyun 	}
176*4882a593Smuzhiyun #endif
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun #if defined(CONFIG_MPC830x) || defined(CONFIG_MPC831x) || \
179*4882a593Smuzhiyun 	defined(CONFIG_MPC834x) || defined(CONFIG_MPC837x)
180*4882a593Smuzhiyun 	switch ((sccr & SCCR_USBDRCM) >> SCCR_USBDRCM_SHIFT) {
181*4882a593Smuzhiyun 	case 0:
182*4882a593Smuzhiyun 		usbdr_clk = 0;
183*4882a593Smuzhiyun 		break;
184*4882a593Smuzhiyun 	case 1:
185*4882a593Smuzhiyun 		usbdr_clk = csb_clk;
186*4882a593Smuzhiyun 		break;
187*4882a593Smuzhiyun 	case 2:
188*4882a593Smuzhiyun 		usbdr_clk = csb_clk / 2;
189*4882a593Smuzhiyun 		break;
190*4882a593Smuzhiyun 	case 3:
191*4882a593Smuzhiyun 		usbdr_clk = csb_clk / 3;
192*4882a593Smuzhiyun 		break;
193*4882a593Smuzhiyun 	default:
194*4882a593Smuzhiyun 		/* unknown SCCR_USBDRCM value */
195*4882a593Smuzhiyun 		return -3;
196*4882a593Smuzhiyun 	}
197*4882a593Smuzhiyun #endif
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun #if defined(CONFIG_MPC8308) || defined(CONFIG_MPC8315) || \
200*4882a593Smuzhiyun 	defined(CONFIG_MPC834x) || defined(CONFIG_MPC837x)
201*4882a593Smuzhiyun 	switch ((sccr & SCCR_TSEC2CM) >> SCCR_TSEC2CM_SHIFT) {
202*4882a593Smuzhiyun 	case 0:
203*4882a593Smuzhiyun 		tsec2_clk = 0;
204*4882a593Smuzhiyun 		break;
205*4882a593Smuzhiyun 	case 1:
206*4882a593Smuzhiyun 		tsec2_clk = csb_clk;
207*4882a593Smuzhiyun 		break;
208*4882a593Smuzhiyun 	case 2:
209*4882a593Smuzhiyun 		tsec2_clk = csb_clk / 2;
210*4882a593Smuzhiyun 		break;
211*4882a593Smuzhiyun 	case 3:
212*4882a593Smuzhiyun 		tsec2_clk = csb_clk / 3;
213*4882a593Smuzhiyun 		break;
214*4882a593Smuzhiyun 	default:
215*4882a593Smuzhiyun 		/* unknown SCCR_TSEC2CM value */
216*4882a593Smuzhiyun 		return -4;
217*4882a593Smuzhiyun 	}
218*4882a593Smuzhiyun #elif defined(CONFIG_MPC8313)
219*4882a593Smuzhiyun 	tsec2_clk = tsec1_clk;
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	if (!(sccr & SCCR_TSEC1ON))
222*4882a593Smuzhiyun 		tsec1_clk = 0;
223*4882a593Smuzhiyun 	if (!(sccr & SCCR_TSEC2ON))
224*4882a593Smuzhiyun 		tsec2_clk = 0;
225*4882a593Smuzhiyun #endif
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun #if defined(CONFIG_MPC834x)
228*4882a593Smuzhiyun 	switch ((sccr & SCCR_USBMPHCM) >> SCCR_USBMPHCM_SHIFT) {
229*4882a593Smuzhiyun 	case 0:
230*4882a593Smuzhiyun 		usbmph_clk = 0;
231*4882a593Smuzhiyun 		break;
232*4882a593Smuzhiyun 	case 1:
233*4882a593Smuzhiyun 		usbmph_clk = csb_clk;
234*4882a593Smuzhiyun 		break;
235*4882a593Smuzhiyun 	case 2:
236*4882a593Smuzhiyun 		usbmph_clk = csb_clk / 2;
237*4882a593Smuzhiyun 		break;
238*4882a593Smuzhiyun 	case 3:
239*4882a593Smuzhiyun 		usbmph_clk = csb_clk / 3;
240*4882a593Smuzhiyun 		break;
241*4882a593Smuzhiyun 	default:
242*4882a593Smuzhiyun 		/* unknown SCCR_USBMPHCM value */
243*4882a593Smuzhiyun 		return -5;
244*4882a593Smuzhiyun 	}
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	if (usbmph_clk != 0 && usbdr_clk != 0 && usbmph_clk != usbdr_clk) {
247*4882a593Smuzhiyun 		/* if USB MPH clock is not disabled and
248*4882a593Smuzhiyun 		 * USB DR clock is not disabled then
249*4882a593Smuzhiyun 		 * USB MPH & USB DR must have the same rate
250*4882a593Smuzhiyun 		 */
251*4882a593Smuzhiyun 		return -6;
252*4882a593Smuzhiyun 	}
253*4882a593Smuzhiyun #endif
254*4882a593Smuzhiyun #if !defined(CONFIG_MPC8309)
255*4882a593Smuzhiyun 	switch ((sccr & SCCR_ENCCM) >> SCCR_ENCCM_SHIFT) {
256*4882a593Smuzhiyun 	case 0:
257*4882a593Smuzhiyun 		enc_clk = 0;
258*4882a593Smuzhiyun 		break;
259*4882a593Smuzhiyun 	case 1:
260*4882a593Smuzhiyun 		enc_clk = csb_clk;
261*4882a593Smuzhiyun 		break;
262*4882a593Smuzhiyun 	case 2:
263*4882a593Smuzhiyun 		enc_clk = csb_clk / 2;
264*4882a593Smuzhiyun 		break;
265*4882a593Smuzhiyun 	case 3:
266*4882a593Smuzhiyun 		enc_clk = csb_clk / 3;
267*4882a593Smuzhiyun 		break;
268*4882a593Smuzhiyun 	default:
269*4882a593Smuzhiyun 		/* unknown SCCR_ENCCM value */
270*4882a593Smuzhiyun 		return -7;
271*4882a593Smuzhiyun 	}
272*4882a593Smuzhiyun #endif
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun #if defined(CONFIG_FSL_ESDHC)
275*4882a593Smuzhiyun 	switch ((sccr & SCCR_SDHCCM) >> SCCR_SDHCCM_SHIFT) {
276*4882a593Smuzhiyun 	case 0:
277*4882a593Smuzhiyun 		sdhc_clk = 0;
278*4882a593Smuzhiyun 		break;
279*4882a593Smuzhiyun 	case 1:
280*4882a593Smuzhiyun 		sdhc_clk = csb_clk;
281*4882a593Smuzhiyun 		break;
282*4882a593Smuzhiyun 	case 2:
283*4882a593Smuzhiyun 		sdhc_clk = csb_clk / 2;
284*4882a593Smuzhiyun 		break;
285*4882a593Smuzhiyun 	case 3:
286*4882a593Smuzhiyun 		sdhc_clk = csb_clk / 3;
287*4882a593Smuzhiyun 		break;
288*4882a593Smuzhiyun 	default:
289*4882a593Smuzhiyun 		/* unknown SCCR_SDHCCM value */
290*4882a593Smuzhiyun 		return -8;
291*4882a593Smuzhiyun 	}
292*4882a593Smuzhiyun #endif
293*4882a593Smuzhiyun #if defined(CONFIG_MPC8315)
294*4882a593Smuzhiyun 	switch ((sccr & SCCR_TDMCM) >> SCCR_TDMCM_SHIFT) {
295*4882a593Smuzhiyun 	case 0:
296*4882a593Smuzhiyun 		tdm_clk = 0;
297*4882a593Smuzhiyun 		break;
298*4882a593Smuzhiyun 	case 1:
299*4882a593Smuzhiyun 		tdm_clk = csb_clk;
300*4882a593Smuzhiyun 		break;
301*4882a593Smuzhiyun 	case 2:
302*4882a593Smuzhiyun 		tdm_clk = csb_clk / 2;
303*4882a593Smuzhiyun 		break;
304*4882a593Smuzhiyun 	case 3:
305*4882a593Smuzhiyun 		tdm_clk = csb_clk / 3;
306*4882a593Smuzhiyun 		break;
307*4882a593Smuzhiyun 	default:
308*4882a593Smuzhiyun 		/* unknown SCCR_TDMCM value */
309*4882a593Smuzhiyun 		return -8;
310*4882a593Smuzhiyun 	}
311*4882a593Smuzhiyun #endif
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun #if defined(CONFIG_MPC834x)
314*4882a593Smuzhiyun 	i2c1_clk = tsec2_clk;
315*4882a593Smuzhiyun #elif defined(CONFIG_MPC8360)
316*4882a593Smuzhiyun 	i2c1_clk = csb_clk;
317*4882a593Smuzhiyun #elif defined(CONFIG_MPC832x)
318*4882a593Smuzhiyun 	i2c1_clk = enc_clk;
319*4882a593Smuzhiyun #elif defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x)
320*4882a593Smuzhiyun 	i2c1_clk = enc_clk;
321*4882a593Smuzhiyun #elif defined(CONFIG_FSL_ESDHC)
322*4882a593Smuzhiyun 	i2c1_clk = sdhc_clk;
323*4882a593Smuzhiyun #elif defined(CONFIG_MPC837x)
324*4882a593Smuzhiyun 	i2c1_clk = enc_clk;
325*4882a593Smuzhiyun #elif defined(CONFIG_MPC8309)
326*4882a593Smuzhiyun 	i2c1_clk = csb_clk;
327*4882a593Smuzhiyun #endif
328*4882a593Smuzhiyun #if !defined(CONFIG_MPC832x)
329*4882a593Smuzhiyun 	i2c2_clk = csb_clk; /* i2c-2 clk is equal to csb clk */
330*4882a593Smuzhiyun #endif
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun #if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
333*4882a593Smuzhiyun 	defined(CONFIG_MPC837x)
334*4882a593Smuzhiyun 	switch ((sccr & SCCR_PCIEXP1CM) >> SCCR_PCIEXP1CM_SHIFT) {
335*4882a593Smuzhiyun 	case 0:
336*4882a593Smuzhiyun 		pciexp1_clk = 0;
337*4882a593Smuzhiyun 		break;
338*4882a593Smuzhiyun 	case 1:
339*4882a593Smuzhiyun 		pciexp1_clk = csb_clk;
340*4882a593Smuzhiyun 		break;
341*4882a593Smuzhiyun 	case 2:
342*4882a593Smuzhiyun 		pciexp1_clk = csb_clk / 2;
343*4882a593Smuzhiyun 		break;
344*4882a593Smuzhiyun 	case 3:
345*4882a593Smuzhiyun 		pciexp1_clk = csb_clk / 3;
346*4882a593Smuzhiyun 		break;
347*4882a593Smuzhiyun 	default:
348*4882a593Smuzhiyun 		/* unknown SCCR_PCIEXP1CM value */
349*4882a593Smuzhiyun 		return -9;
350*4882a593Smuzhiyun 	}
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	switch ((sccr & SCCR_PCIEXP2CM) >> SCCR_PCIEXP2CM_SHIFT) {
353*4882a593Smuzhiyun 	case 0:
354*4882a593Smuzhiyun 		pciexp2_clk = 0;
355*4882a593Smuzhiyun 		break;
356*4882a593Smuzhiyun 	case 1:
357*4882a593Smuzhiyun 		pciexp2_clk = csb_clk;
358*4882a593Smuzhiyun 		break;
359*4882a593Smuzhiyun 	case 2:
360*4882a593Smuzhiyun 		pciexp2_clk = csb_clk / 2;
361*4882a593Smuzhiyun 		break;
362*4882a593Smuzhiyun 	case 3:
363*4882a593Smuzhiyun 		pciexp2_clk = csb_clk / 3;
364*4882a593Smuzhiyun 		break;
365*4882a593Smuzhiyun 	default:
366*4882a593Smuzhiyun 		/* unknown SCCR_PCIEXP2CM value */
367*4882a593Smuzhiyun 		return -10;
368*4882a593Smuzhiyun 	}
369*4882a593Smuzhiyun #endif
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun #if defined(CONFIG_MPC837x) || defined(CONFIG_MPC8315)
372*4882a593Smuzhiyun 	switch ((sccr & SCCR_SATA1CM) >> SCCR_SATA1CM_SHIFT) {
373*4882a593Smuzhiyun 	case 0:
374*4882a593Smuzhiyun 		sata_clk = 0;
375*4882a593Smuzhiyun 		break;
376*4882a593Smuzhiyun 	case 1:
377*4882a593Smuzhiyun 		sata_clk = csb_clk;
378*4882a593Smuzhiyun 		break;
379*4882a593Smuzhiyun 	case 2:
380*4882a593Smuzhiyun 		sata_clk = csb_clk / 2;
381*4882a593Smuzhiyun 		break;
382*4882a593Smuzhiyun 	case 3:
383*4882a593Smuzhiyun 		sata_clk = csb_clk / 3;
384*4882a593Smuzhiyun 		break;
385*4882a593Smuzhiyun 	default:
386*4882a593Smuzhiyun 		/* unknown SCCR_SATA1CM value */
387*4882a593Smuzhiyun 		return -11;
388*4882a593Smuzhiyun 	}
389*4882a593Smuzhiyun #endif
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	lbiu_clk = csb_clk *
392*4882a593Smuzhiyun 		   (1 + ((im->clk.spmr & SPMR_LBIUCM) >> SPMR_LBIUCM_SHIFT));
393*4882a593Smuzhiyun 	lcrr = (im->im_lbc.lcrr & LCRR_CLKDIV) >> LCRR_CLKDIV_SHIFT;
394*4882a593Smuzhiyun 	switch (lcrr) {
395*4882a593Smuzhiyun 	case 2:
396*4882a593Smuzhiyun 	case 4:
397*4882a593Smuzhiyun 	case 8:
398*4882a593Smuzhiyun 		lclk_clk = lbiu_clk / lcrr;
399*4882a593Smuzhiyun 		break;
400*4882a593Smuzhiyun 	default:
401*4882a593Smuzhiyun 		/* unknown lcrr */
402*4882a593Smuzhiyun 		return -12;
403*4882a593Smuzhiyun 	}
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	mem_clk = csb_clk *
406*4882a593Smuzhiyun 		  (1 + ((im->clk.spmr & SPMR_DDRCM) >> SPMR_DDRCM_SHIFT));
407*4882a593Smuzhiyun 	corepll = (im->clk.spmr & SPMR_COREPLL) >> SPMR_COREPLL_SHIFT;
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun #if defined(CONFIG_MPC8360)
410*4882a593Smuzhiyun 	mem_sec_clk = csb_clk * (1 +
411*4882a593Smuzhiyun 		       ((im->clk.spmr & SPMR_LBIUCM) >> SPMR_LBIUCM_SHIFT));
412*4882a593Smuzhiyun #endif
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	corecnf_tab_index = ((corepll & 0x1F) << 2) | ((corepll & 0x60) >> 5);
415*4882a593Smuzhiyun 	if (corecnf_tab_index > (ARRAY_SIZE(corecnf_tab))) {
416*4882a593Smuzhiyun 		/* corecnf_tab_index is too high, possibly wrong value */
417*4882a593Smuzhiyun 		return -11;
418*4882a593Smuzhiyun 	}
419*4882a593Smuzhiyun 	switch (corecnf_tab[corecnf_tab_index].core_csb_ratio) {
420*4882a593Smuzhiyun 	case _byp:
421*4882a593Smuzhiyun 	case _x1:
422*4882a593Smuzhiyun 	case _1x:
423*4882a593Smuzhiyun 		core_clk = csb_clk;
424*4882a593Smuzhiyun 		break;
425*4882a593Smuzhiyun 	case _1_5x:
426*4882a593Smuzhiyun 		core_clk = (3 * csb_clk) / 2;
427*4882a593Smuzhiyun 		break;
428*4882a593Smuzhiyun 	case _2x:
429*4882a593Smuzhiyun 		core_clk = 2 * csb_clk;
430*4882a593Smuzhiyun 		break;
431*4882a593Smuzhiyun 	case _2_5x:
432*4882a593Smuzhiyun 		core_clk = (5 * csb_clk) / 2;
433*4882a593Smuzhiyun 		break;
434*4882a593Smuzhiyun 	case _3x:
435*4882a593Smuzhiyun 		core_clk = 3 * csb_clk;
436*4882a593Smuzhiyun 		break;
437*4882a593Smuzhiyun 	default:
438*4882a593Smuzhiyun 		/* unknown core to csb ratio */
439*4882a593Smuzhiyun 		return -13;
440*4882a593Smuzhiyun 	}
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun #if defined(CONFIG_QE)
443*4882a593Smuzhiyun 	qepmf = (im->clk.spmr & SPMR_CEPMF) >> SPMR_CEPMF_SHIFT;
444*4882a593Smuzhiyun 	qepdf = (im->clk.spmr & SPMR_CEPDF) >> SPMR_CEPDF_SHIFT;
445*4882a593Smuzhiyun 	qe_clk = (pci_sync_in * qepmf) / (1 + qepdf);
446*4882a593Smuzhiyun 	brg_clk = qe_clk / 2;
447*4882a593Smuzhiyun #endif
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	gd->arch.csb_clk = csb_clk;
450*4882a593Smuzhiyun #if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
451*4882a593Smuzhiyun 	defined(CONFIG_MPC834x) || defined(CONFIG_MPC837x)
452*4882a593Smuzhiyun 	gd->arch.tsec1_clk = tsec1_clk;
453*4882a593Smuzhiyun 	gd->arch.tsec2_clk = tsec2_clk;
454*4882a593Smuzhiyun 	gd->arch.usbdr_clk = usbdr_clk;
455*4882a593Smuzhiyun #elif defined(CONFIG_MPC8309)
456*4882a593Smuzhiyun 	gd->arch.usbdr_clk = usbdr_clk;
457*4882a593Smuzhiyun #endif
458*4882a593Smuzhiyun #if defined(CONFIG_MPC834x)
459*4882a593Smuzhiyun 	gd->arch.usbmph_clk = usbmph_clk;
460*4882a593Smuzhiyun #endif
461*4882a593Smuzhiyun #if defined(CONFIG_MPC8315)
462*4882a593Smuzhiyun 	gd->arch.tdm_clk = tdm_clk;
463*4882a593Smuzhiyun #endif
464*4882a593Smuzhiyun #if defined(CONFIG_FSL_ESDHC)
465*4882a593Smuzhiyun 	gd->arch.sdhc_clk = sdhc_clk;
466*4882a593Smuzhiyun #endif
467*4882a593Smuzhiyun 	gd->arch.core_clk = core_clk;
468*4882a593Smuzhiyun 	gd->arch.i2c1_clk = i2c1_clk;
469*4882a593Smuzhiyun #if !defined(CONFIG_MPC832x)
470*4882a593Smuzhiyun 	gd->arch.i2c2_clk = i2c2_clk;
471*4882a593Smuzhiyun #endif
472*4882a593Smuzhiyun #if !defined(CONFIG_MPC8309)
473*4882a593Smuzhiyun 	gd->arch.enc_clk = enc_clk;
474*4882a593Smuzhiyun #endif
475*4882a593Smuzhiyun 	gd->arch.lbiu_clk = lbiu_clk;
476*4882a593Smuzhiyun 	gd->arch.lclk_clk = lclk_clk;
477*4882a593Smuzhiyun 	gd->mem_clk = mem_clk;
478*4882a593Smuzhiyun #if defined(CONFIG_MPC8360)
479*4882a593Smuzhiyun 	gd->arch.mem_sec_clk = mem_sec_clk;
480*4882a593Smuzhiyun #endif
481*4882a593Smuzhiyun #if defined(CONFIG_QE)
482*4882a593Smuzhiyun 	gd->arch.qe_clk = qe_clk;
483*4882a593Smuzhiyun 	gd->arch.brg_clk = brg_clk;
484*4882a593Smuzhiyun #endif
485*4882a593Smuzhiyun #if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
486*4882a593Smuzhiyun 	defined(CONFIG_MPC837x)
487*4882a593Smuzhiyun 	gd->arch.pciexp1_clk = pciexp1_clk;
488*4882a593Smuzhiyun 	gd->arch.pciexp2_clk = pciexp2_clk;
489*4882a593Smuzhiyun #endif
490*4882a593Smuzhiyun #if defined(CONFIG_MPC837x) || defined(CONFIG_MPC8315)
491*4882a593Smuzhiyun 	gd->arch.sata_clk = sata_clk;
492*4882a593Smuzhiyun #endif
493*4882a593Smuzhiyun 	gd->pci_clk = pci_sync_in;
494*4882a593Smuzhiyun 	gd->cpu_clk = gd->arch.core_clk;
495*4882a593Smuzhiyun 	gd->bus_clk = gd->arch.csb_clk;
496*4882a593Smuzhiyun 	return 0;
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun /********************************************
501*4882a593Smuzhiyun  * get_bus_freq
502*4882a593Smuzhiyun  * return system bus freq in Hz
503*4882a593Smuzhiyun  *********************************************/
get_bus_freq(ulong dummy)504*4882a593Smuzhiyun ulong get_bus_freq(ulong dummy)
505*4882a593Smuzhiyun {
506*4882a593Smuzhiyun 	return gd->arch.csb_clk;
507*4882a593Smuzhiyun }
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun /********************************************
510*4882a593Smuzhiyun  * get_ddr_freq
511*4882a593Smuzhiyun  * return ddr bus freq in Hz
512*4882a593Smuzhiyun  *********************************************/
get_ddr_freq(ulong dummy)513*4882a593Smuzhiyun ulong get_ddr_freq(ulong dummy)
514*4882a593Smuzhiyun {
515*4882a593Smuzhiyun 	return gd->mem_clk;
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun 
do_clocks(cmd_tbl_t * cmdtp,int flag,int argc,char * const argv[])518*4882a593Smuzhiyun static int do_clocks(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
519*4882a593Smuzhiyun {
520*4882a593Smuzhiyun 	char buf[32];
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	printf("Clock configuration:\n");
523*4882a593Smuzhiyun 	printf("  Core:                %-4s MHz\n",
524*4882a593Smuzhiyun 	       strmhz(buf, gd->arch.core_clk));
525*4882a593Smuzhiyun 	printf("  Coherent System Bus: %-4s MHz\n",
526*4882a593Smuzhiyun 	       strmhz(buf, gd->arch.csb_clk));
527*4882a593Smuzhiyun #if defined(CONFIG_QE)
528*4882a593Smuzhiyun 	printf("  QE:                  %-4s MHz\n",
529*4882a593Smuzhiyun 	       strmhz(buf, gd->arch.qe_clk));
530*4882a593Smuzhiyun 	printf("  BRG:                 %-4s MHz\n",
531*4882a593Smuzhiyun 	       strmhz(buf, gd->arch.brg_clk));
532*4882a593Smuzhiyun #endif
533*4882a593Smuzhiyun 	printf("  Local Bus Controller:%-4s MHz\n",
534*4882a593Smuzhiyun 	       strmhz(buf, gd->arch.lbiu_clk));
535*4882a593Smuzhiyun 	printf("  Local Bus:           %-4s MHz\n",
536*4882a593Smuzhiyun 	       strmhz(buf, gd->arch.lclk_clk));
537*4882a593Smuzhiyun 	printf("  DDR:                 %-4s MHz\n", strmhz(buf, gd->mem_clk));
538*4882a593Smuzhiyun #if defined(CONFIG_MPC8360)
539*4882a593Smuzhiyun 	printf("  DDR Secondary:       %-4s MHz\n",
540*4882a593Smuzhiyun 	       strmhz(buf, gd->arch.mem_sec_clk));
541*4882a593Smuzhiyun #endif
542*4882a593Smuzhiyun #if !defined(CONFIG_MPC8309)
543*4882a593Smuzhiyun 	printf("  SEC:                 %-4s MHz\n",
544*4882a593Smuzhiyun 	       strmhz(buf, gd->arch.enc_clk));
545*4882a593Smuzhiyun #endif
546*4882a593Smuzhiyun 	printf("  I2C1:                %-4s MHz\n",
547*4882a593Smuzhiyun 	       strmhz(buf, gd->arch.i2c1_clk));
548*4882a593Smuzhiyun #if !defined(CONFIG_MPC832x)
549*4882a593Smuzhiyun 	printf("  I2C2:                %-4s MHz\n",
550*4882a593Smuzhiyun 	       strmhz(buf, gd->arch.i2c2_clk));
551*4882a593Smuzhiyun #endif
552*4882a593Smuzhiyun #if defined(CONFIG_MPC8315)
553*4882a593Smuzhiyun 	printf("  TDM:                 %-4s MHz\n",
554*4882a593Smuzhiyun 	       strmhz(buf, gd->arch.tdm_clk));
555*4882a593Smuzhiyun #endif
556*4882a593Smuzhiyun #if defined(CONFIG_FSL_ESDHC)
557*4882a593Smuzhiyun 	printf("  SDHC:                %-4s MHz\n",
558*4882a593Smuzhiyun 	       strmhz(buf, gd->arch.sdhc_clk));
559*4882a593Smuzhiyun #endif
560*4882a593Smuzhiyun #if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
561*4882a593Smuzhiyun 	defined(CONFIG_MPC834x) || defined(CONFIG_MPC837x)
562*4882a593Smuzhiyun 	printf("  TSEC1:               %-4s MHz\n",
563*4882a593Smuzhiyun 	       strmhz(buf, gd->arch.tsec1_clk));
564*4882a593Smuzhiyun 	printf("  TSEC2:               %-4s MHz\n",
565*4882a593Smuzhiyun 	       strmhz(buf, gd->arch.tsec2_clk));
566*4882a593Smuzhiyun 	printf("  USB DR:              %-4s MHz\n",
567*4882a593Smuzhiyun 	       strmhz(buf, gd->arch.usbdr_clk));
568*4882a593Smuzhiyun #elif defined(CONFIG_MPC8309)
569*4882a593Smuzhiyun 	printf("  USB DR:              %-4s MHz\n",
570*4882a593Smuzhiyun 	       strmhz(buf, gd->arch.usbdr_clk));
571*4882a593Smuzhiyun #endif
572*4882a593Smuzhiyun #if defined(CONFIG_MPC834x)
573*4882a593Smuzhiyun 	printf("  USB MPH:             %-4s MHz\n",
574*4882a593Smuzhiyun 	       strmhz(buf, gd->arch.usbmph_clk));
575*4882a593Smuzhiyun #endif
576*4882a593Smuzhiyun #if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
577*4882a593Smuzhiyun 	defined(CONFIG_MPC837x)
578*4882a593Smuzhiyun 	printf("  PCIEXP1:             %-4s MHz\n",
579*4882a593Smuzhiyun 	       strmhz(buf, gd->arch.pciexp1_clk));
580*4882a593Smuzhiyun 	printf("  PCIEXP2:             %-4s MHz\n",
581*4882a593Smuzhiyun 	       strmhz(buf, gd->arch.pciexp2_clk));
582*4882a593Smuzhiyun #endif
583*4882a593Smuzhiyun #if defined(CONFIG_MPC837x) || defined(CONFIG_MPC8315)
584*4882a593Smuzhiyun 	printf("  SATA:                %-4s MHz\n",
585*4882a593Smuzhiyun 	       strmhz(buf, gd->arch.sata_clk));
586*4882a593Smuzhiyun #endif
587*4882a593Smuzhiyun 	return 0;
588*4882a593Smuzhiyun }
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun U_BOOT_CMD(clocks, 1, 0, do_clocks,
591*4882a593Smuzhiyun 	"print clock configuration",
592*4882a593Smuzhiyun 	"    clocks"
593*4882a593Smuzhiyun );
594