1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2007-2009 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun * Copyright (C) 2008-2009 MontaVista Software, Inc.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Authors: Tony Li <tony.li@freescale.com>
6*4882a593Smuzhiyun * Anton Vorontsov <avorontsov@ru.mvista.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <common.h>
12*4882a593Smuzhiyun #include <pci.h>
13*4882a593Smuzhiyun #include <mpc83xx.h>
14*4882a593Smuzhiyun #include <asm/io.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #define PCIE_MAX_BUSES 2
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun static struct {
21*4882a593Smuzhiyun u32 base;
22*4882a593Smuzhiyun u32 size;
23*4882a593Smuzhiyun } mpc83xx_pcie_cfg_space[] = {
24*4882a593Smuzhiyun {
25*4882a593Smuzhiyun .base = CONFIG_SYS_PCIE1_CFG_BASE,
26*4882a593Smuzhiyun .size = CONFIG_SYS_PCIE1_CFG_SIZE,
27*4882a593Smuzhiyun },
28*4882a593Smuzhiyun #if defined(CONFIG_SYS_PCIE2_CFG_BASE) && defined(CONFIG_SYS_PCIE2_CFG_SIZE)
29*4882a593Smuzhiyun {
30*4882a593Smuzhiyun .base = CONFIG_SYS_PCIE2_CFG_BASE,
31*4882a593Smuzhiyun .size = CONFIG_SYS_PCIE2_CFG_SIZE,
32*4882a593Smuzhiyun },
33*4882a593Smuzhiyun #endif
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #ifdef CONFIG_83XX_GENERIC_PCIE_REGISTER_HOSES
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun /* private structure for mpc83xx pcie hose */
39*4882a593Smuzhiyun static struct mpc83xx_pcie_priv {
40*4882a593Smuzhiyun u8 index;
41*4882a593Smuzhiyun } pcie_priv[PCIE_MAX_BUSES] = {
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun /* pcie controller 1 */
44*4882a593Smuzhiyun .index = 0,
45*4882a593Smuzhiyun },
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun /* pcie controller 2 */
48*4882a593Smuzhiyun .index = 1,
49*4882a593Smuzhiyun },
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun
mpc83xx_pcie_remap_cfg(struct pci_controller * hose,pci_dev_t dev)52*4882a593Smuzhiyun static int mpc83xx_pcie_remap_cfg(struct pci_controller *hose, pci_dev_t dev)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun int bus = PCI_BUS(dev) - hose->first_busno;
55*4882a593Smuzhiyun immap_t *immr = (immap_t *)CONFIG_SYS_IMMR;
56*4882a593Smuzhiyun struct mpc83xx_pcie_priv *pcie_priv = hose->priv_data;
57*4882a593Smuzhiyun pex83xx_t *pex = &immr->pciexp[pcie_priv->index];
58*4882a593Smuzhiyun struct pex_outbound_window *out_win = &pex->bridge.pex_outbound_win[0];
59*4882a593Smuzhiyun u8 devfn = PCI_DEV(dev) << 3 | PCI_FUNC(dev);
60*4882a593Smuzhiyun u32 dev_base = bus << 24 | devfn << 16;
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun if (hose->indirect_type == INDIRECT_TYPE_NO_PCIE_LINK)
63*4882a593Smuzhiyun return -1;
64*4882a593Smuzhiyun /*
65*4882a593Smuzhiyun * Workaround for the HW bug: for Type 0 configure transactions the
66*4882a593Smuzhiyun * PCI-E controller does not check the device number bits and just
67*4882a593Smuzhiyun * assumes that the device number bits are 0.
68*4882a593Smuzhiyun */
69*4882a593Smuzhiyun if (devfn & 0xf8)
70*4882a593Smuzhiyun return -1;
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun out_le32(&out_win->tarl, dev_base);
73*4882a593Smuzhiyun return 0;
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun #define cfg_read(val, addr, type, op) \
77*4882a593Smuzhiyun do { *val = op((type)(addr)); } while (0)
78*4882a593Smuzhiyun #define cfg_write(val, addr, type, op) \
79*4882a593Smuzhiyun do { op((type *)(addr), (val)); } while (0)
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun #define cfg_read_err(val) do { *val = -1; } while (0)
82*4882a593Smuzhiyun #define cfg_write_err(val) do { } while (0)
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun #define PCIE_OP(rw, size, type, op) \
85*4882a593Smuzhiyun static int pcie_##rw##_config_##size(struct pci_controller *hose, \
86*4882a593Smuzhiyun pci_dev_t dev, int offset, \
87*4882a593Smuzhiyun type val) \
88*4882a593Smuzhiyun { \
89*4882a593Smuzhiyun int ret; \
90*4882a593Smuzhiyun \
91*4882a593Smuzhiyun ret = mpc83xx_pcie_remap_cfg(hose, dev); \
92*4882a593Smuzhiyun if (ret) { \
93*4882a593Smuzhiyun cfg_##rw##_err(val); \
94*4882a593Smuzhiyun return ret; \
95*4882a593Smuzhiyun } \
96*4882a593Smuzhiyun cfg_##rw(val, (void *)hose->cfg_addr + offset, type, op); \
97*4882a593Smuzhiyun return 0; \
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun
PCIE_OP(read,byte,u8 *,in_8)100*4882a593Smuzhiyun PCIE_OP(read, byte, u8 *, in_8)
101*4882a593Smuzhiyun PCIE_OP(read, word, u16 *, in_le16)
102*4882a593Smuzhiyun PCIE_OP(read, dword, u32 *, in_le32)
103*4882a593Smuzhiyun PCIE_OP(write, byte, u8, out_8)
104*4882a593Smuzhiyun PCIE_OP(write, word, u16, out_le16)
105*4882a593Smuzhiyun PCIE_OP(write, dword, u32, out_le32)
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun static void mpc83xx_pcie_register_hose(int bus, struct pci_region *reg,
108*4882a593Smuzhiyun u8 link)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun extern void disable_addr_trans(void); /* start.S */
111*4882a593Smuzhiyun static struct pci_controller pcie_hose[PCIE_MAX_BUSES];
112*4882a593Smuzhiyun struct pci_controller *hose = &pcie_hose[bus];
113*4882a593Smuzhiyun int i;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun /*
116*4882a593Smuzhiyun * There are no spare BATs to remap all PCI-E windows for U-Boot, so
117*4882a593Smuzhiyun * disable translations. In general, this is not great solution, and
118*4882a593Smuzhiyun * that's why we don't register PCI-E hoses by default.
119*4882a593Smuzhiyun */
120*4882a593Smuzhiyun disable_addr_trans();
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun for (i = 0; i < 2; i++, reg++) {
123*4882a593Smuzhiyun if (reg->size == 0)
124*4882a593Smuzhiyun break;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun hose->regions[i] = *reg;
127*4882a593Smuzhiyun hose->region_count++;
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun i = hose->region_count++;
131*4882a593Smuzhiyun hose->regions[i].bus_start = 0;
132*4882a593Smuzhiyun hose->regions[i].phys_start = 0;
133*4882a593Smuzhiyun hose->regions[i].size = gd->ram_size;
134*4882a593Smuzhiyun hose->regions[i].flags = PCI_REGION_MEM | PCI_REGION_SYS_MEMORY;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun i = hose->region_count++;
137*4882a593Smuzhiyun hose->regions[i].bus_start = CONFIG_SYS_IMMR;
138*4882a593Smuzhiyun hose->regions[i].phys_start = CONFIG_SYS_IMMR;
139*4882a593Smuzhiyun hose->regions[i].size = 0x100000;
140*4882a593Smuzhiyun hose->regions[i].flags = PCI_REGION_MEM | PCI_REGION_SYS_MEMORY;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun hose->first_busno = pci_last_busno() + 1;
143*4882a593Smuzhiyun hose->last_busno = 0xff;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun hose->cfg_addr = (unsigned int *)mpc83xx_pcie_cfg_space[bus].base;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun hose->priv_data = &pcie_priv[bus];
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun pci_set_ops(hose,
150*4882a593Smuzhiyun pcie_read_config_byte,
151*4882a593Smuzhiyun pcie_read_config_word,
152*4882a593Smuzhiyun pcie_read_config_dword,
153*4882a593Smuzhiyun pcie_write_config_byte,
154*4882a593Smuzhiyun pcie_write_config_word,
155*4882a593Smuzhiyun pcie_write_config_dword);
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun if (!link)
158*4882a593Smuzhiyun hose->indirect_type = INDIRECT_TYPE_NO_PCIE_LINK;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun pci_register_hose(hose);
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun #ifdef CONFIG_PCI_SCAN_SHOW
163*4882a593Smuzhiyun printf("PCI: Bus Dev VenId DevId Class Int\n");
164*4882a593Smuzhiyun #endif
165*4882a593Smuzhiyun /*
166*4882a593Smuzhiyun * Hose scan.
167*4882a593Smuzhiyun */
168*4882a593Smuzhiyun hose->last_busno = pci_hose_scan(hose);
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun #else
172*4882a593Smuzhiyun
mpc83xx_pcie_register_hose(int bus,struct pci_region * reg,u8 link)173*4882a593Smuzhiyun static void mpc83xx_pcie_register_hose(int bus, struct pci_region *reg,
174*4882a593Smuzhiyun u8 link) {}
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun #endif /* CONFIG_83XX_GENERIC_PCIE_REGISTER_HOSES */
177*4882a593Smuzhiyun
mpc83xx_pcie_init_bus(int bus,struct pci_region * reg)178*4882a593Smuzhiyun static void mpc83xx_pcie_init_bus(int bus, struct pci_region *reg)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun immap_t *immr = (immap_t *)CONFIG_SYS_IMMR;
181*4882a593Smuzhiyun pex83xx_t *pex = &immr->pciexp[bus];
182*4882a593Smuzhiyun struct pex_outbound_window *out_win;
183*4882a593Smuzhiyun struct pex_inbound_window *in_win;
184*4882a593Smuzhiyun void *hose_cfg_base;
185*4882a593Smuzhiyun unsigned int ram_sz;
186*4882a593Smuzhiyun unsigned int barl;
187*4882a593Smuzhiyun unsigned int tar;
188*4882a593Smuzhiyun u16 reg16;
189*4882a593Smuzhiyun int i;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun /* Enable pex csb bridge inbound & outbound transactions */
192*4882a593Smuzhiyun out_le32(&pex->bridge.pex_csb_ctrl,
193*4882a593Smuzhiyun in_le32(&pex->bridge.pex_csb_ctrl) | PEX_CSB_CTRL_OBPIOE |
194*4882a593Smuzhiyun PEX_CSB_CTRL_IBPIOE);
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun /* Enable bridge outbound */
197*4882a593Smuzhiyun out_le32(&pex->bridge.pex_csb_obctrl, PEX_CSB_OBCTRL_PIOE |
198*4882a593Smuzhiyun PEX_CSB_OBCTRL_MEMWE | PEX_CSB_OBCTRL_IOWE |
199*4882a593Smuzhiyun PEX_CSB_OBCTRL_CFGWE);
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun out_win = &pex->bridge.pex_outbound_win[0];
202*4882a593Smuzhiyun out_le32(&out_win->ar, PEX_OWAR_EN | PEX_OWAR_TYPE_CFG |
203*4882a593Smuzhiyun mpc83xx_pcie_cfg_space[bus].size);
204*4882a593Smuzhiyun out_le32(&out_win->bar, mpc83xx_pcie_cfg_space[bus].base);
205*4882a593Smuzhiyun out_le32(&out_win->tarl, 0);
206*4882a593Smuzhiyun out_le32(&out_win->tarh, 0);
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun for (i = 0; i < 2; i++) {
209*4882a593Smuzhiyun u32 ar;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun if (reg[i].size == 0)
212*4882a593Smuzhiyun break;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun out_win = &pex->bridge.pex_outbound_win[i + 1];
215*4882a593Smuzhiyun out_le32(&out_win->bar, reg[i].phys_start);
216*4882a593Smuzhiyun out_le32(&out_win->tarl, reg[i].bus_start);
217*4882a593Smuzhiyun out_le32(&out_win->tarh, 0);
218*4882a593Smuzhiyun ar = PEX_OWAR_EN | (reg[i].size & PEX_OWAR_SIZE);
219*4882a593Smuzhiyun if (reg[i].flags & PCI_REGION_IO)
220*4882a593Smuzhiyun ar |= PEX_OWAR_TYPE_IO;
221*4882a593Smuzhiyun else
222*4882a593Smuzhiyun ar |= PEX_OWAR_TYPE_MEM;
223*4882a593Smuzhiyun out_le32(&out_win->ar, ar);
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun out_le32(&pex->bridge.pex_csb_ibctrl, PEX_CSB_IBCTRL_PIOE);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun ram_sz = gd->ram_size;
229*4882a593Smuzhiyun barl = 0;
230*4882a593Smuzhiyun tar = 0;
231*4882a593Smuzhiyun i = 0;
232*4882a593Smuzhiyun while (ram_sz > 0) {
233*4882a593Smuzhiyun in_win = &pex->bridge.pex_inbound_win[i];
234*4882a593Smuzhiyun out_le32(&in_win->barl, barl);
235*4882a593Smuzhiyun out_le32(&in_win->barh, 0x0);
236*4882a593Smuzhiyun out_le32(&in_win->tar, tar);
237*4882a593Smuzhiyun if (ram_sz >= 0x10000000) {
238*4882a593Smuzhiyun /* The maxium windows size is 256M */
239*4882a593Smuzhiyun out_le32(&in_win->ar, PEX_IWAR_EN | PEX_IWAR_NSOV |
240*4882a593Smuzhiyun PEX_IWAR_TYPE_PF | 0x0FFFF000);
241*4882a593Smuzhiyun barl += 0x10000000;
242*4882a593Smuzhiyun tar += 0x10000000;
243*4882a593Smuzhiyun ram_sz -= 0x10000000;
244*4882a593Smuzhiyun } else {
245*4882a593Smuzhiyun /* The UM is not clear here.
246*4882a593Smuzhiyun * So, round up to even Mb boundary */
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun ram_sz = ram_sz >> (20 +
249*4882a593Smuzhiyun ((ram_sz & 0xFFFFF) ? 1 : 0));
250*4882a593Smuzhiyun if (!(ram_sz % 2))
251*4882a593Smuzhiyun ram_sz -= 1;
252*4882a593Smuzhiyun out_le32(&in_win->ar, PEX_IWAR_EN | PEX_IWAR_NSOV |
253*4882a593Smuzhiyun PEX_IWAR_TYPE_PF | (ram_sz << 20) | 0xFF000);
254*4882a593Smuzhiyun ram_sz = 0;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun i++;
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun in_win = &pex->bridge.pex_inbound_win[i];
260*4882a593Smuzhiyun out_le32(&in_win->barl, CONFIG_SYS_IMMR);
261*4882a593Smuzhiyun out_le32(&in_win->barh, 0);
262*4882a593Smuzhiyun out_le32(&in_win->tar, CONFIG_SYS_IMMR);
263*4882a593Smuzhiyun out_le32(&in_win->ar, PEX_IWAR_EN |
264*4882a593Smuzhiyun PEX_IWAR_TYPE_NO_PF | PEX_IWAR_SIZE_1M);
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun /* Enable the host virtual INTX interrupts */
267*4882a593Smuzhiyun out_le32(&pex->bridge.pex_int_axi_misc_enb,
268*4882a593Smuzhiyun in_le32(&pex->bridge.pex_int_axi_misc_enb) | 0x1E0);
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun /* Hose configure header is memory-mapped */
271*4882a593Smuzhiyun hose_cfg_base = (void *)pex;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun get_clocks();
274*4882a593Smuzhiyun /* Configure the PCIE controller core clock ratio */
275*4882a593Smuzhiyun out_le32(hose_cfg_base + PEX_GCLK_RATIO,
276*4882a593Smuzhiyun (((bus ? gd->arch.pciexp2_clk : gd->arch.pciexp1_clk)
277*4882a593Smuzhiyun / 1000000) * 16) / 333);
278*4882a593Smuzhiyun udelay(1000000);
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun /* Do Type 1 bridge configuration */
281*4882a593Smuzhiyun out_8(hose_cfg_base + PCI_PRIMARY_BUS, 0);
282*4882a593Smuzhiyun out_8(hose_cfg_base + PCI_SECONDARY_BUS, 1);
283*4882a593Smuzhiyun out_8(hose_cfg_base + PCI_SUBORDINATE_BUS, 255);
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun /*
286*4882a593Smuzhiyun * Write to Command register
287*4882a593Smuzhiyun */
288*4882a593Smuzhiyun reg16 = in_le16(hose_cfg_base + PCI_COMMAND);
289*4882a593Smuzhiyun reg16 |= PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY | PCI_COMMAND_IO |
290*4882a593Smuzhiyun PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
291*4882a593Smuzhiyun out_le16(hose_cfg_base + PCI_COMMAND, reg16);
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun /*
294*4882a593Smuzhiyun * Clear non-reserved bits in status register.
295*4882a593Smuzhiyun */
296*4882a593Smuzhiyun out_le16(hose_cfg_base + PCI_STATUS, 0xffff);
297*4882a593Smuzhiyun out_8(hose_cfg_base + PCI_LATENCY_TIMER, 0x80);
298*4882a593Smuzhiyun out_8(hose_cfg_base + PCI_CACHE_LINE_SIZE, 0x08);
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun printf("PCIE%d: ", bus);
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun #define PCI_LTSSM 0x404 /* PCIe Link Training, Status State Machine */
303*4882a593Smuzhiyun #define PCI_LTSSM_L0 0x16 /* L0 state */
304*4882a593Smuzhiyun reg16 = in_le16(hose_cfg_base + PCI_LTSSM);
305*4882a593Smuzhiyun if (reg16 >= PCI_LTSSM_L0)
306*4882a593Smuzhiyun printf("link\n");
307*4882a593Smuzhiyun else
308*4882a593Smuzhiyun printf("No link\n");
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun mpc83xx_pcie_register_hose(bus, reg, reg16 >= PCI_LTSSM_L0);
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun /*
314*4882a593Smuzhiyun * The caller must have already set SCCR, SERDES and the PCIE_LAW BARs
315*4882a593Smuzhiyun * must have been set to cover all of the requested regions.
316*4882a593Smuzhiyun */
mpc83xx_pcie_init(int num_buses,struct pci_region ** reg)317*4882a593Smuzhiyun void mpc83xx_pcie_init(int num_buses, struct pci_region **reg)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun int i;
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun /*
322*4882a593Smuzhiyun * Release PCI RST Output signal.
323*4882a593Smuzhiyun * Power on to RST high must be at least 100 ms as per PCI spec.
324*4882a593Smuzhiyun * On warm boots only 1 ms is required, but we play it safe.
325*4882a593Smuzhiyun */
326*4882a593Smuzhiyun udelay(100000);
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun if (num_buses > ARRAY_SIZE(mpc83xx_pcie_cfg_space)) {
329*4882a593Smuzhiyun printf("Second PCIE host contoller not configured!\n");
330*4882a593Smuzhiyun num_buses = ARRAY_SIZE(mpc83xx_pcie_cfg_space);
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun for (i = 0; i < num_buses; i++)
334*4882a593Smuzhiyun mpc83xx_pcie_init_bus(i, reg[i]);
335*4882a593Smuzhiyun }
336