xref: /OK3568_Linux_fs/u-boot/arch/powerpc/cpu/mpc83xx/fdt.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2007 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * (C) Copyright 2000
5*4882a593Smuzhiyun  * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <common.h>
11*4882a593Smuzhiyun #include <linux/libfdt.h>
12*4882a593Smuzhiyun #include <fdt_support.h>
13*4882a593Smuzhiyun #include <asm/processor.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun extern void ft_qe_setup(void *blob);
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #if defined(CONFIG_BOOTCOUNT_LIMIT) && \
20*4882a593Smuzhiyun 	(defined(CONFIG_QE) && !defined(CONFIG_MPC831x))
21*4882a593Smuzhiyun #include <linux/immap_qe.h>
22*4882a593Smuzhiyun 
fdt_fixup_muram(void * blob)23*4882a593Smuzhiyun void fdt_fixup_muram (void *blob)
24*4882a593Smuzhiyun {
25*4882a593Smuzhiyun 	ulong data[2];
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun 	data[0] = 0;
28*4882a593Smuzhiyun 	data[1] = QE_MURAM_SIZE - 2 * sizeof(unsigned long);
29*4882a593Smuzhiyun 	do_fixup_by_compat(blob, "fsl,qe-muram-data", "reg",
30*4882a593Smuzhiyun 			data, sizeof (data), 0);
31*4882a593Smuzhiyun }
32*4882a593Smuzhiyun #endif
33*4882a593Smuzhiyun 
ft_cpu_setup(void * blob,bd_t * bd)34*4882a593Smuzhiyun void ft_cpu_setup(void *blob, bd_t *bd)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun 	immap_t *immr = (immap_t *)CONFIG_SYS_IMMR;
37*4882a593Smuzhiyun 	int spridr = immr->sysconf.spridr;
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 	/*
40*4882a593Smuzhiyun 	 * delete crypto node if not on an E-processor
41*4882a593Smuzhiyun 	 * initial revisions of the MPC834xE/6xE have the original SEC 2.0.
42*4882a593Smuzhiyun 	 * EA revisions got the SEC uprevved to 2.4 but since the default device
43*4882a593Smuzhiyun 	 * tree contains SEC 2.0 properties we uprev them here.
44*4882a593Smuzhiyun 	 */
45*4882a593Smuzhiyun 	if (!IS_E_PROCESSOR(spridr))
46*4882a593Smuzhiyun 		fdt_fixup_crypto_node(blob, 0);
47*4882a593Smuzhiyun 	else if (IS_E_PROCESSOR(spridr) &&
48*4882a593Smuzhiyun 		 (SPR_FAMILY(spridr) == SPR_834X_FAMILY ||
49*4882a593Smuzhiyun 		  SPR_FAMILY(spridr) == SPR_836X_FAMILY) &&
50*4882a593Smuzhiyun 		 REVID_MAJOR(spridr) >= 2)
51*4882a593Smuzhiyun 		fdt_fixup_crypto_node(blob, 0x0204);
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #if defined(CONFIG_HAS_ETH0) || defined(CONFIG_HAS_ETH1) ||\
54*4882a593Smuzhiyun     defined(CONFIG_HAS_ETH2) || defined(CONFIG_HAS_ETH3) ||\
55*4882a593Smuzhiyun     defined(CONFIG_HAS_ETH4) || defined(CONFIG_HAS_ETH5)
56*4882a593Smuzhiyun #ifdef CONFIG_MPC8313
57*4882a593Smuzhiyun 	/*
58*4882a593Smuzhiyun 	* mpc8313e erratum IPIC1 swapped TSEC interrupt ID numbers on rev. 1
59*4882a593Smuzhiyun 	* h/w (see AN3545).  The base device tree in use has rev. 1 ID numbers,
60*4882a593Smuzhiyun 	* so if on Rev. 2 (and higher) h/w, we fix them up here
61*4882a593Smuzhiyun 	*/
62*4882a593Smuzhiyun 	if (REVID_MAJOR(immr->sysconf.spridr) >= 2) {
63*4882a593Smuzhiyun 		int nodeoffset, path;
64*4882a593Smuzhiyun 		const char *prop;
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 		nodeoffset = fdt_path_offset(blob, "/aliases");
67*4882a593Smuzhiyun 		if (nodeoffset >= 0) {
68*4882a593Smuzhiyun #if defined(CONFIG_HAS_ETH0)
69*4882a593Smuzhiyun 			prop = fdt_getprop(blob, nodeoffset, "ethernet0", NULL);
70*4882a593Smuzhiyun 			if (prop) {
71*4882a593Smuzhiyun 				u32 tmp[] = { 32, 0x8, 33, 0x8, 34, 0x8 };
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 				path = fdt_path_offset(blob, prop);
74*4882a593Smuzhiyun 				prop = fdt_getprop(blob, path, "interrupts",
75*4882a593Smuzhiyun 						   NULL);
76*4882a593Smuzhiyun 				if (prop)
77*4882a593Smuzhiyun 					fdt_setprop(blob, path, "interrupts",
78*4882a593Smuzhiyun 						    &tmp, sizeof(tmp));
79*4882a593Smuzhiyun 			}
80*4882a593Smuzhiyun #endif
81*4882a593Smuzhiyun #if defined(CONFIG_HAS_ETH1)
82*4882a593Smuzhiyun 			prop = fdt_getprop(blob, nodeoffset, "ethernet1", NULL);
83*4882a593Smuzhiyun 			if (prop) {
84*4882a593Smuzhiyun 				u32 tmp[] = { 35, 0x8, 36, 0x8, 37, 0x8 };
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 				path = fdt_path_offset(blob, prop);
87*4882a593Smuzhiyun 				prop = fdt_getprop(blob, path, "interrupts",
88*4882a593Smuzhiyun 						   NULL);
89*4882a593Smuzhiyun 				if (prop)
90*4882a593Smuzhiyun 					fdt_setprop(blob, path, "interrupts",
91*4882a593Smuzhiyun 						    &tmp, sizeof(tmp));
92*4882a593Smuzhiyun 			}
93*4882a593Smuzhiyun #endif
94*4882a593Smuzhiyun 		}
95*4882a593Smuzhiyun 	}
96*4882a593Smuzhiyun #endif
97*4882a593Smuzhiyun #endif
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	do_fixup_by_prop_u32(blob, "device_type", "cpu", 4,
100*4882a593Smuzhiyun 		"timebase-frequency", (bd->bi_busfreq / 4), 1);
101*4882a593Smuzhiyun 	do_fixup_by_prop_u32(blob, "device_type", "cpu", 4,
102*4882a593Smuzhiyun 		"bus-frequency", bd->bi_busfreq, 1);
103*4882a593Smuzhiyun 	do_fixup_by_prop_u32(blob, "device_type", "cpu", 4,
104*4882a593Smuzhiyun 		"clock-frequency", gd->arch.core_clk, 1);
105*4882a593Smuzhiyun 	do_fixup_by_prop_u32(blob, "device_type", "soc", 4,
106*4882a593Smuzhiyun 		"bus-frequency", bd->bi_busfreq, 1);
107*4882a593Smuzhiyun 	do_fixup_by_compat_u32(blob, "fsl,soc",
108*4882a593Smuzhiyun 		"bus-frequency", bd->bi_busfreq, 1);
109*4882a593Smuzhiyun 	do_fixup_by_compat_u32(blob, "fsl,soc",
110*4882a593Smuzhiyun 		"clock-frequency", bd->bi_busfreq, 1);
111*4882a593Smuzhiyun 	do_fixup_by_compat_u32(blob, "fsl,immr",
112*4882a593Smuzhiyun 		"bus-frequency", bd->bi_busfreq, 1);
113*4882a593Smuzhiyun 	do_fixup_by_compat_u32(blob, "fsl,immr",
114*4882a593Smuzhiyun 		"clock-frequency", bd->bi_busfreq, 1);
115*4882a593Smuzhiyun #ifdef CONFIG_QE
116*4882a593Smuzhiyun 	ft_qe_setup(blob);
117*4882a593Smuzhiyun #endif
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun #ifdef CONFIG_SYS_NS16550
120*4882a593Smuzhiyun 	do_fixup_by_compat_u32(blob, "ns16550",
121*4882a593Smuzhiyun 		"clock-frequency", CONFIG_SYS_NS16550_CLK, 1);
122*4882a593Smuzhiyun #endif
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	fdt_fixup_memory(blob, (u64)bd->bi_memstart, (u64)bd->bi_memsize);
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun #if defined(CONFIG_BOOTCOUNT_LIMIT) && \
127*4882a593Smuzhiyun 	(defined(CONFIG_QE) && !defined(CONFIG_MPC831x))
128*4882a593Smuzhiyun 	fdt_fixup_muram (blob);
129*4882a593Smuzhiyun #endif
130*4882a593Smuzhiyun }
131