xref: /OK3568_Linux_fs/u-boot/arch/powerpc/cpu/mpc83xx/cpu.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun /*
8*4882a593Smuzhiyun  * CPU specific code for the MPC83xx family.
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * Derived from the MPC8260 and MPC85xx.
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <common.h>
14*4882a593Smuzhiyun #include <watchdog.h>
15*4882a593Smuzhiyun #include <command.h>
16*4882a593Smuzhiyun #include <mpc83xx.h>
17*4882a593Smuzhiyun #include <asm/processor.h>
18*4882a593Smuzhiyun #include <linux/libfdt.h>
19*4882a593Smuzhiyun #include <tsec.h>
20*4882a593Smuzhiyun #include <netdev.h>
21*4882a593Smuzhiyun #include <fsl_esdhc.h>
22*4882a593Smuzhiyun #if defined(CONFIG_BOOTCOUNT_LIMIT) && !defined(CONFIG_MPC831x)
23*4882a593Smuzhiyun #include <linux/immap_qe.h>
24*4882a593Smuzhiyun #include <asm/io.h>
25*4882a593Smuzhiyun #endif
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
28*4882a593Smuzhiyun 
checkcpu(void)29*4882a593Smuzhiyun int checkcpu(void)
30*4882a593Smuzhiyun {
31*4882a593Smuzhiyun 	volatile immap_t *immr;
32*4882a593Smuzhiyun 	ulong clock = gd->cpu_clk;
33*4882a593Smuzhiyun 	u32 pvr = get_pvr();
34*4882a593Smuzhiyun 	u32 spridr;
35*4882a593Smuzhiyun 	char buf[32];
36*4882a593Smuzhiyun 	int ret;
37*4882a593Smuzhiyun 	int i;
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 	const struct cpu_type {
40*4882a593Smuzhiyun 		char name[15];
41*4882a593Smuzhiyun 		u32 partid;
42*4882a593Smuzhiyun 	} cpu_type_list [] = {
43*4882a593Smuzhiyun 		CPU_TYPE_ENTRY(8308),
44*4882a593Smuzhiyun 		CPU_TYPE_ENTRY(8309),
45*4882a593Smuzhiyun 		CPU_TYPE_ENTRY(8311),
46*4882a593Smuzhiyun 		CPU_TYPE_ENTRY(8313),
47*4882a593Smuzhiyun 		CPU_TYPE_ENTRY(8314),
48*4882a593Smuzhiyun 		CPU_TYPE_ENTRY(8315),
49*4882a593Smuzhiyun 		CPU_TYPE_ENTRY(8321),
50*4882a593Smuzhiyun 		CPU_TYPE_ENTRY(8323),
51*4882a593Smuzhiyun 		CPU_TYPE_ENTRY(8343),
52*4882a593Smuzhiyun 		CPU_TYPE_ENTRY(8347_TBGA_),
53*4882a593Smuzhiyun 		CPU_TYPE_ENTRY(8347_PBGA_),
54*4882a593Smuzhiyun 		CPU_TYPE_ENTRY(8349),
55*4882a593Smuzhiyun 		CPU_TYPE_ENTRY(8358_TBGA_),
56*4882a593Smuzhiyun 		CPU_TYPE_ENTRY(8358_PBGA_),
57*4882a593Smuzhiyun 		CPU_TYPE_ENTRY(8360),
58*4882a593Smuzhiyun 		CPU_TYPE_ENTRY(8377),
59*4882a593Smuzhiyun 		CPU_TYPE_ENTRY(8378),
60*4882a593Smuzhiyun 		CPU_TYPE_ENTRY(8379),
61*4882a593Smuzhiyun 	};
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	immr = (immap_t *)CONFIG_SYS_IMMR;
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	ret = prt_83xx_rsr();
66*4882a593Smuzhiyun 	if (ret)
67*4882a593Smuzhiyun 		return ret;
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	puts("CPU:   ");
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	switch (pvr & 0xffff0000) {
72*4882a593Smuzhiyun 		case PVR_E300C1:
73*4882a593Smuzhiyun 			printf("e300c1, ");
74*4882a593Smuzhiyun 			break;
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 		case PVR_E300C2:
77*4882a593Smuzhiyun 			printf("e300c2, ");
78*4882a593Smuzhiyun 			break;
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 		case PVR_E300C3:
81*4882a593Smuzhiyun 			printf("e300c3, ");
82*4882a593Smuzhiyun 			break;
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 		case PVR_E300C4:
85*4882a593Smuzhiyun 			printf("e300c4, ");
86*4882a593Smuzhiyun 			break;
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 		default:
89*4882a593Smuzhiyun 			printf("Unknown core, ");
90*4882a593Smuzhiyun 	}
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	spridr = immr->sysconf.spridr;
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(cpu_type_list); i++)
95*4882a593Smuzhiyun 		if (cpu_type_list[i].partid == PARTID_NO_E(spridr)) {
96*4882a593Smuzhiyun 			puts("MPC");
97*4882a593Smuzhiyun 			puts(cpu_type_list[i].name);
98*4882a593Smuzhiyun 			if (IS_E_PROCESSOR(spridr))
99*4882a593Smuzhiyun 				puts("E");
100*4882a593Smuzhiyun 			if ((SPR_FAMILY(spridr) == SPR_834X_FAMILY ||
101*4882a593Smuzhiyun 			     SPR_FAMILY(spridr) == SPR_836X_FAMILY) &&
102*4882a593Smuzhiyun 			    REVID_MAJOR(spridr) >= 2)
103*4882a593Smuzhiyun 				puts("A");
104*4882a593Smuzhiyun 			printf(", Rev: %d.%d", REVID_MAJOR(spridr),
105*4882a593Smuzhiyun 			       REVID_MINOR(spridr));
106*4882a593Smuzhiyun 			break;
107*4882a593Smuzhiyun 		}
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	if (i == ARRAY_SIZE(cpu_type_list))
110*4882a593Smuzhiyun 		printf("(SPRIDR %08x unknown), ", spridr);
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	printf(" at %s MHz, ", strmhz(buf, clock));
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	printf("CSB: %s MHz\n", strmhz(buf, gd->arch.csb_clk));
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	return 0;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun int
do_reset(cmd_tbl_t * cmdtp,int flag,int argc,char * const argv[])120*4882a593Smuzhiyun do_reset (cmd_tbl_t * cmdtp, int flag, int argc, char * const argv[])
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun 	ulong msr;
123*4882a593Smuzhiyun #ifndef MPC83xx_RESET
124*4882a593Smuzhiyun 	ulong addr;
125*4882a593Smuzhiyun #endif
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	puts("Resetting the board.\n");
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun #ifdef MPC83xx_RESET
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	/* Interrupts and MMU off */
134*4882a593Smuzhiyun 	__asm__ __volatile__ ("mfmsr    %0":"=r" (msr):);
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	msr &= ~( MSR_EE | MSR_IR | MSR_DR);
137*4882a593Smuzhiyun 	__asm__ __volatile__ ("mtmsr    %0"::"r" (msr));
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	/* enable Reset Control Reg */
140*4882a593Smuzhiyun 	immap->reset.rpr = 0x52535445;
141*4882a593Smuzhiyun 	__asm__ __volatile__ ("sync");
142*4882a593Smuzhiyun 	__asm__ __volatile__ ("isync");
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	/* confirm Reset Control Reg is enabled */
145*4882a593Smuzhiyun 	while(!((immap->reset.rcer) & RCER_CRE));
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	udelay(200);
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	/* perform reset, only one bit */
150*4882a593Smuzhiyun 	immap->reset.rcr = RCR_SWHR;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun #else	/* ! MPC83xx_RESET */
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	immap->reset.rmr = RMR_CSRE;    /* Checkstop Reset enable */
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	/* Interrupts and MMU off */
157*4882a593Smuzhiyun 	__asm__ __volatile__ ("mfmsr    %0":"=r" (msr):);
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	msr &= ~(MSR_ME | MSR_EE | MSR_IR | MSR_DR);
160*4882a593Smuzhiyun 	__asm__ __volatile__ ("mtmsr    %0"::"r" (msr));
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	/*
163*4882a593Smuzhiyun 	 * Trying to execute the next instruction at a non-existing address
164*4882a593Smuzhiyun 	 * should cause a machine check, resulting in reset
165*4882a593Smuzhiyun 	 */
166*4882a593Smuzhiyun 	addr = CONFIG_SYS_RESET_ADDRESS;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	((void (*)(void)) addr) ();
169*4882a593Smuzhiyun #endif	/* MPC83xx_RESET */
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	return 1;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun /*
176*4882a593Smuzhiyun  * Get timebase clock frequency (like cpu_clk in Hz)
177*4882a593Smuzhiyun  */
178*4882a593Smuzhiyun 
get_tbclk(void)179*4882a593Smuzhiyun unsigned long get_tbclk(void)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun 	return (gd->bus_clk + 3L) / 4L;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun #if defined(CONFIG_WATCHDOG)
watchdog_reset(void)186*4882a593Smuzhiyun void watchdog_reset (void)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun 	int re_enable = disable_interrupts();
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	/* Reset the 83xx watchdog */
191*4882a593Smuzhiyun 	volatile immap_t *immr = (immap_t *) CONFIG_SYS_IMMR;
192*4882a593Smuzhiyun 	immr->wdt.swsrr = 0x556c;
193*4882a593Smuzhiyun 	immr->wdt.swsrr = 0xaa39;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	if (re_enable)
196*4882a593Smuzhiyun 		enable_interrupts ();
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun #endif
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun /*
201*4882a593Smuzhiyun  * Initializes on-chip ethernet controllers.
202*4882a593Smuzhiyun  * to override, implement board_eth_init()
203*4882a593Smuzhiyun  */
cpu_eth_init(bd_t * bis)204*4882a593Smuzhiyun int cpu_eth_init(bd_t *bis)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun #if defined(CONFIG_UEC_ETH)
207*4882a593Smuzhiyun 	uec_standard_init(bis);
208*4882a593Smuzhiyun #endif
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun #if defined(CONFIG_TSEC_ENET)
211*4882a593Smuzhiyun 	tsec_standard_init(bis);
212*4882a593Smuzhiyun #endif
213*4882a593Smuzhiyun 	return 0;
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun /*
217*4882a593Smuzhiyun  * Initializes on-chip MMC controllers.
218*4882a593Smuzhiyun  * to override, implement board_mmc_init()
219*4882a593Smuzhiyun  */
cpu_mmc_init(bd_t * bis)220*4882a593Smuzhiyun int cpu_mmc_init(bd_t *bis)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun #ifdef CONFIG_FSL_ESDHC
223*4882a593Smuzhiyun 	return fsl_esdhc_mmc_init(bis);
224*4882a593Smuzhiyun #else
225*4882a593Smuzhiyun 	return 0;
226*4882a593Smuzhiyun #endif
227*4882a593Smuzhiyun }
228