1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * Copyright (C) 2015 Altera Corporation 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * This file is generated by sopc2dts. 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 7*4882a593Smuzhiyun */ 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun/dts-v1/; 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun/ { 12*4882a593Smuzhiyun model = "Altera NiosII Max10"; 13*4882a593Smuzhiyun compatible = "altr,niosii-max10"; 14*4882a593Smuzhiyun #address-cells = <1>; 15*4882a593Smuzhiyun #size-cells = <1>; 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun cpus { 18*4882a593Smuzhiyun #address-cells = <1>; 19*4882a593Smuzhiyun #size-cells = <0>; 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun cpu: cpu@0 { 22*4882a593Smuzhiyun device_type = "cpu"; 23*4882a593Smuzhiyun compatible = "altr,nios2-1.1"; 24*4882a593Smuzhiyun reg = <0x00000000>; 25*4882a593Smuzhiyun interrupt-controller; 26*4882a593Smuzhiyun #interrupt-cells = <1>; 27*4882a593Smuzhiyun altr,exception-addr = <0xc8000120>; 28*4882a593Smuzhiyun altr,fast-tlb-miss-addr = <0xc0000100>; 29*4882a593Smuzhiyun altr,has-div = <1>; 30*4882a593Smuzhiyun altr,has-initda = <1>; 31*4882a593Smuzhiyun altr,has-mmu = <1>; 32*4882a593Smuzhiyun altr,has-mul = <1>; 33*4882a593Smuzhiyun altr,implementation = "fast"; 34*4882a593Smuzhiyun altr,pid-num-bits = <8>; 35*4882a593Smuzhiyun altr,reset-addr = <0xd4000000>; 36*4882a593Smuzhiyun altr,tlb-num-entries = <256>; 37*4882a593Smuzhiyun altr,tlb-num-ways = <16>; 38*4882a593Smuzhiyun altr,tlb-ptr-sz = <8>; 39*4882a593Smuzhiyun clock-frequency = <75000000>; 40*4882a593Smuzhiyun dcache-line-size = <32>; 41*4882a593Smuzhiyun dcache-size = <32768>; 42*4882a593Smuzhiyun icache-line-size = <32>; 43*4882a593Smuzhiyun icache-size = <32768>; 44*4882a593Smuzhiyun }; 45*4882a593Smuzhiyun }; 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun memory { 48*4882a593Smuzhiyun device_type = "memory"; 49*4882a593Smuzhiyun reg = <0x08000000 0x08000000>, 50*4882a593Smuzhiyun <0x00000000 0x00000400>; 51*4882a593Smuzhiyun }; 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun sopc0: sopc@0 { 54*4882a593Smuzhiyun device_type = "soc"; 55*4882a593Smuzhiyun ranges; 56*4882a593Smuzhiyun #address-cells = <1>; 57*4882a593Smuzhiyun #size-cells = <1>; 58*4882a593Smuzhiyun compatible = "altr,avalon", "simple-bus"; 59*4882a593Smuzhiyun bus-frequency = <75000000>; 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun jtag_uart: serial@18001530 { 62*4882a593Smuzhiyun compatible = "altr,juart-1.0"; 63*4882a593Smuzhiyun reg = <0x18001530 0x00000008>; 64*4882a593Smuzhiyun interrupt-parent = <&cpu>; 65*4882a593Smuzhiyun interrupts = <7>; 66*4882a593Smuzhiyun }; 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun a_16550_uart_0: serial@18001600 { 69*4882a593Smuzhiyun compatible = "altr,16550-FIFO32", "ns16550a"; 70*4882a593Smuzhiyun reg = <0x18001600 0x00000200>; 71*4882a593Smuzhiyun interrupt-parent = <&cpu>; 72*4882a593Smuzhiyun interrupts = <1>; 73*4882a593Smuzhiyun auto-flow-control = <1>; 74*4882a593Smuzhiyun clock-frequency = <50000000>; 75*4882a593Smuzhiyun fifo-size = <32>; 76*4882a593Smuzhiyun reg-io-width = <4>; 77*4882a593Smuzhiyun reg-shift = <2>; 78*4882a593Smuzhiyun }; 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun ext_flash: quadspi@0x180014a0 { 81*4882a593Smuzhiyun compatible = "altr,quadspi-1.0"; 82*4882a593Smuzhiyun reg = <0x180014a0 0x00000020>, 83*4882a593Smuzhiyun <0x14000000 0x04000000>; 84*4882a593Smuzhiyun reg-names = "avl_csr", "avl_mem"; 85*4882a593Smuzhiyun interrupt-parent = <&cpu>; 86*4882a593Smuzhiyun interrupts = <4>; 87*4882a593Smuzhiyun #address-cells = <1>; 88*4882a593Smuzhiyun #size-cells = <0>; 89*4882a593Smuzhiyun flash0: nor0@0 { 90*4882a593Smuzhiyun compatible = "micron,n25q512a"; 91*4882a593Smuzhiyun #address-cells = <1>; 92*4882a593Smuzhiyun #size-cells = <1>; 93*4882a593Smuzhiyun }; 94*4882a593Smuzhiyun }; 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun sysid: sysid@18001528 { 97*4882a593Smuzhiyun compatible = "altr,sysid-1.0"; 98*4882a593Smuzhiyun reg = <0x18001528 0x00000008>; 99*4882a593Smuzhiyun }; 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun rgmii_0_eth_tse_0: ethernet@400 { 102*4882a593Smuzhiyun compatible = "altr,tse-msgdma-1.0", "altr,tse-1.0"; 103*4882a593Smuzhiyun reg = <0x00000400 0x00000400>, 104*4882a593Smuzhiyun <0x00000820 0x00000020>, 105*4882a593Smuzhiyun <0x00000800 0x00000020>, 106*4882a593Smuzhiyun <0x000008c0 0x00000008>, 107*4882a593Smuzhiyun <0x00000840 0x00000020>, 108*4882a593Smuzhiyun <0x00000860 0x00000020>; 109*4882a593Smuzhiyun reg-names = "control_port", "rx_csr", "rx_desc", "rx_resp", 110*4882a593Smuzhiyun "tx_csr", "tx_desc"; 111*4882a593Smuzhiyun interrupt-parent = <&cpu>; 112*4882a593Smuzhiyun interrupts = <2 3>; 113*4882a593Smuzhiyun interrupt-names = "rx_irq", "tx_irq"; 114*4882a593Smuzhiyun rx-fifo-depth = <8192>; 115*4882a593Smuzhiyun tx-fifo-depth = <8192>; 116*4882a593Smuzhiyun address-bits = <48>; 117*4882a593Smuzhiyun max-frame-size = <1518>; 118*4882a593Smuzhiyun local-mac-address = [00 00 00 00 00 00]; 119*4882a593Smuzhiyun altr,has-supplementary-unicast; 120*4882a593Smuzhiyun altr,enable-sup-addr = <1>; 121*4882a593Smuzhiyun altr,has-hash-multicast-filter; 122*4882a593Smuzhiyun altr,enable-hash = <1>; 123*4882a593Smuzhiyun phy-mode = "rgmii-id"; 124*4882a593Smuzhiyun phy-handle = <&phy0>; 125*4882a593Smuzhiyun rgmii_0_eth_tse_0_mdio: mdio { 126*4882a593Smuzhiyun compatible = "altr,tse-mdio"; 127*4882a593Smuzhiyun #address-cells = <1>; 128*4882a593Smuzhiyun #size-cells = <0>; 129*4882a593Smuzhiyun phy0: ethernet-phy@0 { 130*4882a593Smuzhiyun reg = <0>; 131*4882a593Smuzhiyun device_type = "ethernet-phy"; 132*4882a593Smuzhiyun }; 133*4882a593Smuzhiyun }; 134*4882a593Smuzhiyun }; 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun enet_pll: clock@0 { 137*4882a593Smuzhiyun compatible = "altr,pll-1.0"; 138*4882a593Smuzhiyun #clock-cells = <1>; 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun enet_pll_c0: enet_pll_c0 { 141*4882a593Smuzhiyun compatible = "fixed-clock"; 142*4882a593Smuzhiyun #clock-cells = <0>; 143*4882a593Smuzhiyun clock-frequency = <125000000>; 144*4882a593Smuzhiyun clock-output-names = "enet_pll-c0"; 145*4882a593Smuzhiyun }; 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun enet_pll_c1: enet_pll_c1 { 148*4882a593Smuzhiyun compatible = "fixed-clock"; 149*4882a593Smuzhiyun #clock-cells = <0>; 150*4882a593Smuzhiyun clock-frequency = <25000000>; 151*4882a593Smuzhiyun clock-output-names = "enet_pll-c1"; 152*4882a593Smuzhiyun }; 153*4882a593Smuzhiyun 154*4882a593Smuzhiyun enet_pll_c2: enet_pll_c2 { 155*4882a593Smuzhiyun compatible = "fixed-clock"; 156*4882a593Smuzhiyun #clock-cells = <0>; 157*4882a593Smuzhiyun clock-frequency = <2500000>; 158*4882a593Smuzhiyun clock-output-names = "enet_pll-c2"; 159*4882a593Smuzhiyun }; 160*4882a593Smuzhiyun }; 161*4882a593Smuzhiyun 162*4882a593Smuzhiyun sys_pll: clock@1 { 163*4882a593Smuzhiyun compatible = "altr,pll-1.0"; 164*4882a593Smuzhiyun #clock-cells = <1>; 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun sys_pll_c0: sys_pll_c0 { 167*4882a593Smuzhiyun compatible = "fixed-clock"; 168*4882a593Smuzhiyun #clock-cells = <0>; 169*4882a593Smuzhiyun clock-frequency = <100000000>; 170*4882a593Smuzhiyun clock-output-names = "sys_pll-c0"; 171*4882a593Smuzhiyun }; 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun sys_pll_c1: sys_pll_c1 { 174*4882a593Smuzhiyun compatible = "fixed-clock"; 175*4882a593Smuzhiyun #clock-cells = <0>; 176*4882a593Smuzhiyun clock-frequency = <50000000>; 177*4882a593Smuzhiyun clock-output-names = "sys_pll-c1"; 178*4882a593Smuzhiyun }; 179*4882a593Smuzhiyun 180*4882a593Smuzhiyun sys_pll_c2: sys_pll_c2 { 181*4882a593Smuzhiyun compatible = "fixed-clock"; 182*4882a593Smuzhiyun #clock-cells = <0>; 183*4882a593Smuzhiyun clock-frequency = <75000000>; 184*4882a593Smuzhiyun clock-output-names = "sys_pll-c2"; 185*4882a593Smuzhiyun }; 186*4882a593Smuzhiyun }; 187*4882a593Smuzhiyun 188*4882a593Smuzhiyun sys_clk_timer: timer@18001440 { 189*4882a593Smuzhiyun compatible = "altr,timer-1.0"; 190*4882a593Smuzhiyun reg = <0x18001440 0x00000020>; 191*4882a593Smuzhiyun interrupt-parent = <&cpu>; 192*4882a593Smuzhiyun interrupts = <0>; 193*4882a593Smuzhiyun clock-frequency = <75000000>; 194*4882a593Smuzhiyun }; 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun led_pio: gpio@180014d0 { 197*4882a593Smuzhiyun compatible = "altr,pio-1.0"; 198*4882a593Smuzhiyun reg = <0x180014d0 0x00000010>; 199*4882a593Smuzhiyun altr,gpio-bank-width = <4>; 200*4882a593Smuzhiyun resetvalue = <15>; 201*4882a593Smuzhiyun #gpio-cells = <2>; 202*4882a593Smuzhiyun gpio-controller; 203*4882a593Smuzhiyun gpio-bank-name = "led"; 204*4882a593Smuzhiyun }; 205*4882a593Smuzhiyun 206*4882a593Smuzhiyun uart_0: serial@0x18001420 { 207*4882a593Smuzhiyun compatible = "altr,uart-1.0"; 208*4882a593Smuzhiyun reg = <0x18001420 0x00000020>; 209*4882a593Smuzhiyun interrupt-parent = <&cpu>; 210*4882a593Smuzhiyun interrupts = <1>; 211*4882a593Smuzhiyun clock-frequency = <75000000>; 212*4882a593Smuzhiyun current-speed = <115200>; 213*4882a593Smuzhiyun }; 214*4882a593Smuzhiyun 215*4882a593Smuzhiyun button_pio: gpio@180014c0 { 216*4882a593Smuzhiyun compatible = "altr,pio-1.0"; 217*4882a593Smuzhiyun reg = <0x180014c0 0x00000010>; 218*4882a593Smuzhiyun interrupt-parent = <&cpu>; 219*4882a593Smuzhiyun interrupts = <6>; 220*4882a593Smuzhiyun altr,gpio-bank-width = <3>; 221*4882a593Smuzhiyun altr,interrupt-type = <2>; 222*4882a593Smuzhiyun edge_type = <1>; 223*4882a593Smuzhiyun level_trigger = <0>; 224*4882a593Smuzhiyun resetvalue = <0>; 225*4882a593Smuzhiyun #gpio-cells = <2>; 226*4882a593Smuzhiyun gpio-controller; 227*4882a593Smuzhiyun gpio-bank-name = "button"; 228*4882a593Smuzhiyun }; 229*4882a593Smuzhiyun 230*4882a593Smuzhiyun sys_clk_timer_1: timer@880 { 231*4882a593Smuzhiyun compatible = "altr,timer-1.0"; 232*4882a593Smuzhiyun reg = <0x00000880 0x00000020>; 233*4882a593Smuzhiyun interrupt-parent = <&cpu>; 234*4882a593Smuzhiyun interrupts = <5>; 235*4882a593Smuzhiyun clock-frequency = <75000000>; 236*4882a593Smuzhiyun }; 237*4882a593Smuzhiyun 238*4882a593Smuzhiyun fpga_leds: leds { 239*4882a593Smuzhiyun compatible = "gpio-leds"; 240*4882a593Smuzhiyun 241*4882a593Smuzhiyun led_fpga0: fpga0 { 242*4882a593Smuzhiyun label = "fpga_led0"; 243*4882a593Smuzhiyun gpios = <&led_pio 0 1>; 244*4882a593Smuzhiyun }; 245*4882a593Smuzhiyun 246*4882a593Smuzhiyun led_fpga1: fpga1 { 247*4882a593Smuzhiyun label = "fpga_led1"; 248*4882a593Smuzhiyun gpios = <&led_pio 1 1>; 249*4882a593Smuzhiyun }; 250*4882a593Smuzhiyun 251*4882a593Smuzhiyun led_fpga2: fpga2 { 252*4882a593Smuzhiyun label = "fpga_led2"; 253*4882a593Smuzhiyun gpios = <&led_pio 2 1>; 254*4882a593Smuzhiyun }; 255*4882a593Smuzhiyun 256*4882a593Smuzhiyun led_fpga3: fpga3 { 257*4882a593Smuzhiyun label = "fpga_led3"; 258*4882a593Smuzhiyun gpios = <&led_pio 3 1>; 259*4882a593Smuzhiyun }; 260*4882a593Smuzhiyun }; 261*4882a593Smuzhiyun }; 262*4882a593Smuzhiyun 263*4882a593Smuzhiyun chosen { 264*4882a593Smuzhiyun bootargs = "debug console=ttyS0,115200"; 265*4882a593Smuzhiyun stdout-path = &a_16550_uart_0; 266*4882a593Smuzhiyun }; 267*4882a593Smuzhiyun}; 268