1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2004, Psyent Corporation <www.psyent.com>
3*4882a593Smuzhiyun * Scott McNutt <smcnutt@psyent.com>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <cpu.h>
10*4882a593Smuzhiyun #include <dm.h>
11*4882a593Smuzhiyun #include <errno.h>
12*4882a593Smuzhiyun #include <asm/cache.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #ifdef CONFIG_DISPLAY_CPUINFO
print_cpuinfo(void)17*4882a593Smuzhiyun int print_cpuinfo(void)
18*4882a593Smuzhiyun {
19*4882a593Smuzhiyun printf("CPU: Nios-II\n");
20*4882a593Smuzhiyun return 0;
21*4882a593Smuzhiyun }
22*4882a593Smuzhiyun #endif /* CONFIG_DISPLAY_CPUINFO */
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #ifdef CONFIG_ALTERA_SYSID
checkboard(void)25*4882a593Smuzhiyun int checkboard(void)
26*4882a593Smuzhiyun {
27*4882a593Smuzhiyun display_sysid();
28*4882a593Smuzhiyun return 0;
29*4882a593Smuzhiyun }
30*4882a593Smuzhiyun #endif
31*4882a593Smuzhiyun
do_reset(cmd_tbl_t * cmdtp,int flag,int argc,char * const argv[])32*4882a593Smuzhiyun int do_reset(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
33*4882a593Smuzhiyun {
34*4882a593Smuzhiyun disable_interrupts();
35*4882a593Smuzhiyun /* indirect call to go beyond 256MB limitation of toolchain */
36*4882a593Smuzhiyun nios2_callr(gd->arch.reset_addr);
37*4882a593Smuzhiyun return 0;
38*4882a593Smuzhiyun }
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /*
41*4882a593Smuzhiyun * COPY EXCEPTION TRAMPOLINE -- copy the tramp to the
42*4882a593Smuzhiyun * exception address. Define CONFIG_ROM_STUBS to prevent
43*4882a593Smuzhiyun * the copy (e.g. exception in flash or in other
44*4882a593Smuzhiyun * softare/firmware component).
45*4882a593Smuzhiyun */
46*4882a593Smuzhiyun #ifndef CONFIG_ROM_STUBS
copy_exception_trampoline(void)47*4882a593Smuzhiyun static void copy_exception_trampoline(void)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun extern int _except_start, _except_end;
50*4882a593Smuzhiyun void *except_target = (void *)gd->arch.exception_addr;
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun if (&_except_start != except_target) {
53*4882a593Smuzhiyun memcpy(except_target, &_except_start,
54*4882a593Smuzhiyun &_except_end - &_except_start);
55*4882a593Smuzhiyun flush_cache(gd->arch.exception_addr,
56*4882a593Smuzhiyun &_except_end - &_except_start);
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun #endif
60*4882a593Smuzhiyun
arch_cpu_init_dm(void)61*4882a593Smuzhiyun int arch_cpu_init_dm(void)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun struct udevice *dev;
64*4882a593Smuzhiyun int ret;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun ret = uclass_first_device_err(UCLASS_CPU, &dev);
67*4882a593Smuzhiyun if (ret)
68*4882a593Smuzhiyun return ret;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun gd->ram_size = CONFIG_SYS_SDRAM_SIZE;
71*4882a593Smuzhiyun #ifndef CONFIG_ROM_STUBS
72*4882a593Smuzhiyun copy_exception_trampoline();
73*4882a593Smuzhiyun #endif
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun return 0;
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun
altera_nios2_get_desc(struct udevice * dev,char * buf,int size)78*4882a593Smuzhiyun static int altera_nios2_get_desc(struct udevice *dev, char *buf, int size)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun const char *cpu_name = "Nios-II";
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun if (size < strlen(cpu_name))
83*4882a593Smuzhiyun return -ENOSPC;
84*4882a593Smuzhiyun strcpy(buf, cpu_name);
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun return 0;
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
altera_nios2_get_info(struct udevice * dev,struct cpu_info * info)89*4882a593Smuzhiyun static int altera_nios2_get_info(struct udevice *dev, struct cpu_info *info)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun info->cpu_freq = gd->cpu_clk;
92*4882a593Smuzhiyun info->features = (1 << CPU_FEAT_L1_CACHE) |
93*4882a593Smuzhiyun (gd->arch.has_mmu ? (1 << CPU_FEAT_MMU) : 0);
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun return 0;
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun
altera_nios2_get_count(struct udevice * dev)98*4882a593Smuzhiyun static int altera_nios2_get_count(struct udevice *dev)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun return 1;
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
altera_nios2_probe(struct udevice * dev)103*4882a593Smuzhiyun static int altera_nios2_probe(struct udevice *dev)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun const void *blob = gd->fdt_blob;
106*4882a593Smuzhiyun int node = dev_of_offset(dev);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun gd->cpu_clk = fdtdec_get_int(blob, node,
109*4882a593Smuzhiyun "clock-frequency", 0);
110*4882a593Smuzhiyun gd->arch.dcache_line_size = fdtdec_get_int(blob, node,
111*4882a593Smuzhiyun "dcache-line-size", 0);
112*4882a593Smuzhiyun gd->arch.icache_line_size = fdtdec_get_int(blob, node,
113*4882a593Smuzhiyun "icache-line-size", 0);
114*4882a593Smuzhiyun gd->arch.dcache_size = fdtdec_get_int(blob, node,
115*4882a593Smuzhiyun "dcache-size", 0);
116*4882a593Smuzhiyun gd->arch.icache_size = fdtdec_get_int(blob, node,
117*4882a593Smuzhiyun "icache-size", 0);
118*4882a593Smuzhiyun gd->arch.reset_addr = fdtdec_get_int(blob, node,
119*4882a593Smuzhiyun "altr,reset-addr", 0);
120*4882a593Smuzhiyun gd->arch.exception_addr = fdtdec_get_int(blob, node,
121*4882a593Smuzhiyun "altr,exception-addr", 0);
122*4882a593Smuzhiyun gd->arch.has_initda = fdtdec_get_int(blob, node,
123*4882a593Smuzhiyun "altr,has-initda", 0);
124*4882a593Smuzhiyun gd->arch.has_mmu = fdtdec_get_int(blob, node,
125*4882a593Smuzhiyun "altr,has-mmu", 0);
126*4882a593Smuzhiyun gd->arch.io_region_base = gd->arch.has_mmu ? 0xe0000000 : 0x80000000;
127*4882a593Smuzhiyun gd->arch.mem_region_base = gd->arch.has_mmu ? 0xc0000000 : 0x00000000;
128*4882a593Smuzhiyun gd->arch.physaddr_mask = gd->arch.has_mmu ? 0x1fffffff : 0x7fffffff;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun return 0;
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun static const struct cpu_ops altera_nios2_ops = {
134*4882a593Smuzhiyun .get_desc = altera_nios2_get_desc,
135*4882a593Smuzhiyun .get_info = altera_nios2_get_info,
136*4882a593Smuzhiyun .get_count = altera_nios2_get_count,
137*4882a593Smuzhiyun };
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun static const struct udevice_id altera_nios2_ids[] = {
140*4882a593Smuzhiyun { .compatible = "altr,nios2-1.0" },
141*4882a593Smuzhiyun { .compatible = "altr,nios2-1.1" },
142*4882a593Smuzhiyun { }
143*4882a593Smuzhiyun };
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun U_BOOT_DRIVER(altera_nios2) = {
146*4882a593Smuzhiyun .name = "altera_nios2",
147*4882a593Smuzhiyun .id = UCLASS_CPU,
148*4882a593Smuzhiyun .of_match = altera_nios2_ids,
149*4882a593Smuzhiyun .probe = altera_nios2_probe,
150*4882a593Smuzhiyun .ops = &altera_nios2_ops,
151*4882a593Smuzhiyun .flags = DM_FLAG_PRE_RELOC,
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun /* This is a dummy function on nios2 */
dram_init(void)155*4882a593Smuzhiyun int dram_init(void)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun return 0;
158*4882a593Smuzhiyun }
159