xref: /OK3568_Linux_fs/u-boot/arch/mips/mach-au1x00/include/mach/au1x00.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  *
3*4882a593Smuzhiyun  * BRIEF MODULE DESCRIPTION
4*4882a593Smuzhiyun  *	Include file for Alchemy Semiconductor's Au1k CPU.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Copyright 2000,2001 MontaVista Software Inc.
7*4882a593Smuzhiyun  * Author: MontaVista Software, Inc.
8*4882a593Smuzhiyun  *	   ppopov@mvista.com or source@mvista.com
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun  /*
14*4882a593Smuzhiyun   * some definitions add by takuzo@sm.sony.co.jp and sato@sm.sony.co.jp
15*4882a593Smuzhiyun   */
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #ifndef _AU1X00_H_
18*4882a593Smuzhiyun #define _AU1X00_H_
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #ifndef __ASSEMBLY__
21*4882a593Smuzhiyun /* cpu pipeline flush */
au_sync(void)22*4882a593Smuzhiyun void static inline au_sync(void)
23*4882a593Smuzhiyun {
24*4882a593Smuzhiyun 	__asm__ volatile ("sync");
25*4882a593Smuzhiyun }
26*4882a593Smuzhiyun 
au_sync_udelay(int us)27*4882a593Smuzhiyun void static inline au_sync_udelay(int us)
28*4882a593Smuzhiyun {
29*4882a593Smuzhiyun 	__asm__ volatile ("sync");
30*4882a593Smuzhiyun 	udelay(us);
31*4882a593Smuzhiyun }
32*4882a593Smuzhiyun 
au_writeb(u8 val,int reg)33*4882a593Smuzhiyun void static inline au_writeb(u8 val, int reg)
34*4882a593Smuzhiyun {
35*4882a593Smuzhiyun 	*(volatile u8 *)(reg) = val;
36*4882a593Smuzhiyun }
37*4882a593Smuzhiyun 
au_writew(u16 val,int reg)38*4882a593Smuzhiyun void static inline au_writew(u16 val, int reg)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun 	*(volatile u16 *)(reg) = val;
41*4882a593Smuzhiyun }
42*4882a593Smuzhiyun 
au_writel(u32 val,int reg)43*4882a593Smuzhiyun void static inline au_writel(u32 val, int reg)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun 	*(volatile u32 *)(reg) = val;
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun 
au_readb(unsigned long port)48*4882a593Smuzhiyun static inline u8 au_readb(unsigned long port)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun 	return (*(volatile u8 *)port);
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun 
au_readw(unsigned long port)53*4882a593Smuzhiyun static inline u16 au_readw(unsigned long port)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun 	return (*(volatile u16 *)port);
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun 
au_readl(unsigned long port)58*4882a593Smuzhiyun static inline u32 au_readl(unsigned long port)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun 	return (*(volatile u32 *)port);
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun /* These next three functions should be a generic part of the MIPS
64*4882a593Smuzhiyun  * kernel (with the 'au_' removed from the name) and selected for
65*4882a593Smuzhiyun  * processors that support the instructions.
66*4882a593Smuzhiyun  * Taken from PPC tree.  -- Dan
67*4882a593Smuzhiyun  */
68*4882a593Smuzhiyun /* Return the bit position of the most significant 1 bit in a word */
__ilog2(unsigned int x)69*4882a593Smuzhiyun static __inline__ int __ilog2(unsigned int x)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun 	int lz;
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	asm volatile (
74*4882a593Smuzhiyun 		".set\tnoreorder\n\t"
75*4882a593Smuzhiyun 		".set\tnoat\n\t"
76*4882a593Smuzhiyun 		".set\tmips32\n\t"
77*4882a593Smuzhiyun 		"clz\t%0,%1\n\t"
78*4882a593Smuzhiyun 		".set\tmips0\n\t"
79*4882a593Smuzhiyun 		".set\tat\n\t"
80*4882a593Smuzhiyun 		".set\treorder"
81*4882a593Smuzhiyun 		: "=r" (lz)
82*4882a593Smuzhiyun 		: "r" (x));
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	return 31 - lz;
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun 
au_ffz(unsigned int x)87*4882a593Smuzhiyun static __inline__ int au_ffz(unsigned int x)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun 	if ((x = ~x) == 0)
90*4882a593Smuzhiyun 		return 32;
91*4882a593Smuzhiyun 	return __ilog2(x & -x);
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun /*
95*4882a593Smuzhiyun  * ffs: find first bit set. This is defined the same way as
96*4882a593Smuzhiyun  * the libc and compiler builtin ffs routines, therefore
97*4882a593Smuzhiyun  * differs in spirit from the above ffz (man ffs).
98*4882a593Smuzhiyun  */
au_ffs(int x)99*4882a593Smuzhiyun static __inline__ int au_ffs(int x)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun 	return __ilog2(x & -x) + 1;
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun #define gpio_set(Value)      outl(Value, SYS_OUTPUTSET)
105*4882a593Smuzhiyun #define gpio_clear(Value)    outl(Value, SYS_OUTPUTCLR)
106*4882a593Smuzhiyun #define gpio_read()          inl(SYS_PINSTATERD)
107*4882a593Smuzhiyun #define gpio_tristate(Value) outl(Value, SYS_TRIOUTCLR)
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun #endif /* !ASSEMBLY */
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun #ifdef CONFIG_PM
112*4882a593Smuzhiyun /* no CP0 timer irq */
113*4882a593Smuzhiyun #define ALLINTS (IE_IRQ0 | IE_IRQ1 | IE_IRQ2 | IE_IRQ3 | IE_IRQ4)
114*4882a593Smuzhiyun #else
115*4882a593Smuzhiyun #define ALLINTS (IE_IRQ0 | IE_IRQ1 | IE_IRQ2 | IE_IRQ3 | IE_IRQ4 | IE_IRQ5)
116*4882a593Smuzhiyun #endif
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun #define CP0_IWATCHLO		$18,1
119*4882a593Smuzhiyun #define CP0_DEBUG		$23
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun /* SDRAM Controller */
122*4882a593Smuzhiyun #ifdef CONFIG_SOC_AU1550
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun #define MEM_SDMODE0                0xB4000800
125*4882a593Smuzhiyun #define MEM_SDMODE1                0xB4000808
126*4882a593Smuzhiyun #define MEM_SDMODE2                0xB4000810
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun #define MEM_SDADDR0                0xB4000820
129*4882a593Smuzhiyun #define MEM_SDADDR1                0xB4000828
130*4882a593Smuzhiyun #define MEM_SDADDR2                0xB4000830
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun #define MEM_SDCONFIGA              0xB4000840
133*4882a593Smuzhiyun #define MEM_SDCONFIGB              0xB4000848
134*4882a593Smuzhiyun #define MEM_SDPRECMD               0xB40008c0
135*4882a593Smuzhiyun #define MEM_SDAUTOREF              0xB40008c8
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun #define MEM_SDWRMD0                0xB4000880
138*4882a593Smuzhiyun #define MEM_SDWRMD1                0xB4000888
139*4882a593Smuzhiyun #define MEM_SDWRMD2                0xB4000890
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun #else /* CONFIG_SOC_AU1550 */
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun #define MEM_SDMODE0                0xB4000000
144*4882a593Smuzhiyun #define MEM_SDMODE1                0xB4000004
145*4882a593Smuzhiyun #define MEM_SDMODE2                0xB4000008
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun #define MEM_SDADDR0                0xB400000C
148*4882a593Smuzhiyun #define MEM_SDADDR1                0xB4000010
149*4882a593Smuzhiyun #define MEM_SDADDR2                0xB4000014
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun #define MEM_SDREFCFG               0xB4000018
152*4882a593Smuzhiyun #define MEM_SDPRECMD               0xB400001C
153*4882a593Smuzhiyun #define MEM_SDAUTOREF              0xB4000020
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun #define MEM_SDWRMD0                0xB4000024
156*4882a593Smuzhiyun #define MEM_SDWRMD1                0xB4000028
157*4882a593Smuzhiyun #define MEM_SDWRMD2                0xB400002C
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun #endif /* CONFIG_SOC_AU1550 */
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun #define MEM_SDSLEEP                0xB4000030
162*4882a593Smuzhiyun #define MEM_SDSMCKE                0xB4000034
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun /* Static Bus Controller */
165*4882a593Smuzhiyun #define MEM_STCFG0                 0xB4001000
166*4882a593Smuzhiyun #define MEM_STTIME0                0xB4001004
167*4882a593Smuzhiyun #define MEM_STADDR0                0xB4001008
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun #define MEM_STCFG1                 0xB4001010
170*4882a593Smuzhiyun #define MEM_STTIME1                0xB4001014
171*4882a593Smuzhiyun #define MEM_STADDR1                0xB4001018
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun #define MEM_STCFG2                 0xB4001020
174*4882a593Smuzhiyun #define MEM_STTIME2                0xB4001024
175*4882a593Smuzhiyun #define MEM_STADDR2                0xB4001028
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun #define MEM_STCFG3                 0xB4001030
178*4882a593Smuzhiyun #define MEM_STTIME3                0xB4001034
179*4882a593Smuzhiyun #define MEM_STADDR3                0xB4001038
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun /* Interrupt Controller 0 */
182*4882a593Smuzhiyun #define IC0_CFG0RD                 0xB0400040
183*4882a593Smuzhiyun #define IC0_CFG0SET                0xB0400040
184*4882a593Smuzhiyun #define IC0_CFG0CLR                0xB0400044
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun #define IC0_CFG1RD                 0xB0400048
187*4882a593Smuzhiyun #define IC0_CFG1SET                0xB0400048
188*4882a593Smuzhiyun #define IC0_CFG1CLR                0xB040004C
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun #define IC0_CFG2RD                 0xB0400050
191*4882a593Smuzhiyun #define IC0_CFG2SET                0xB0400050
192*4882a593Smuzhiyun #define IC0_CFG2CLR                0xB0400054
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun #define IC0_REQ0INT                0xB0400054
195*4882a593Smuzhiyun #define IC0_SRCRD                  0xB0400058
196*4882a593Smuzhiyun #define IC0_SRCSET                 0xB0400058
197*4882a593Smuzhiyun #define IC0_SRCCLR                 0xB040005C
198*4882a593Smuzhiyun #define IC0_REQ1INT                0xB040005C
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun #define IC0_ASSIGNRD               0xB0400060
201*4882a593Smuzhiyun #define IC0_ASSIGNSET              0xB0400060
202*4882a593Smuzhiyun #define IC0_ASSIGNCLR              0xB0400064
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun #define IC0_WAKERD                 0xB0400068
205*4882a593Smuzhiyun #define IC0_WAKESET                0xB0400068
206*4882a593Smuzhiyun #define IC0_WAKECLR                0xB040006C
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun #define IC0_MASKRD                 0xB0400070
209*4882a593Smuzhiyun #define IC0_MASKSET                0xB0400070
210*4882a593Smuzhiyun #define IC0_MASKCLR                0xB0400074
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun #define IC0_RISINGRD               0xB0400078
213*4882a593Smuzhiyun #define IC0_RISINGCLR              0xB0400078
214*4882a593Smuzhiyun #define IC0_FALLINGRD              0xB040007C
215*4882a593Smuzhiyun #define IC0_FALLINGCLR             0xB040007C
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun #define IC0_TESTBIT                0xB0400080
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun /* Interrupt Controller 1 */
220*4882a593Smuzhiyun #define IC1_CFG0RD                 0xB1800040
221*4882a593Smuzhiyun #define IC1_CFG0SET                0xB1800040
222*4882a593Smuzhiyun #define IC1_CFG0CLR                0xB1800044
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun #define IC1_CFG1RD                 0xB1800048
225*4882a593Smuzhiyun #define IC1_CFG1SET                0xB1800048
226*4882a593Smuzhiyun #define IC1_CFG1CLR                0xB180004C
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun #define IC1_CFG2RD                 0xB1800050
229*4882a593Smuzhiyun #define IC1_CFG2SET                0xB1800050
230*4882a593Smuzhiyun #define IC1_CFG2CLR                0xB1800054
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun #define IC1_REQ0INT                0xB1800054
233*4882a593Smuzhiyun #define IC1_SRCRD                  0xB1800058
234*4882a593Smuzhiyun #define IC1_SRCSET                 0xB1800058
235*4882a593Smuzhiyun #define IC1_SRCCLR                 0xB180005C
236*4882a593Smuzhiyun #define IC1_REQ1INT                0xB180005C
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun #define IC1_ASSIGNRD               0xB1800060
239*4882a593Smuzhiyun #define IC1_ASSIGNSET              0xB1800060
240*4882a593Smuzhiyun #define IC1_ASSIGNCLR              0xB1800064
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun #define IC1_WAKERD                 0xB1800068
243*4882a593Smuzhiyun #define IC1_WAKESET                0xB1800068
244*4882a593Smuzhiyun #define IC1_WAKECLR                0xB180006C
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun #define IC1_MASKRD                 0xB1800070
247*4882a593Smuzhiyun #define IC1_MASKSET                0xB1800070
248*4882a593Smuzhiyun #define IC1_MASKCLR                0xB1800074
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun #define IC1_RISINGRD               0xB1800078
251*4882a593Smuzhiyun #define IC1_RISINGCLR              0xB1800078
252*4882a593Smuzhiyun #define IC1_FALLINGRD              0xB180007C
253*4882a593Smuzhiyun #define IC1_FALLINGCLR             0xB180007C
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun #define IC1_TESTBIT                0xB1800080
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun /* Interrupt Configuration Modes */
258*4882a593Smuzhiyun #define INTC_INT_DISABLED                0
259*4882a593Smuzhiyun #define INTC_INT_RISE_EDGE             0x1
260*4882a593Smuzhiyun #define INTC_INT_FALL_EDGE             0x2
261*4882a593Smuzhiyun #define INTC_INT_RISE_AND_FALL_EDGE    0x3
262*4882a593Smuzhiyun #define INTC_INT_HIGH_LEVEL            0x5
263*4882a593Smuzhiyun #define INTC_INT_LOW_LEVEL             0x6
264*4882a593Smuzhiyun #define INTC_INT_HIGH_AND_LOW_LEVEL    0x7
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun /* Interrupt Numbers */
267*4882a593Smuzhiyun #define AU1X00_UART0_INT          0
268*4882a593Smuzhiyun #define AU1000_UART1_INT          1 /* au1000 */
269*4882a593Smuzhiyun #define AU1000_UART2_INT          2 /* au1000 */
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun #define AU1500_PCI_INTA           1 /* au1500 */
272*4882a593Smuzhiyun #define AU1500_PCI_INTB           2 /* au1500 */
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun #define AU1X00_UART3_INT          3
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun #define AU1000_SSI0_INT           4 /* au1000 */
277*4882a593Smuzhiyun #define AU1000_SSI1_INT           5 /* au1000 */
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun #define AU1500_PCI_INTC           4 /* au1500 */
280*4882a593Smuzhiyun #define AU1500_PCI_INTD           5 /* au1500 */
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun #define AU1X00_DMA_INT_BASE       6
283*4882a593Smuzhiyun #define AU1X00_TOY_INT            14
284*4882a593Smuzhiyun #define AU1X00_TOY_MATCH0_INT     15
285*4882a593Smuzhiyun #define AU1X00_TOY_MATCH1_INT     16
286*4882a593Smuzhiyun #define AU1X00_TOY_MATCH2_INT     17
287*4882a593Smuzhiyun #define AU1X00_RTC_INT            18
288*4882a593Smuzhiyun #define AU1X00_RTC_MATCH0_INT     19
289*4882a593Smuzhiyun #define AU1X00_RTC_MATCH1_INT     20
290*4882a593Smuzhiyun #define AU1X00_RTC_MATCH2_INT     21
291*4882a593Smuzhiyun #define AU1000_IRDA_TX_INT        22 /* au1000 */
292*4882a593Smuzhiyun #define AU1000_IRDA_RX_INT        23 /* au1000 */
293*4882a593Smuzhiyun #define AU1X00_USB_DEV_REQ_INT    24
294*4882a593Smuzhiyun #define AU1X00_USB_DEV_SUS_INT    25
295*4882a593Smuzhiyun #define AU1X00_USB_HOST_INT       26
296*4882a593Smuzhiyun #define AU1X00_ACSYNC_INT         27
297*4882a593Smuzhiyun #define AU1X00_MAC0_DMA_INT       28
298*4882a593Smuzhiyun #define AU1X00_MAC1_DMA_INT       29
299*4882a593Smuzhiyun #define AU1X00_ETH0_IRQ           AU1X00_MAC0_DMA_INT
300*4882a593Smuzhiyun #define AU1X00_ETH1_IRQ           AU1X00_MAC1_DMA_INT
301*4882a593Smuzhiyun #define AU1000_I2S_UO_INT         30 /* au1000 */
302*4882a593Smuzhiyun #define AU1X00_AC97C_INT          31
303*4882a593Smuzhiyun #define AU1X00_LAST_INTC0_INT     AU1X00_AC97C_INT
304*4882a593Smuzhiyun #define AU1X00_GPIO_0             32
305*4882a593Smuzhiyun #define AU1X00_GPIO_1             33
306*4882a593Smuzhiyun #define AU1X00_GPIO_2             34
307*4882a593Smuzhiyun #define AU1X00_GPIO_3             35
308*4882a593Smuzhiyun #define AU1X00_GPIO_4             36
309*4882a593Smuzhiyun #define AU1X00_GPIO_5             37
310*4882a593Smuzhiyun #define AU1X00_GPIO_6             38
311*4882a593Smuzhiyun #define AU1X00_GPIO_7             39
312*4882a593Smuzhiyun #define AU1X00_GPIO_8             40
313*4882a593Smuzhiyun #define AU1X00_GPIO_9             41
314*4882a593Smuzhiyun #define AU1X00_GPIO_10            42
315*4882a593Smuzhiyun #define AU1X00_GPIO_11            43
316*4882a593Smuzhiyun #define AU1X00_GPIO_12            44
317*4882a593Smuzhiyun #define AU1X00_GPIO_13            45
318*4882a593Smuzhiyun #define AU1X00_GPIO_14            46
319*4882a593Smuzhiyun #define AU1X00_GPIO_15            47
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun /* Au1000 only */
322*4882a593Smuzhiyun #define AU1000_GPIO_16            48
323*4882a593Smuzhiyun #define AU1000_GPIO_17            49
324*4882a593Smuzhiyun #define AU1000_GPIO_18            50
325*4882a593Smuzhiyun #define AU1000_GPIO_19            51
326*4882a593Smuzhiyun #define AU1000_GPIO_20            52
327*4882a593Smuzhiyun #define AU1000_GPIO_21            53
328*4882a593Smuzhiyun #define AU1000_GPIO_22            54
329*4882a593Smuzhiyun #define AU1000_GPIO_23            55
330*4882a593Smuzhiyun #define AU1000_GPIO_24            56
331*4882a593Smuzhiyun #define AU1000_GPIO_25            57
332*4882a593Smuzhiyun #define AU1000_GPIO_26            58
333*4882a593Smuzhiyun #define AU1000_GPIO_27            59
334*4882a593Smuzhiyun #define AU1000_GPIO_28            60
335*4882a593Smuzhiyun #define AU1000_GPIO_29            61
336*4882a593Smuzhiyun #define AU1000_GPIO_30            62
337*4882a593Smuzhiyun #define AU1000_GPIO_31            63
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun /* Au1500 only */
340*4882a593Smuzhiyun #define AU1500_GPIO_200           48
341*4882a593Smuzhiyun #define AU1500_GPIO_201           49
342*4882a593Smuzhiyun #define AU1500_GPIO_202           50
343*4882a593Smuzhiyun #define AU1500_GPIO_203           51
344*4882a593Smuzhiyun #define AU1500_GPIO_20            52
345*4882a593Smuzhiyun #define AU1500_GPIO_204           53
346*4882a593Smuzhiyun #define AU1500_GPIO_205           54
347*4882a593Smuzhiyun #define AU1500_GPIO_23            55
348*4882a593Smuzhiyun #define AU1500_GPIO_24            56
349*4882a593Smuzhiyun #define AU1500_GPIO_25            57
350*4882a593Smuzhiyun #define AU1500_GPIO_26            58
351*4882a593Smuzhiyun #define AU1500_GPIO_27            59
352*4882a593Smuzhiyun #define AU1500_GPIO_28            60
353*4882a593Smuzhiyun #define AU1500_GPIO_206           61
354*4882a593Smuzhiyun #define AU1500_GPIO_207           62
355*4882a593Smuzhiyun #define AU1500_GPIO_208_215       63
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun #define AU1X00_MAX_INTR           63
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun #define AU1100_SD		2
360*4882a593Smuzhiyun #define	AU1100_GPIO_208_215	29
361*4882a593Smuzhiyun /* REDEFINE SECONDARY GPIO BLOCK INTO IC1 CONTROLLER HERE */
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun /* Programmable Counters 0 and 1 */
364*4882a593Smuzhiyun #define SYS_BASE                   0xB1900000
365*4882a593Smuzhiyun #define SYS_COUNTER_CNTRL          (SYS_BASE + 0x14)
366*4882a593Smuzhiyun #define SYS_CNTRL_E1S            (1<<23)
367*4882a593Smuzhiyun #define SYS_CNTRL_T1S            (1<<20)
368*4882a593Smuzhiyun #define SYS_CNTRL_M21            (1<<19)
369*4882a593Smuzhiyun #define SYS_CNTRL_M11            (1<<18)
370*4882a593Smuzhiyun #define SYS_CNTRL_M01            (1<<17)
371*4882a593Smuzhiyun #define SYS_CNTRL_C1S            (1<<16)
372*4882a593Smuzhiyun #define SYS_CNTRL_BP             (1<<14)
373*4882a593Smuzhiyun #define SYS_CNTRL_EN1            (1<<13)
374*4882a593Smuzhiyun #define SYS_CNTRL_BT1            (1<<12)
375*4882a593Smuzhiyun #define SYS_CNTRL_EN0            (1<<11)
376*4882a593Smuzhiyun #define SYS_CNTRL_BT0            (1<<10)
377*4882a593Smuzhiyun #define SYS_CNTRL_E0             (1<<8)
378*4882a593Smuzhiyun #define SYS_CNTRL_E0S            (1<<7)
379*4882a593Smuzhiyun #define SYS_CNTRL_32S            (1<<5)
380*4882a593Smuzhiyun #define SYS_CNTRL_T0S            (1<<4)
381*4882a593Smuzhiyun #define SYS_CNTRL_M20            (1<<3)
382*4882a593Smuzhiyun #define SYS_CNTRL_M10            (1<<2)
383*4882a593Smuzhiyun #define SYS_CNTRL_M00            (1<<1)
384*4882a593Smuzhiyun #define SYS_CNTRL_C0S            (1<<0)
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun /* Programmable Counter 0 Registers */
387*4882a593Smuzhiyun #define SYS_TOYTRIM                 (SYS_BASE + 0)
388*4882a593Smuzhiyun #define SYS_TOYWRITE                (SYS_BASE + 4)
389*4882a593Smuzhiyun #define SYS_TOYMATCH0               (SYS_BASE + 8)
390*4882a593Smuzhiyun #define SYS_TOYMATCH1               (SYS_BASE + 0xC)
391*4882a593Smuzhiyun #define SYS_TOYMATCH2               (SYS_BASE + 0x10)
392*4882a593Smuzhiyun #define SYS_TOYREAD                 (SYS_BASE + 0x40)
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun /* Programmable Counter 1 Registers */
395*4882a593Smuzhiyun #define SYS_RTCTRIM                 (SYS_BASE + 0x44)
396*4882a593Smuzhiyun #define SYS_RTCWRITE                (SYS_BASE + 0x48)
397*4882a593Smuzhiyun #define SYS_RTCMATCH0               (SYS_BASE + 0x4C)
398*4882a593Smuzhiyun #define SYS_RTCMATCH1               (SYS_BASE + 0x50)
399*4882a593Smuzhiyun #define SYS_RTCMATCH2               (SYS_BASE + 0x54)
400*4882a593Smuzhiyun #define SYS_RTCREAD                 (SYS_BASE + 0x58)
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun /* I2S Controller */
403*4882a593Smuzhiyun #define I2S_DATA                    0xB1000000
404*4882a593Smuzhiyun #define I2S_DATA_MASK        (0xffffff)
405*4882a593Smuzhiyun #define I2S_CONFIG                0xB1000004
406*4882a593Smuzhiyun #define I2S_CONFIG_XU        (1<<25)
407*4882a593Smuzhiyun #define I2S_CONFIG_XO        (1<<24)
408*4882a593Smuzhiyun #define I2S_CONFIG_RU        (1<<23)
409*4882a593Smuzhiyun #define I2S_CONFIG_RO        (1<<22)
410*4882a593Smuzhiyun #define I2S_CONFIG_TR        (1<<21)
411*4882a593Smuzhiyun #define I2S_CONFIG_TE        (1<<20)
412*4882a593Smuzhiyun #define I2S_CONFIG_TF        (1<<19)
413*4882a593Smuzhiyun #define I2S_CONFIG_RR        (1<<18)
414*4882a593Smuzhiyun #define I2S_CONFIG_RE        (1<<17)
415*4882a593Smuzhiyun #define I2S_CONFIG_RF        (1<<16)
416*4882a593Smuzhiyun #define I2S_CONFIG_PD        (1<<11)
417*4882a593Smuzhiyun #define I2S_CONFIG_LB        (1<<10)
418*4882a593Smuzhiyun #define I2S_CONFIG_IC        (1<<9)
419*4882a593Smuzhiyun #define I2S_CONFIG_FM_BIT    7
420*4882a593Smuzhiyun #define I2S_CONFIG_FM_MASK     (0x3 << I2S_CONFIG_FM_BIT)
421*4882a593Smuzhiyun #define I2S_CONFIG_FM_I2S    (0x0 << I2S_CONFIG_FM_BIT)
422*4882a593Smuzhiyun #define I2S_CONFIG_FM_LJ     (0x1 << I2S_CONFIG_FM_BIT)
423*4882a593Smuzhiyun #define I2S_CONFIG_FM_RJ     (0x2 << I2S_CONFIG_FM_BIT)
424*4882a593Smuzhiyun #define I2S_CONFIG_TN        (1<<6)
425*4882a593Smuzhiyun #define I2S_CONFIG_RN        (1<<5)
426*4882a593Smuzhiyun #define I2S_CONFIG_SZ_BIT    0
427*4882a593Smuzhiyun #define I2S_CONFIG_SZ_MASK     (0x1F << I2S_CONFIG_SZ_BIT)
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun #define I2S_CONTROL                0xB1000008
430*4882a593Smuzhiyun #define I2S_CONTROL_D         (1<<1)
431*4882a593Smuzhiyun #define I2S_CONTROL_CE        (1<<0)
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun /* USB Host Controller */
434*4882a593Smuzhiyun /* We pass USB_OHCI_BASE to ioremap, so it needs to be a physical address */
435*4882a593Smuzhiyun #define USB_OHCI_BASE             0x10100000
436*4882a593Smuzhiyun #define USB_OHCI_LEN              0x00100000
437*4882a593Smuzhiyun #define USB_HOST_CONFIG           0xB017fffc
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun /* USB Device Controller */
440*4882a593Smuzhiyun #define USBD_EP0RD                0xB0200000
441*4882a593Smuzhiyun #define USBD_EP0WR                0xB0200004
442*4882a593Smuzhiyun #define USBD_EP2WR                0xB0200008
443*4882a593Smuzhiyun #define USBD_EP3WR                0xB020000C
444*4882a593Smuzhiyun #define USBD_EP4RD                0xB0200010
445*4882a593Smuzhiyun #define USBD_EP5RD                0xB0200014
446*4882a593Smuzhiyun #define USBD_INTEN                0xB0200018
447*4882a593Smuzhiyun #define USBD_INTSTAT              0xB020001C
448*4882a593Smuzhiyun #define USBDEV_INT_SOF       (1<<12)
449*4882a593Smuzhiyun #define USBDEV_INT_HF_BIT    6
450*4882a593Smuzhiyun #define USBDEV_INT_HF_MASK   (0x3f << USBDEV_INT_HF_BIT)
451*4882a593Smuzhiyun #define USBDEV_INT_CMPLT_BIT  0
452*4882a593Smuzhiyun #define USBDEV_INT_CMPLT_MASK (0x3f << USBDEV_INT_CMPLT_BIT)
453*4882a593Smuzhiyun #define USBD_CONFIG               0xB0200020
454*4882a593Smuzhiyun #define USBD_EP0CS                0xB0200024
455*4882a593Smuzhiyun #define USBD_EP2CS                0xB0200028
456*4882a593Smuzhiyun #define USBD_EP3CS                0xB020002C
457*4882a593Smuzhiyun #define USBD_EP4CS                0xB0200030
458*4882a593Smuzhiyun #define USBD_EP5CS                0xB0200034
459*4882a593Smuzhiyun #define USBDEV_CS_SU         (1<<14)
460*4882a593Smuzhiyun #define USBDEV_CS_NAK        (1<<13)
461*4882a593Smuzhiyun #define USBDEV_CS_ACK        (1<<12)
462*4882a593Smuzhiyun #define USBDEV_CS_BUSY       (1<<11)
463*4882a593Smuzhiyun #define USBDEV_CS_TSIZE_BIT  1
464*4882a593Smuzhiyun #define USBDEV_CS_TSIZE_MASK (0x3ff << USBDEV_CS_TSIZE_BIT)
465*4882a593Smuzhiyun #define USBDEV_CS_STALL      (1<<0)
466*4882a593Smuzhiyun #define USBD_EP0RDSTAT            0xB0200040
467*4882a593Smuzhiyun #define USBD_EP0WRSTAT            0xB0200044
468*4882a593Smuzhiyun #define USBD_EP2WRSTAT            0xB0200048
469*4882a593Smuzhiyun #define USBD_EP3WRSTAT            0xB020004C
470*4882a593Smuzhiyun #define USBD_EP4RDSTAT            0xB0200050
471*4882a593Smuzhiyun #define USBD_EP5RDSTAT            0xB0200054
472*4882a593Smuzhiyun #define USBDEV_FSTAT_FLUSH     (1<<6)
473*4882a593Smuzhiyun #define USBDEV_FSTAT_UF        (1<<5)
474*4882a593Smuzhiyun #define USBDEV_FSTAT_OF        (1<<4)
475*4882a593Smuzhiyun #define USBDEV_FSTAT_FCNT_BIT  0
476*4882a593Smuzhiyun #define USBDEV_FSTAT_FCNT_MASK (0x0f << USBDEV_FSTAT_FCNT_BIT)
477*4882a593Smuzhiyun #define USBD_ENABLE               0xB0200058
478*4882a593Smuzhiyun #define USBDEV_ENABLE (1<<1)
479*4882a593Smuzhiyun #define USBDEV_CE     (1<<0)
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun /* Ethernet Controllers  */
482*4882a593Smuzhiyun #define AU1000_ETH0_BASE          0xB0500000
483*4882a593Smuzhiyun #define AU1000_ETH1_BASE          0xB0510000
484*4882a593Smuzhiyun #define AU1500_ETH0_BASE	  0xB1500000
485*4882a593Smuzhiyun #define AU1500_ETH1_BASE	  0xB1510000
486*4882a593Smuzhiyun #define AU1100_ETH0_BASE	  0xB0500000
487*4882a593Smuzhiyun #define AU1550_ETH0_BASE	  0xB0500000
488*4882a593Smuzhiyun #define AU1550_ETH1_BASE	  0xB0510000
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun /* 4 byte offsets from AU1000_ETH_BASE */
491*4882a593Smuzhiyun #define MAC_CONTROL                     0x0
492*4882a593Smuzhiyun #define MAC_RX_ENABLE               (1<<2)
493*4882a593Smuzhiyun #define MAC_TX_ENABLE               (1<<3)
494*4882a593Smuzhiyun #define MAC_DEF_CHECK               (1<<5)
495*4882a593Smuzhiyun #define MAC_SET_BL(X)       (((X)&0x3)<<6)
496*4882a593Smuzhiyun #define MAC_AUTO_PAD                (1<<8)
497*4882a593Smuzhiyun #define MAC_DISABLE_RETRY          (1<<10)
498*4882a593Smuzhiyun #define MAC_DISABLE_BCAST          (1<<11)
499*4882a593Smuzhiyun #define MAC_LATE_COL               (1<<12)
500*4882a593Smuzhiyun #define MAC_HASH_MODE              (1<<13)
501*4882a593Smuzhiyun #define MAC_HASH_ONLY              (1<<15)
502*4882a593Smuzhiyun #define MAC_PASS_ALL               (1<<16)
503*4882a593Smuzhiyun #define MAC_INVERSE_FILTER         (1<<17)
504*4882a593Smuzhiyun #define MAC_PROMISCUOUS            (1<<18)
505*4882a593Smuzhiyun #define MAC_PASS_ALL_MULTI         (1<<19)
506*4882a593Smuzhiyun #define MAC_FULL_DUPLEX            (1<<20)
507*4882a593Smuzhiyun #define MAC_NORMAL_MODE                 0
508*4882a593Smuzhiyun #define MAC_INT_LOOPBACK           (1<<21)
509*4882a593Smuzhiyun #define MAC_EXT_LOOPBACK           (1<<22)
510*4882a593Smuzhiyun #define MAC_DISABLE_RX_OWN         (1<<23)
511*4882a593Smuzhiyun #define MAC_BIG_ENDIAN             (1<<30)
512*4882a593Smuzhiyun #define MAC_RX_ALL                 (1<<31)
513*4882a593Smuzhiyun #define MAC_ADDRESS_HIGH                0x4
514*4882a593Smuzhiyun #define MAC_ADDRESS_LOW                 0x8
515*4882a593Smuzhiyun #define MAC_MCAST_HIGH                  0xC
516*4882a593Smuzhiyun #define MAC_MCAST_LOW                  0x10
517*4882a593Smuzhiyun #define MAC_MII_CNTRL                  0x14
518*4882a593Smuzhiyun #define MAC_MII_BUSY                (1<<0)
519*4882a593Smuzhiyun #define MAC_MII_READ                     0
520*4882a593Smuzhiyun #define MAC_MII_WRITE               (1<<1)
521*4882a593Smuzhiyun #define MAC_SET_MII_SELECT_REG(X)   (((X)&0x1f)<<6)
522*4882a593Smuzhiyun #define MAC_SET_MII_SELECT_PHY(X)   (((X)&0x1f)<<11)
523*4882a593Smuzhiyun #define MAC_MII_DATA                   0x18
524*4882a593Smuzhiyun #define MAC_FLOW_CNTRL                 0x1C
525*4882a593Smuzhiyun #define MAC_FLOW_CNTRL_BUSY         (1<<0)
526*4882a593Smuzhiyun #define MAC_FLOW_CNTRL_ENABLE       (1<<1)
527*4882a593Smuzhiyun #define MAC_PASS_CONTROL            (1<<2)
528*4882a593Smuzhiyun #define MAC_SET_PAUSE(X)        (((X)&0xffff)<<16)
529*4882a593Smuzhiyun #define MAC_VLAN1_TAG                  0x20
530*4882a593Smuzhiyun #define MAC_VLAN2_TAG                  0x24
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun /* Ethernet Controller Enable */
533*4882a593Smuzhiyun #define AU1000_MAC0_ENABLE       0xB0520000
534*4882a593Smuzhiyun #define AU1000_MAC1_ENABLE       0xB0520004
535*4882a593Smuzhiyun #define AU1500_MAC0_ENABLE       0xB1520000
536*4882a593Smuzhiyun #define AU1500_MAC1_ENABLE       0xB1520004
537*4882a593Smuzhiyun #define AU1100_MAC0_ENABLE       0xB0520000
538*4882a593Smuzhiyun #define AU1550_MAC0_ENABLE       0xB0520000
539*4882a593Smuzhiyun #define AU1550_MAC1_ENABLE       0xB0520004
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun #define MAC_EN_CLOCK_ENABLE         (1<<0)
542*4882a593Smuzhiyun #define MAC_EN_RESET0               (1<<1)
543*4882a593Smuzhiyun #define MAC_EN_TOSS                 (0<<2)
544*4882a593Smuzhiyun #define MAC_EN_CACHEABLE            (1<<3)
545*4882a593Smuzhiyun #define MAC_EN_RESET1               (1<<4)
546*4882a593Smuzhiyun #define MAC_EN_RESET2               (1<<5)
547*4882a593Smuzhiyun #define MAC_DMA_RESET               (1<<6)
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun /* Ethernet Controller DMA Channels */
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun #define MAC0_TX_DMA_ADDR         0xB4004000
552*4882a593Smuzhiyun #define MAC1_TX_DMA_ADDR         0xB4004200
553*4882a593Smuzhiyun /* offsets from MAC_TX_RING_ADDR address */
554*4882a593Smuzhiyun #define MAC_TX_BUFF0_STATUS             0x0
555*4882a593Smuzhiyun #define TX_FRAME_ABORTED            (1<<0)
556*4882a593Smuzhiyun #define TX_JAB_TIMEOUT              (1<<1)
557*4882a593Smuzhiyun #define TX_NO_CARRIER               (1<<2)
558*4882a593Smuzhiyun #define TX_LOSS_CARRIER             (1<<3)
559*4882a593Smuzhiyun #define TX_EXC_DEF                  (1<<4)
560*4882a593Smuzhiyun #define TX_LATE_COLL_ABORT          (1<<5)
561*4882a593Smuzhiyun #define TX_EXC_COLL                 (1<<6)
562*4882a593Smuzhiyun #define TX_UNDERRUN                 (1<<7)
563*4882a593Smuzhiyun #define TX_DEFERRED                 (1<<8)
564*4882a593Smuzhiyun #define TX_LATE_COLL                (1<<9)
565*4882a593Smuzhiyun #define TX_COLL_CNT_MASK         (0xF<<10)
566*4882a593Smuzhiyun #define TX_PKT_RETRY               (1<<31)
567*4882a593Smuzhiyun #define MAC_TX_BUFF0_ADDR                0x4
568*4882a593Smuzhiyun #define TX_DMA_ENABLE               (1<<0)
569*4882a593Smuzhiyun #define TX_T_DONE                   (1<<1)
570*4882a593Smuzhiyun #define TX_GET_DMA_BUFFER(X)    (((X)>>2)&0x3)
571*4882a593Smuzhiyun #define MAC_TX_BUFF0_LEN                 0x8
572*4882a593Smuzhiyun #define MAC_TX_BUFF1_STATUS             0x10
573*4882a593Smuzhiyun #define MAC_TX_BUFF1_ADDR               0x14
574*4882a593Smuzhiyun #define MAC_TX_BUFF1_LEN                0x18
575*4882a593Smuzhiyun #define MAC_TX_BUFF2_STATUS             0x20
576*4882a593Smuzhiyun #define MAC_TX_BUFF2_ADDR               0x24
577*4882a593Smuzhiyun #define MAC_TX_BUFF2_LEN                0x28
578*4882a593Smuzhiyun #define MAC_TX_BUFF3_STATUS             0x30
579*4882a593Smuzhiyun #define MAC_TX_BUFF3_ADDR               0x34
580*4882a593Smuzhiyun #define MAC_TX_BUFF3_LEN                0x38
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun #define MAC0_RX_DMA_ADDR         0xB4004100
583*4882a593Smuzhiyun #define MAC1_RX_DMA_ADDR         0xB4004300
584*4882a593Smuzhiyun /* offsets from MAC_RX_RING_ADDR */
585*4882a593Smuzhiyun #define MAC_RX_BUFF0_STATUS              0x0
586*4882a593Smuzhiyun #define RX_FRAME_LEN_MASK           0x3fff
587*4882a593Smuzhiyun #define RX_WDOG_TIMER              (1<<14)
588*4882a593Smuzhiyun #define RX_RUNT                    (1<<15)
589*4882a593Smuzhiyun #define RX_OVERLEN                 (1<<16)
590*4882a593Smuzhiyun #define RX_COLL                    (1<<17)
591*4882a593Smuzhiyun #define RX_ETHER                   (1<<18)
592*4882a593Smuzhiyun #define RX_MII_ERROR               (1<<19)
593*4882a593Smuzhiyun #define RX_DRIBBLING               (1<<20)
594*4882a593Smuzhiyun #define RX_CRC_ERROR               (1<<21)
595*4882a593Smuzhiyun #define RX_VLAN1                   (1<<22)
596*4882a593Smuzhiyun #define RX_VLAN2                   (1<<23)
597*4882a593Smuzhiyun #define RX_LEN_ERROR               (1<<24)
598*4882a593Smuzhiyun #define RX_CNTRL_FRAME             (1<<25)
599*4882a593Smuzhiyun #define RX_U_CNTRL_FRAME           (1<<26)
600*4882a593Smuzhiyun #define RX_MCAST_FRAME             (1<<27)
601*4882a593Smuzhiyun #define RX_BCAST_FRAME             (1<<28)
602*4882a593Smuzhiyun #define RX_FILTER_FAIL             (1<<29)
603*4882a593Smuzhiyun #define RX_PACKET_FILTER           (1<<30)
604*4882a593Smuzhiyun #define RX_MISSED_FRAME            (1<<31)
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun #define RX_ERROR (RX_WDOG_TIMER | RX_RUNT | RX_OVERLEN |  \
607*4882a593Smuzhiyun 		    RX_COLL | RX_MII_ERROR | RX_CRC_ERROR | \
608*4882a593Smuzhiyun 		    RX_LEN_ERROR | RX_U_CNTRL_FRAME | RX_MISSED_FRAME)
609*4882a593Smuzhiyun #define MAC_RX_BUFF0_ADDR                0x4
610*4882a593Smuzhiyun #define RX_DMA_ENABLE               (1<<0)
611*4882a593Smuzhiyun #define RX_T_DONE                   (1<<1)
612*4882a593Smuzhiyun #define RX_GET_DMA_BUFFER(X)    (((X)>>2)&0x3)
613*4882a593Smuzhiyun #define RX_SET_BUFF_ADDR(X)     ((X)&0xffffffc0)
614*4882a593Smuzhiyun #define MAC_RX_BUFF1_STATUS              0x10
615*4882a593Smuzhiyun #define MAC_RX_BUFF1_ADDR                0x14
616*4882a593Smuzhiyun #define MAC_RX_BUFF2_STATUS              0x20
617*4882a593Smuzhiyun #define MAC_RX_BUFF2_ADDR                0x24
618*4882a593Smuzhiyun #define MAC_RX_BUFF3_STATUS              0x30
619*4882a593Smuzhiyun #define MAC_RX_BUFF3_ADDR                0x34
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun /* UARTS 0-3 */
623*4882a593Smuzhiyun #define UART0_ADDR                0xB1100000
624*4882a593Smuzhiyun #define UART1_ADDR                0xB1200000
625*4882a593Smuzhiyun #define UART2_ADDR                0xB1300000
626*4882a593Smuzhiyun #define UART3_ADDR                0xB1400000
627*4882a593Smuzhiyun #define UART_BASE                 UART0_ADDR
628*4882a593Smuzhiyun #define UART_DEBUG_BASE           UART2_ADDR
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun #define UART_RX		0	/* Receive buffer */
631*4882a593Smuzhiyun #define UART_TX		4	/* Transmit buffer */
632*4882a593Smuzhiyun #define UART_IER	8	/* Interrupt Enable Register */
633*4882a593Smuzhiyun #define UART_IIR	0xC	/* Interrupt ID Register */
634*4882a593Smuzhiyun #define UART_FCR	0x10	/* FIFO Control Register */
635*4882a593Smuzhiyun #define UART_LCR	0x14	/* Line Control Register */
636*4882a593Smuzhiyun #define UART_MCR	0x18	/* Modem Control Register */
637*4882a593Smuzhiyun #define UART_LSR	0x1C	/* Line Status Register */
638*4882a593Smuzhiyun #define UART_MSR	0x20	/* Modem Status Register */
639*4882a593Smuzhiyun #define UART_CLK	0x28	/* Baud Rate Clock Divider */
640*4882a593Smuzhiyun #define UART_ENABLE	0x100	/* Uart enable */
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun #define UART_EN_CE      1       /* Clock enable */
643*4882a593Smuzhiyun #define UART_EN_E       2       /* Enable */
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun #define UART_FCR_ENABLE_FIFO	0x01 /* Enable the FIFO */
646*4882a593Smuzhiyun #define UART_FCR_CLEAR_RCVR	0x02 /* Clear the RCVR FIFO */
647*4882a593Smuzhiyun #define UART_FCR_CLEAR_XMIT	0x04 /* Clear the XMIT FIFO */
648*4882a593Smuzhiyun #define UART_FCR_DMA_SELECT	0x08 /* For DMA applications */
649*4882a593Smuzhiyun #define UART_FCR_TRIGGER_MASK	0xF0 /* Mask for the FIFO trigger range */
650*4882a593Smuzhiyun #define UART_FCR_R_TRIGGER_1	0x00 /* Mask for receive trigger set at 1 */
651*4882a593Smuzhiyun #define UART_FCR_R_TRIGGER_4	0x40 /* Mask for receive trigger set at 4 */
652*4882a593Smuzhiyun #define UART_FCR_R_TRIGGER_8	0x80 /* Mask for receive trigger set at 8 */
653*4882a593Smuzhiyun #define UART_FCR_R_TRIGGER_14   0xA0 /* Mask for receive trigger set at 14 */
654*4882a593Smuzhiyun #define UART_FCR_T_TRIGGER_0	0x00 /* Mask for transmit trigger set at 0 */
655*4882a593Smuzhiyun #define UART_FCR_T_TRIGGER_4	0x10 /* Mask for transmit trigger set at 4 */
656*4882a593Smuzhiyun #define UART_FCR_T_TRIGGER_8    0x20 /* Mask for transmit trigger set at 8 */
657*4882a593Smuzhiyun #define UART_FCR_T_TRIGGER_12	0x30 /* Mask for transmit trigger set at 12 */
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun /*
660*4882a593Smuzhiyun  * These are the definitions for the Line Control Register
661*4882a593Smuzhiyun  */
662*4882a593Smuzhiyun #define UART_LCR_SBC	0x40	/* Set break control */
663*4882a593Smuzhiyun #define UART_LCR_SPAR	0x20	/* Stick parity (?) */
664*4882a593Smuzhiyun #define UART_LCR_EPAR	0x10	/* Even parity select */
665*4882a593Smuzhiyun #define UART_LCR_PARITY	0x08	/* Parity Enable */
666*4882a593Smuzhiyun #define UART_LCR_STOP	0x04	/* Stop bits: 0=1 stop bit, 1= 2 stop bits */
667*4882a593Smuzhiyun #define UART_LCR_WLEN5  0x00	/* Wordlength: 5 bits */
668*4882a593Smuzhiyun #define UART_LCR_WLEN6  0x01	/* Wordlength: 6 bits */
669*4882a593Smuzhiyun #define UART_LCR_WLEN7  0x02	/* Wordlength: 7 bits */
670*4882a593Smuzhiyun #define UART_LCR_WLEN8  0x03	/* Wordlength: 8 bits */
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun /*
673*4882a593Smuzhiyun  * These are the definitions for the Line Status Register
674*4882a593Smuzhiyun  */
675*4882a593Smuzhiyun #define UART_LSR_TEMT	0x40	/* Transmitter empty */
676*4882a593Smuzhiyun #define UART_LSR_THRE	0x20	/* Transmit-hold-register empty */
677*4882a593Smuzhiyun #define UART_LSR_BI	0x10	/* Break interrupt indicator */
678*4882a593Smuzhiyun #define UART_LSR_FE	0x08	/* Frame error indicator */
679*4882a593Smuzhiyun #define UART_LSR_PE	0x04	/* Parity error indicator */
680*4882a593Smuzhiyun #define UART_LSR_OE	0x02	/* Overrun error indicator */
681*4882a593Smuzhiyun #define UART_LSR_DR	0x01	/* Receiver data ready */
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun /*
684*4882a593Smuzhiyun  * These are the definitions for the Interrupt Identification Register
685*4882a593Smuzhiyun  */
686*4882a593Smuzhiyun #define UART_IIR_NO_INT	0x01	/* No interrupts pending */
687*4882a593Smuzhiyun #define UART_IIR_ID	0x06	/* Mask for the interrupt ID */
688*4882a593Smuzhiyun #define UART_IIR_MSI	0x00	/* Modem status interrupt */
689*4882a593Smuzhiyun #define UART_IIR_THRI	0x02	/* Transmitter holding register empty */
690*4882a593Smuzhiyun #define UART_IIR_RDI	0x04	/* Receiver data interrupt */
691*4882a593Smuzhiyun #define UART_IIR_RLSI	0x06	/* Receiver line status interrupt */
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun /*
694*4882a593Smuzhiyun  * These are the definitions for the Interrupt Enable Register
695*4882a593Smuzhiyun  */
696*4882a593Smuzhiyun #define UART_IER_MSI	0x08	/* Enable Modem status interrupt */
697*4882a593Smuzhiyun #define UART_IER_RLSI	0x04	/* Enable receiver line status interrupt */
698*4882a593Smuzhiyun #define UART_IER_THRI	0x02	/* Enable Transmitter holding register int. */
699*4882a593Smuzhiyun #define UART_IER_RDI	0x01	/* Enable receiver data interrupt */
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun /*
702*4882a593Smuzhiyun  * These are the definitions for the Modem Control Register
703*4882a593Smuzhiyun  */
704*4882a593Smuzhiyun #define UART_MCR_LOOP	0x10	/* Enable loopback test mode */
705*4882a593Smuzhiyun #define UART_MCR_OUT2	0x08	/* Out2 complement */
706*4882a593Smuzhiyun #define UART_MCR_OUT1	0x04	/* Out1 complement */
707*4882a593Smuzhiyun #define UART_MCR_RTS	0x02	/* RTS complement */
708*4882a593Smuzhiyun #define UART_MCR_DTR	0x01	/* DTR complement */
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun /*
711*4882a593Smuzhiyun  * These are the definitions for the Modem Status Register
712*4882a593Smuzhiyun  */
713*4882a593Smuzhiyun #define UART_MSR_DCD	0x80	/* Data Carrier Detect */
714*4882a593Smuzhiyun #define UART_MSR_RI	0x40	/* Ring Indicator */
715*4882a593Smuzhiyun #define UART_MSR_DSR	0x20	/* Data Set Ready */
716*4882a593Smuzhiyun #define UART_MSR_CTS	0x10	/* Clear to Send */
717*4882a593Smuzhiyun #define UART_MSR_DDCD	0x08	/* Delta DCD */
718*4882a593Smuzhiyun #define UART_MSR_TERI	0x04	/* Trailing edge ring indicator */
719*4882a593Smuzhiyun #define UART_MSR_DDSR	0x02	/* Delta DSR */
720*4882a593Smuzhiyun #define UART_MSR_DCTS	0x01	/* Delta CTS */
721*4882a593Smuzhiyun #define UART_MSR_ANY_DELTA 0x0F	/* Any of the delta bits! */
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun /* SSIO */
725*4882a593Smuzhiyun #define SSI0_STATUS                0xB1600000
726*4882a593Smuzhiyun #define SSI_STATUS_BF              (1<<4)
727*4882a593Smuzhiyun #define SSI_STATUS_OF              (1<<3)
728*4882a593Smuzhiyun #define SSI_STATUS_UF              (1<<2)
729*4882a593Smuzhiyun #define SSI_STATUS_D               (1<<1)
730*4882a593Smuzhiyun #define SSI_STATUS_B               (1<<0)
731*4882a593Smuzhiyun #define SSI0_INT                   0xB1600004
732*4882a593Smuzhiyun #define SSI_INT_OI                 (1<<3)
733*4882a593Smuzhiyun #define SSI_INT_UI                 (1<<2)
734*4882a593Smuzhiyun #define SSI_INT_DI                 (1<<1)
735*4882a593Smuzhiyun #define SSI0_INT_ENABLE            0xB1600008
736*4882a593Smuzhiyun #define SSI_INTE_OIE               (1<<3)
737*4882a593Smuzhiyun #define SSI_INTE_UIE               (1<<2)
738*4882a593Smuzhiyun #define SSI_INTE_DIE               (1<<1)
739*4882a593Smuzhiyun #define SSI0_CONFIG                0xB1600020
740*4882a593Smuzhiyun #define SSI_CONFIG_AO              (1<<24)
741*4882a593Smuzhiyun #define SSI_CONFIG_DO              (1<<23)
742*4882a593Smuzhiyun #define SSI_CONFIG_ALEN_BIT        20
743*4882a593Smuzhiyun #define SSI_CONFIG_ALEN_MASK       (0x7<<20)
744*4882a593Smuzhiyun #define SSI_CONFIG_DLEN_BIT        16
745*4882a593Smuzhiyun #define SSI_CONFIG_DLEN_MASK       (0x7<<16)
746*4882a593Smuzhiyun #define SSI_CONFIG_DD              (1<<11)
747*4882a593Smuzhiyun #define SSI_CONFIG_AD              (1<<10)
748*4882a593Smuzhiyun #define SSI_CONFIG_BM_BIT          8
749*4882a593Smuzhiyun #define SSI_CONFIG_BM_MASK         (0x3<<8)
750*4882a593Smuzhiyun #define SSI_CONFIG_CE              (1<<7)
751*4882a593Smuzhiyun #define SSI_CONFIG_DP              (1<<6)
752*4882a593Smuzhiyun #define SSI_CONFIG_DL              (1<<5)
753*4882a593Smuzhiyun #define SSI_CONFIG_EP              (1<<4)
754*4882a593Smuzhiyun #define SSI0_ADATA                 0xB1600024
755*4882a593Smuzhiyun #define SSI_AD_D                   (1<<24)
756*4882a593Smuzhiyun #define SSI_AD_ADDR_BIT            16
757*4882a593Smuzhiyun #define SSI_AD_ADDR_MASK           (0xff<<16)
758*4882a593Smuzhiyun #define SSI_AD_DATA_BIT            0
759*4882a593Smuzhiyun #define SSI_AD_DATA_MASK           (0xfff<<0)
760*4882a593Smuzhiyun #define SSI0_CLKDIV                0xB1600028
761*4882a593Smuzhiyun #define SSI0_CONTROL               0xB1600100
762*4882a593Smuzhiyun #define SSI_CONTROL_CD             (1<<1)
763*4882a593Smuzhiyun #define SSI_CONTROL_E              (1<<0)
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun /* SSI1 */
766*4882a593Smuzhiyun #define SSI1_STATUS                0xB1680000
767*4882a593Smuzhiyun #define SSI1_INT                   0xB1680004
768*4882a593Smuzhiyun #define SSI1_INT_ENABLE            0xB1680008
769*4882a593Smuzhiyun #define SSI1_CONFIG                0xB1680020
770*4882a593Smuzhiyun #define SSI1_ADATA                 0xB1680024
771*4882a593Smuzhiyun #define SSI1_CLKDIV                0xB1680028
772*4882a593Smuzhiyun #define SSI1_ENABLE                0xB1680100
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun /*
775*4882a593Smuzhiyun  * Register content definitions
776*4882a593Smuzhiyun  */
777*4882a593Smuzhiyun #define SSI_STATUS_BF				(1<<4)
778*4882a593Smuzhiyun #define SSI_STATUS_OF				(1<<3)
779*4882a593Smuzhiyun #define SSI_STATUS_UF				(1<<2)
780*4882a593Smuzhiyun #define SSI_STATUS_D				(1<<1)
781*4882a593Smuzhiyun #define SSI_STATUS_B				(1<<0)
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun /* SSI_INT */
784*4882a593Smuzhiyun #define SSI_INT_OI					(1<<3)
785*4882a593Smuzhiyun #define SSI_INT_UI					(1<<2)
786*4882a593Smuzhiyun #define SSI_INT_DI					(1<<1)
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun /* SSI_INTEN */
789*4882a593Smuzhiyun #define SSI_INTEN_OIE				(1<<3)
790*4882a593Smuzhiyun #define SSI_INTEN_UIE				(1<<2)
791*4882a593Smuzhiyun #define SSI_INTEN_DIE				(1<<1)
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun #define SSI_CONFIG_AO				(1<<24)
794*4882a593Smuzhiyun #define SSI_CONFIG_DO				(1<<23)
795*4882a593Smuzhiyun #define SSI_CONFIG_ALEN				(7<<20)
796*4882a593Smuzhiyun #define SSI_CONFIG_DLEN				(15<<16)
797*4882a593Smuzhiyun #define SSI_CONFIG_DD				(1<<11)
798*4882a593Smuzhiyun #define SSI_CONFIG_AD				(1<<10)
799*4882a593Smuzhiyun #define SSI_CONFIG_BM				(3<<8)
800*4882a593Smuzhiyun #define SSI_CONFIG_CE				(1<<7)
801*4882a593Smuzhiyun #define SSI_CONFIG_DP				(1<<6)
802*4882a593Smuzhiyun #define SSI_CONFIG_DL				(1<<5)
803*4882a593Smuzhiyun #define SSI_CONFIG_EP				(1<<4)
804*4882a593Smuzhiyun #define SSI_CONFIG_ALEN_N(N)		((N-1)<<20)
805*4882a593Smuzhiyun #define SSI_CONFIG_DLEN_N(N)		((N-1)<<16)
806*4882a593Smuzhiyun #define SSI_CONFIG_BM_HI			(0<<8)
807*4882a593Smuzhiyun #define SSI_CONFIG_BM_LO			(1<<8)
808*4882a593Smuzhiyun #define SSI_CONFIG_BM_CY			(2<<8)
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun #define SSI_ADATA_D					(1<<24)
811*4882a593Smuzhiyun #define SSI_ADATA_ADDR				(0xFF<<16)
812*4882a593Smuzhiyun #define SSI_ADATA_DATA				(0x0FFF)
813*4882a593Smuzhiyun #define SSI_ADATA_ADDR_N(N)			(N<<16)
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun #define SSI_ENABLE_CD				(1<<1)
816*4882a593Smuzhiyun #define SSI_ENABLE_E				(1<<0)
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun /* IrDA Controller */
820*4882a593Smuzhiyun #define IRDA_BASE                 0xB0300000
821*4882a593Smuzhiyun #define IR_RING_PTR_STATUS        (IRDA_BASE+0x00)
822*4882a593Smuzhiyun #define IR_RING_BASE_ADDR_H       (IRDA_BASE+0x04)
823*4882a593Smuzhiyun #define IR_RING_BASE_ADDR_L       (IRDA_BASE+0x08)
824*4882a593Smuzhiyun #define IR_RING_SIZE              (IRDA_BASE+0x0C)
825*4882a593Smuzhiyun #define IR_RING_PROMPT            (IRDA_BASE+0x10)
826*4882a593Smuzhiyun #define IR_RING_ADDR_CMPR         (IRDA_BASE+0x14)
827*4882a593Smuzhiyun #define IR_INT_CLEAR              (IRDA_BASE+0x18)
828*4882a593Smuzhiyun #define IR_CONFIG_1               (IRDA_BASE+0x20)
829*4882a593Smuzhiyun #define IR_RX_INVERT_LED        (1<<0)
830*4882a593Smuzhiyun #define IR_TX_INVERT_LED        (1<<1)
831*4882a593Smuzhiyun #define IR_ST                   (1<<2)
832*4882a593Smuzhiyun #define IR_SF                   (1<<3)
833*4882a593Smuzhiyun #define IR_SIR                  (1<<4)
834*4882a593Smuzhiyun #define IR_MIR                  (1<<5)
835*4882a593Smuzhiyun #define IR_FIR                  (1<<6)
836*4882a593Smuzhiyun #define IR_16CRC                (1<<7)
837*4882a593Smuzhiyun #define IR_TD                   (1<<8)
838*4882a593Smuzhiyun #define IR_RX_ALL               (1<<9)
839*4882a593Smuzhiyun #define IR_DMA_ENABLE           (1<<10)
840*4882a593Smuzhiyun #define IR_RX_ENABLE            (1<<11)
841*4882a593Smuzhiyun #define IR_TX_ENABLE            (1<<12)
842*4882a593Smuzhiyun #define IR_LOOPBACK             (1<<14)
843*4882a593Smuzhiyun #define IR_SIR_MODE	          (IR_SIR | IR_DMA_ENABLE | \
844*4882a593Smuzhiyun 				   IR_RX_ALL | IR_RX_ENABLE | IR_SF | IR_16CRC)
845*4882a593Smuzhiyun #define IR_SIR_FLAGS              (IRDA_BASE+0x24)
846*4882a593Smuzhiyun #define IR_ENABLE                 (IRDA_BASE+0x28)
847*4882a593Smuzhiyun #define IR_RX_STATUS            (1<<9)
848*4882a593Smuzhiyun #define IR_TX_STATUS            (1<<10)
849*4882a593Smuzhiyun #define IR_READ_PHY_CONFIG        (IRDA_BASE+0x2C)
850*4882a593Smuzhiyun #define IR_WRITE_PHY_CONFIG       (IRDA_BASE+0x30)
851*4882a593Smuzhiyun #define IR_MAX_PKT_LEN            (IRDA_BASE+0x34)
852*4882a593Smuzhiyun #define IR_RX_BYTE_CNT            (IRDA_BASE+0x38)
853*4882a593Smuzhiyun #define IR_CONFIG_2               (IRDA_BASE+0x3C)
854*4882a593Smuzhiyun #define IR_MODE_INV             (1<<0)
855*4882a593Smuzhiyun #define IR_ONE_PIN              (1<<1)
856*4882a593Smuzhiyun #define IR_INTERFACE_CONFIG       (IRDA_BASE+0x40)
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun /* GPIO */
859*4882a593Smuzhiyun #define SYS_PINFUNC               0xB190002C
860*4882a593Smuzhiyun #define SYS_PF_USB			(1<<15)	/* 2nd USB device/host */
861*4882a593Smuzhiyun #define SYS_PF_U3			(1<<14)	/* GPIO23/U3TXD */
862*4882a593Smuzhiyun #define SYS_PF_U2			(1<<13) /* GPIO22/U2TXD */
863*4882a593Smuzhiyun #define SYS_PF_U1			(1<<12) /* GPIO21/U1TXD */
864*4882a593Smuzhiyun #define SYS_PF_SRC			(1<<11)	/* GPIO6/SROMCKE */
865*4882a593Smuzhiyun #define SYS_PF_CK5			(1<<10)	/* GPIO3/CLK5 */
866*4882a593Smuzhiyun #define SYS_PF_CK4			(1<<9)	/* GPIO2/CLK4 */
867*4882a593Smuzhiyun #define SYS_PF_IRF			(1<<8)	/* GPIO15/IRFIRSEL */
868*4882a593Smuzhiyun #define SYS_PF_UR3			(1<<7)	/* GPIO[14:9]/UART3 */
869*4882a593Smuzhiyun #define SYS_PF_I2D			(1<<6)	/* GPIO8/I2SDI */
870*4882a593Smuzhiyun #define SYS_PF_I2S			(1<<5)	/* I2S/GPIO[29:31] */
871*4882a593Smuzhiyun #define SYS_PF_NI2			(1<<4)	/* NI2/GPIO[24:28] */
872*4882a593Smuzhiyun #define SYS_PF_U0			(1<<3)	/* U0TXD/GPIO20 */
873*4882a593Smuzhiyun #define SYS_PF_RD			(1<<2)	/* IRTXD/GPIO19 */
874*4882a593Smuzhiyun #define SYS_PF_A97			(1<<1)	/* AC97/SSL1 */
875*4882a593Smuzhiyun #define SYS_PF_S0			(1<<0)	/* SSI_0/GPIO[16:18] */
876*4882a593Smuzhiyun #define SYS_TRIOUTRD              0xB1900100
877*4882a593Smuzhiyun #define SYS_TRIOUTCLR             0xB1900100
878*4882a593Smuzhiyun #define SYS_OUTPUTRD              0xB1900108
879*4882a593Smuzhiyun #define SYS_OUTPUTSET             0xB1900108
880*4882a593Smuzhiyun #define SYS_OUTPUTCLR             0xB190010C
881*4882a593Smuzhiyun #define SYS_PINSTATERD            0xB1900110
882*4882a593Smuzhiyun #define SYS_PININPUTEN            0xB1900110
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun /* GPIO2, Au1500 only */
885*4882a593Smuzhiyun #define GPIO2_BASE                0xB1700000
886*4882a593Smuzhiyun #define GPIO2_DIR                 (GPIO2_BASE + 0)
887*4882a593Smuzhiyun #define GPIO2_DATA_EN             (GPIO2_BASE + 8)
888*4882a593Smuzhiyun #define GPIO2_PIN_STATE           (GPIO2_BASE + 0xC)
889*4882a593Smuzhiyun #define GPIO2_INT_ENABLE          (GPIO2_BASE + 0x10)
890*4882a593Smuzhiyun #define GPIO2_ENABLE              (GPIO2_BASE + 0x14)
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun /* Power Management */
893*4882a593Smuzhiyun #define SYS_SCRATCH0              0xB1900018
894*4882a593Smuzhiyun #define SYS_SCRATCH1              0xB190001C
895*4882a593Smuzhiyun #define SYS_WAKEMSK               0xB1900034
896*4882a593Smuzhiyun #define SYS_ENDIAN                0xB1900038
897*4882a593Smuzhiyun #define SYS_POWERCTRL             0xB190003C
898*4882a593Smuzhiyun #define SYS_WAKESRC               0xB190005C
899*4882a593Smuzhiyun #define SYS_SLPPWR                0xB1900078
900*4882a593Smuzhiyun #define SYS_SLEEP                 0xB190007C
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun /* Clock Controller */
903*4882a593Smuzhiyun #define SYS_FREQCTRL0             0xB1900020
904*4882a593Smuzhiyun #define SYS_FC_FRDIV2_BIT         22
905*4882a593Smuzhiyun #define SYS_FC_FRDIV2_MASK        (0xff << FQC2_FRDIV2_BIT)
906*4882a593Smuzhiyun #define SYS_FC_FE2                (1<<21)
907*4882a593Smuzhiyun #define SYS_FC_FS2                (1<<20)
908*4882a593Smuzhiyun #define SYS_FC_FRDIV1_BIT         12
909*4882a593Smuzhiyun #define SYS_FC_FRDIV1_MASK        (0xff << FQC2_FRDIV1_BIT)
910*4882a593Smuzhiyun #define SYS_FC_FE1                (1<<11)
911*4882a593Smuzhiyun #define SYS_FC_FS1                (1<<10)
912*4882a593Smuzhiyun #define SYS_FC_FRDIV0_BIT         2
913*4882a593Smuzhiyun #define SYS_FC_FRDIV0_MASK        (0xff << FQC2_FRDIV0_BIT)
914*4882a593Smuzhiyun #define SYS_FC_FE0                (1<<1)
915*4882a593Smuzhiyun #define SYS_FC_FS0                (1<<0)
916*4882a593Smuzhiyun #define SYS_FREQCTRL1             0xB1900024
917*4882a593Smuzhiyun #define SYS_FC_FRDIV5_BIT         22
918*4882a593Smuzhiyun #define SYS_FC_FRDIV5_MASK        (0xff << FQC2_FRDIV5_BIT)
919*4882a593Smuzhiyun #define SYS_FC_FE5                (1<<21)
920*4882a593Smuzhiyun #define SYS_FC_FS5                (1<<20)
921*4882a593Smuzhiyun #define SYS_FC_FRDIV4_BIT         12
922*4882a593Smuzhiyun #define SYS_FC_FRDIV4_MASK        (0xff << FQC2_FRDIV4_BIT)
923*4882a593Smuzhiyun #define SYS_FC_FE4                (1<<11)
924*4882a593Smuzhiyun #define SYS_FC_FS4                (1<<10)
925*4882a593Smuzhiyun #define SYS_FC_FRDIV3_BIT         2
926*4882a593Smuzhiyun #define SYS_FC_FRDIV3_MASK        (0xff << FQC2_FRDIV3_BIT)
927*4882a593Smuzhiyun #define SYS_FC_FE3                (1<<1)
928*4882a593Smuzhiyun #define SYS_FC_FS3                (1<<0)
929*4882a593Smuzhiyun #define SYS_CLKSRC                0xB1900028
930*4882a593Smuzhiyun #define SYS_CS_ME1_BIT            27
931*4882a593Smuzhiyun #define SYS_CS_ME1_MASK           (0x7<<CSC_ME1_BIT)
932*4882a593Smuzhiyun #define SYS_CS_DE1                (1<<26)
933*4882a593Smuzhiyun #define SYS_CS_CE1                (1<<25)
934*4882a593Smuzhiyun #define SYS_CS_ME0_BIT            22
935*4882a593Smuzhiyun #define SYS_CS_ME0_MASK           (0x7<<CSC_ME0_BIT)
936*4882a593Smuzhiyun #define SYS_CS_DE0                (1<<21)
937*4882a593Smuzhiyun #define SYS_CS_CE0                (1<<20)
938*4882a593Smuzhiyun #define SYS_CS_MI2_BIT            17
939*4882a593Smuzhiyun #define SYS_CS_MI2_MASK           (0x7<<CSC_MI2_BIT)
940*4882a593Smuzhiyun #define SYS_CS_DI2                (1<<16)
941*4882a593Smuzhiyun #define SYS_CS_CI2                (1<<15)
942*4882a593Smuzhiyun #define SYS_CS_MUH_BIT            12
943*4882a593Smuzhiyun #define SYS_CS_MUH_MASK           (0x7<<CSC_MUH_BIT)
944*4882a593Smuzhiyun #define SYS_CS_DUH                (1<<11)
945*4882a593Smuzhiyun #define SYS_CS_CUH                (1<<10)
946*4882a593Smuzhiyun #define SYS_CS_MUD_BIT            7
947*4882a593Smuzhiyun #define SYS_CS_MUD_MASK           (0x7<<CSC_MUD_BIT)
948*4882a593Smuzhiyun #define SYS_CS_DUD                (1<<6)
949*4882a593Smuzhiyun #define SYS_CS_CUD                (1<<5)
950*4882a593Smuzhiyun #define SYS_CS_MIR_BIT            2
951*4882a593Smuzhiyun #define SYS_CS_MIR_MASK           (0x7<<CSC_MIR_BIT)
952*4882a593Smuzhiyun #define SYS_CS_DIR                (1<<1)
953*4882a593Smuzhiyun #define SYS_CS_CIR                (1<<0)
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun #define SYS_CS_MUX_AUX            0x1
956*4882a593Smuzhiyun #define SYS_CS_MUX_FQ0            0x2
957*4882a593Smuzhiyun #define SYS_CS_MUX_FQ1            0x3
958*4882a593Smuzhiyun #define SYS_CS_MUX_FQ2            0x4
959*4882a593Smuzhiyun #define SYS_CS_MUX_FQ3            0x5
960*4882a593Smuzhiyun #define SYS_CS_MUX_FQ4            0x6
961*4882a593Smuzhiyun #define SYS_CS_MUX_FQ5            0x7
962*4882a593Smuzhiyun #define SYS_CPUPLL                0xB1900060
963*4882a593Smuzhiyun #define SYS_AUXPLL                0xB1900064
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun /* AC97 Controller */
966*4882a593Smuzhiyun #define AC97C_CONFIG              0xB0000000
967*4882a593Smuzhiyun #define AC97C_RECV_SLOTS_BIT  13
968*4882a593Smuzhiyun #define AC97C_RECV_SLOTS_MASK (0x3ff << AC97C_RECV_SLOTS_BIT)
969*4882a593Smuzhiyun #define AC97C_XMIT_SLOTS_BIT  3
970*4882a593Smuzhiyun #define AC97C_XMIT_SLOTS_MASK (0x3ff << AC97C_XMIT_SLOTS_BIT)
971*4882a593Smuzhiyun #define AC97C_SG              (1<<2)
972*4882a593Smuzhiyun #define AC97C_SYNC            (1<<1)
973*4882a593Smuzhiyun #define AC97C_RESET           (1<<0)
974*4882a593Smuzhiyun #define AC97C_STATUS              0xB0000004
975*4882a593Smuzhiyun #define AC97C_XU              (1<<11)
976*4882a593Smuzhiyun #define AC97C_XO              (1<<10)
977*4882a593Smuzhiyun #define AC97C_RU              (1<<9)
978*4882a593Smuzhiyun #define AC97C_RO              (1<<8)
979*4882a593Smuzhiyun #define AC97C_READY           (1<<7)
980*4882a593Smuzhiyun #define AC97C_CP              (1<<6)
981*4882a593Smuzhiyun #define AC97C_TR              (1<<5)
982*4882a593Smuzhiyun #define AC97C_TE              (1<<4)
983*4882a593Smuzhiyun #define AC97C_TF              (1<<3)
984*4882a593Smuzhiyun #define AC97C_RR              (1<<2)
985*4882a593Smuzhiyun #define AC97C_RE              (1<<1)
986*4882a593Smuzhiyun #define AC97C_RF              (1<<0)
987*4882a593Smuzhiyun #define AC97C_DATA                0xB0000008
988*4882a593Smuzhiyun #define AC97C_CMD                 0xB000000C
989*4882a593Smuzhiyun #define AC97C_WD_BIT          16
990*4882a593Smuzhiyun #define AC97C_READ            (1<<7)
991*4882a593Smuzhiyun #define AC97C_INDEX_MASK      0x7f
992*4882a593Smuzhiyun #define AC97C_CNTRL               0xB0000010
993*4882a593Smuzhiyun #define AC97C_RS              (1<<1)
994*4882a593Smuzhiyun #define AC97C_CE              (1<<0)
995*4882a593Smuzhiyun 
996*4882a593Smuzhiyun #define DB1000_BCSR_ADDR 0xAE000000
997*4882a593Smuzhiyun #define DB1550_BCSR_ADDR 0xAF000000
998*4882a593Smuzhiyun 
999*4882a593Smuzhiyun #ifdef CONFIG_DBAU1550
1000*4882a593Smuzhiyun #define DB1XX0_BCSR_ADDR DB1550_BCSR_ADDR
1001*4882a593Smuzhiyun #else
1002*4882a593Smuzhiyun #define DB1XX0_BCSR_ADDR DB1000_BCSR_ADDR
1003*4882a593Smuzhiyun #endif
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun #ifdef CONFIG_SOC_AU1500
1006*4882a593Smuzhiyun /* Au1500 PCI Controller */
1007*4882a593Smuzhiyun #define Au1500_CFG_BASE           0xB4005000 /* virtual, kseg0 addr */
1008*4882a593Smuzhiyun #define Au1500_PCI_CMEM           (Au1500_CFG_BASE + 0)
1009*4882a593Smuzhiyun #define Au1500_PCI_CFG            (Au1500_CFG_BASE + 4)
1010*4882a593Smuzhiyun #define PCI_ERROR ((1<<22) | (1<<23) | (1<<24) | (1<<25) | (1<<26) | (1<<27))
1011*4882a593Smuzhiyun #define Au1500_PCI_B2BMASK_CCH    (Au1500_CFG_BASE + 8)
1012*4882a593Smuzhiyun #define Au1500_PCI_B2B0_VID       (Au1500_CFG_BASE + 0xC)
1013*4882a593Smuzhiyun #define Au1500_PCI_B2B1_ID        (Au1500_CFG_BASE + 0x10)
1014*4882a593Smuzhiyun #define Au1500_PCI_MWMASK_DEV     (Au1500_CFG_BASE + 0x14)
1015*4882a593Smuzhiyun #define Au1500_PCI_MWBASE_REV_CCL (Au1500_CFG_BASE + 0x18)
1016*4882a593Smuzhiyun #define Au1500_PCI_ERR_ADDR       (Au1500_CFG_BASE + 0x1C)
1017*4882a593Smuzhiyun #define Au1500_PCI_SPEC_INTACK    (Au1500_CFG_BASE + 0x20)
1018*4882a593Smuzhiyun #define Au1500_PCI_ID             (Au1500_CFG_BASE + 0x100)
1019*4882a593Smuzhiyun #define Au1500_PCI_STATCMD        (Au1500_CFG_BASE + 0x104)
1020*4882a593Smuzhiyun #define Au1500_PCI_CLASSREV       (Au1500_CFG_BASE + 0x108)
1021*4882a593Smuzhiyun #define Au1500_PCI_HDRTYPE        (Au1500_CFG_BASE + 0x10C)
1022*4882a593Smuzhiyun #define Au1500_PCI_MBAR           (Au1500_CFG_BASE + 0x110)
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun #define Au1500_PCI_HDR            0xB4005100 /* virtual, kseg0 addr */
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun /* All of our structures, like pci resource, have 32 bit members.
1027*4882a593Smuzhiyun  * Drivers are expected to do an ioremap on the PCI MEM resource, but it's
1028*4882a593Smuzhiyun  * hard to store 0x4 0000 0000 in a 32 bit type.  We require a small patch
1029*4882a593Smuzhiyun  * to __ioremap to check for addresses between (u32)Au1500_PCI_MEM_START and
1030*4882a593Smuzhiyun  * (u32)Au1500_PCI_MEM_END and change those to the full 36 bit PCI MEM
1031*4882a593Smuzhiyun  * addresses.  For PCI IO, it's simpler because we get to do the ioremap
1032*4882a593Smuzhiyun  * ourselves and then adjust the device's resources.
1033*4882a593Smuzhiyun  */
1034*4882a593Smuzhiyun #define Au1500_EXT_CFG            0x600000000
1035*4882a593Smuzhiyun #define Au1500_EXT_CFG_TYPE1      0x680000000
1036*4882a593Smuzhiyun #define Au1500_PCI_IO_START       0x500000000
1037*4882a593Smuzhiyun #define Au1500_PCI_IO_END         0x5000FFFFF
1038*4882a593Smuzhiyun #define Au1500_PCI_MEM_START      0x440000000
1039*4882a593Smuzhiyun #define Au1500_PCI_MEM_END        0x443FFFFFF
1040*4882a593Smuzhiyun 
1041*4882a593Smuzhiyun #define PCI_IO_START    (Au1500_PCI_IO_START + 0x300)
1042*4882a593Smuzhiyun #define PCI_IO_END      (Au1500_PCI_IO_END)
1043*4882a593Smuzhiyun #define PCI_MEM_START   (Au1500_PCI_MEM_START)
1044*4882a593Smuzhiyun #define PCI_MEM_END     (Au1500_PCI_MEM_END)
1045*4882a593Smuzhiyun #define PCI_FIRST_DEVFN (0<<3)
1046*4882a593Smuzhiyun #define PCI_LAST_DEVFN  (19<<3)
1047*4882a593Smuzhiyun 
1048*4882a593Smuzhiyun #endif
1049*4882a593Smuzhiyun 
1050*4882a593Smuzhiyun #if defined(CONFIG_SOC_AU1100) || (defined(CONFIG_SOC_AU1000) && !defined(CONFIG_MIPS_PB1000))
1051*4882a593Smuzhiyun /* no PCI bus controller */
1052*4882a593Smuzhiyun #define PCI_IO_START    0
1053*4882a593Smuzhiyun #define PCI_IO_END      0
1054*4882a593Smuzhiyun #define PCI_MEM_START   0
1055*4882a593Smuzhiyun #define PCI_MEM_END     0
1056*4882a593Smuzhiyun #define PCI_FIRST_DEVFN 0
1057*4882a593Smuzhiyun #define PCI_LAST_DEVFN  0
1058*4882a593Smuzhiyun #endif
1059*4882a593Smuzhiyun #define AU1X_SOCK0_IO        0xF00000000
1060*4882a593Smuzhiyun #define AU1X_SOCK0_PHYS_ATTR 0xF40000000
1061*4882a593Smuzhiyun #define AU1X_SOCK0_PHYS_MEM  0xF80000000
1062*4882a593Smuzhiyun 
1063*4882a593Smuzhiyun /* pcmcia socket 1 needs external glue logic so the memory map
1064*4882a593Smuzhiyun  * differs from board to board.
1065*4882a593Smuzhiyun  */
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun /* Only for db board, not older pb */
1068*4882a593Smuzhiyun #define AU1X_SOCK1_IO        0xF04000000
1069*4882a593Smuzhiyun #define AU1X_SOCK1_PHYS_ATTR 0xF44000000
1070*4882a593Smuzhiyun #define AU1X_SOCK1_PHYS_MEM  0xF84000000
1071*4882a593Smuzhiyun 
1072*4882a593Smuzhiyun #endif
1073