1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * URB OHCI HCD (Host Controller Driver) for USB.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * (C) Copyright 1999 Roman Weissgaerber <weissg@vienna.at>
5*4882a593Smuzhiyun * (C) Copyright 2000-2001 David Brownell <dbrownell@users.sourceforge.net>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * usb-ohci.h
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun static int cc_to_error[16] = {
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun /* mapping of the OHCI CC status to error codes */
14*4882a593Smuzhiyun /* No Error */ 0,
15*4882a593Smuzhiyun /* CRC Error */ USB_ST_CRC_ERR,
16*4882a593Smuzhiyun /* Bit Stuff */ USB_ST_BIT_ERR,
17*4882a593Smuzhiyun /* Data Togg */ USB_ST_CRC_ERR,
18*4882a593Smuzhiyun /* Stall */ USB_ST_STALLED,
19*4882a593Smuzhiyun /* DevNotResp */ -1,
20*4882a593Smuzhiyun /* PIDCheck */ USB_ST_BIT_ERR,
21*4882a593Smuzhiyun /* UnExpPID */ USB_ST_BIT_ERR,
22*4882a593Smuzhiyun /* DataOver */ USB_ST_BUF_ERR,
23*4882a593Smuzhiyun /* DataUnder */ USB_ST_BUF_ERR,
24*4882a593Smuzhiyun /* reservd */ -1,
25*4882a593Smuzhiyun /* reservd */ -1,
26*4882a593Smuzhiyun /* BufferOver */ USB_ST_BUF_ERR,
27*4882a593Smuzhiyun /* BuffUnder */ USB_ST_BUF_ERR,
28*4882a593Smuzhiyun /* Not Access */ -1,
29*4882a593Smuzhiyun /* Not Access */ -1
30*4882a593Smuzhiyun };
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun /* ED States */
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define ED_NEW 0x00
35*4882a593Smuzhiyun #define ED_UNLINK 0x01
36*4882a593Smuzhiyun #define ED_OPER 0x02
37*4882a593Smuzhiyun #define ED_DEL 0x04
38*4882a593Smuzhiyun #define ED_URB_DEL 0x08
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /* usb_ohci_ed */
41*4882a593Smuzhiyun struct ed {
42*4882a593Smuzhiyun __u32 hwINFO;
43*4882a593Smuzhiyun __u32 hwTailP;
44*4882a593Smuzhiyun __u32 hwHeadP;
45*4882a593Smuzhiyun __u32 hwNextED;
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun struct ed *ed_prev;
48*4882a593Smuzhiyun __u8 int_period;
49*4882a593Smuzhiyun __u8 int_branch;
50*4882a593Smuzhiyun __u8 int_load;
51*4882a593Smuzhiyun __u8 int_interval;
52*4882a593Smuzhiyun __u8 state;
53*4882a593Smuzhiyun __u8 type;
54*4882a593Smuzhiyun __u16 last_iso;
55*4882a593Smuzhiyun struct ed *ed_rm_list;
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun struct usb_device *usb_dev;
58*4882a593Smuzhiyun __u32 unused[3];
59*4882a593Smuzhiyun } __attribute__((aligned(16)));
60*4882a593Smuzhiyun typedef struct ed ed_t;
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun /* TD info field */
64*4882a593Smuzhiyun #define TD_CC 0xf0000000
65*4882a593Smuzhiyun #define TD_CC_GET(td_p) ((td_p >>28) & 0x0f)
66*4882a593Smuzhiyun #define TD_CC_SET(td_p, cc) (td_p) = ((td_p) & 0x0fffffff) | (((cc) & 0x0f) << 28)
67*4882a593Smuzhiyun #define TD_EC 0x0C000000
68*4882a593Smuzhiyun #define TD_T 0x03000000
69*4882a593Smuzhiyun #define TD_T_DATA0 0x02000000
70*4882a593Smuzhiyun #define TD_T_DATA1 0x03000000
71*4882a593Smuzhiyun #define TD_T_TOGGLE 0x00000000
72*4882a593Smuzhiyun #define TD_R 0x00040000
73*4882a593Smuzhiyun #define TD_DI 0x00E00000
74*4882a593Smuzhiyun #define TD_DI_SET(X) (((X) & 0x07)<< 21)
75*4882a593Smuzhiyun #define TD_DP 0x00180000
76*4882a593Smuzhiyun #define TD_DP_SETUP 0x00000000
77*4882a593Smuzhiyun #define TD_DP_IN 0x00100000
78*4882a593Smuzhiyun #define TD_DP_OUT 0x00080000
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun #define TD_ISO 0x00010000
81*4882a593Smuzhiyun #define TD_DEL 0x00020000
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /* CC Codes */
84*4882a593Smuzhiyun #define TD_CC_NOERROR 0x00
85*4882a593Smuzhiyun #define TD_CC_CRC 0x01
86*4882a593Smuzhiyun #define TD_CC_BITSTUFFING 0x02
87*4882a593Smuzhiyun #define TD_CC_DATATOGGLEM 0x03
88*4882a593Smuzhiyun #define TD_CC_STALL 0x04
89*4882a593Smuzhiyun #define TD_DEVNOTRESP 0x05
90*4882a593Smuzhiyun #define TD_PIDCHECKFAIL 0x06
91*4882a593Smuzhiyun #define TD_UNEXPECTEDPID 0x07
92*4882a593Smuzhiyun #define TD_DATAOVERRUN 0x08
93*4882a593Smuzhiyun #define TD_DATAUNDERRUN 0x09
94*4882a593Smuzhiyun #define TD_BUFFEROVERRUN 0x0C
95*4882a593Smuzhiyun #define TD_BUFFERUNDERRUN 0x0D
96*4882a593Smuzhiyun #define TD_NOTACCESSED 0x0F
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun #define MAXPSW 1
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun struct td {
102*4882a593Smuzhiyun __u32 hwINFO;
103*4882a593Smuzhiyun __u32 hwCBP; /* Current Buffer Pointer */
104*4882a593Smuzhiyun __u32 hwNextTD; /* Next TD Pointer */
105*4882a593Smuzhiyun __u32 hwBE; /* Memory Buffer End Pointer */
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun __u16 hwPSW[MAXPSW];
108*4882a593Smuzhiyun __u8 unused;
109*4882a593Smuzhiyun __u8 index;
110*4882a593Smuzhiyun struct ed *ed;
111*4882a593Smuzhiyun struct td *next_dl_td;
112*4882a593Smuzhiyun struct usb_device *usb_dev;
113*4882a593Smuzhiyun int transfer_len;
114*4882a593Smuzhiyun __u32 data;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun __u32 unused2[2];
117*4882a593Smuzhiyun } __attribute__((aligned(32)));
118*4882a593Smuzhiyun typedef struct td td_t;
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun #define OHCI_ED_SKIP (1 << 14)
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun /*
123*4882a593Smuzhiyun * The HCCA (Host Controller Communications Area) is a 256 byte
124*4882a593Smuzhiyun * structure defined in the OHCI spec. that the host controller is
125*4882a593Smuzhiyun * told the base address of. It must be 256-byte aligned.
126*4882a593Smuzhiyun */
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun #define NUM_INTS 32 /* part of the OHCI standard */
129*4882a593Smuzhiyun struct ohci_hcca {
130*4882a593Smuzhiyun __u32 int_table[NUM_INTS]; /* Interrupt ED table */
131*4882a593Smuzhiyun __u16 frame_no; /* current frame number */
132*4882a593Smuzhiyun __u16 pad1; /* set to 0 on each frame_no change */
133*4882a593Smuzhiyun __u32 done_head; /* info returned for an interrupt */
134*4882a593Smuzhiyun u8 reserved_for_hc[116];
135*4882a593Smuzhiyun } __attribute__((aligned(256)));
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /*
139*4882a593Smuzhiyun * Maximum number of root hub ports.
140*4882a593Smuzhiyun */
141*4882a593Smuzhiyun #define MAX_ROOT_PORTS 15 /* maximum OHCI root hub ports */
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun /*
144*4882a593Smuzhiyun * This is the structure of the OHCI controller's memory mapped I/O
145*4882a593Smuzhiyun * region. This is Memory Mapped I/O. You must use the readl() and
146*4882a593Smuzhiyun * writel() macros defined in asm/io.h to access these!!
147*4882a593Smuzhiyun */
148*4882a593Smuzhiyun struct ohci_regs {
149*4882a593Smuzhiyun /* control and status registers */
150*4882a593Smuzhiyun __u32 revision;
151*4882a593Smuzhiyun __u32 control;
152*4882a593Smuzhiyun __u32 cmdstatus;
153*4882a593Smuzhiyun __u32 intrstatus;
154*4882a593Smuzhiyun __u32 intrenable;
155*4882a593Smuzhiyun __u32 intrdisable;
156*4882a593Smuzhiyun /* memory pointers */
157*4882a593Smuzhiyun __u32 hcca;
158*4882a593Smuzhiyun __u32 ed_periodcurrent;
159*4882a593Smuzhiyun __u32 ed_controlhead;
160*4882a593Smuzhiyun __u32 ed_controlcurrent;
161*4882a593Smuzhiyun __u32 ed_bulkhead;
162*4882a593Smuzhiyun __u32 ed_bulkcurrent;
163*4882a593Smuzhiyun __u32 donehead;
164*4882a593Smuzhiyun /* frame counters */
165*4882a593Smuzhiyun __u32 fminterval;
166*4882a593Smuzhiyun __u32 fmremaining;
167*4882a593Smuzhiyun __u32 fmnumber;
168*4882a593Smuzhiyun __u32 periodicstart;
169*4882a593Smuzhiyun __u32 lsthresh;
170*4882a593Smuzhiyun /* Root hub ports */
171*4882a593Smuzhiyun struct ohci_roothub_regs {
172*4882a593Smuzhiyun __u32 a;
173*4882a593Smuzhiyun __u32 b;
174*4882a593Smuzhiyun __u32 status;
175*4882a593Smuzhiyun __u32 portstatus[MAX_ROOT_PORTS];
176*4882a593Smuzhiyun } roothub;
177*4882a593Smuzhiyun } __attribute__((aligned(32)));
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun /* OHCI CONTROL AND STATUS REGISTER MASKS */
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun /*
183*4882a593Smuzhiyun * HcControl (control) register masks
184*4882a593Smuzhiyun */
185*4882a593Smuzhiyun #define OHCI_CTRL_CBSR (3 << 0) /* control/bulk service ratio */
186*4882a593Smuzhiyun #define OHCI_CTRL_PLE (1 << 2) /* periodic list enable */
187*4882a593Smuzhiyun #define OHCI_CTRL_IE (1 << 3) /* isochronous enable */
188*4882a593Smuzhiyun #define OHCI_CTRL_CLE (1 << 4) /* control list enable */
189*4882a593Smuzhiyun #define OHCI_CTRL_BLE (1 << 5) /* bulk list enable */
190*4882a593Smuzhiyun #define OHCI_CTRL_HCFS (3 << 6) /* host controller functional state */
191*4882a593Smuzhiyun #define OHCI_CTRL_IR (1 << 8) /* interrupt routing */
192*4882a593Smuzhiyun #define OHCI_CTRL_RWC (1 << 9) /* remote wakeup connected */
193*4882a593Smuzhiyun #define OHCI_CTRL_RWE (1 << 10) /* remote wakeup enable */
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun /* pre-shifted values for HCFS */
196*4882a593Smuzhiyun # define OHCI_USB_RESET (0 << 6)
197*4882a593Smuzhiyun # define OHCI_USB_RESUME (1 << 6)
198*4882a593Smuzhiyun # define OHCI_USB_OPER (2 << 6)
199*4882a593Smuzhiyun # define OHCI_USB_SUSPEND (3 << 6)
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun /*
202*4882a593Smuzhiyun * HcCommandStatus (cmdstatus) register masks
203*4882a593Smuzhiyun */
204*4882a593Smuzhiyun #define OHCI_HCR (1 << 0) /* host controller reset */
205*4882a593Smuzhiyun #define OHCI_CLF (1 << 1) /* control list filled */
206*4882a593Smuzhiyun #define OHCI_BLF (1 << 2) /* bulk list filled */
207*4882a593Smuzhiyun #define OHCI_OCR (1 << 3) /* ownership change request */
208*4882a593Smuzhiyun #define OHCI_SOC (3 << 16) /* scheduling overrun count */
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun /*
211*4882a593Smuzhiyun * masks used with interrupt registers:
212*4882a593Smuzhiyun * HcInterruptStatus (intrstatus)
213*4882a593Smuzhiyun * HcInterruptEnable (intrenable)
214*4882a593Smuzhiyun * HcInterruptDisable (intrdisable)
215*4882a593Smuzhiyun */
216*4882a593Smuzhiyun #define OHCI_INTR_SO (1 << 0) /* scheduling overrun */
217*4882a593Smuzhiyun #define OHCI_INTR_WDH (1 << 1) /* writeback of done_head */
218*4882a593Smuzhiyun #define OHCI_INTR_SF (1 << 2) /* start frame */
219*4882a593Smuzhiyun #define OHCI_INTR_RD (1 << 3) /* resume detect */
220*4882a593Smuzhiyun #define OHCI_INTR_UE (1 << 4) /* unrecoverable error */
221*4882a593Smuzhiyun #define OHCI_INTR_FNO (1 << 5) /* frame number overflow */
222*4882a593Smuzhiyun #define OHCI_INTR_RHSC (1 << 6) /* root hub status change */
223*4882a593Smuzhiyun #define OHCI_INTR_OC (1 << 30) /* ownership change */
224*4882a593Smuzhiyun #define OHCI_INTR_MIE (1 << 31) /* master interrupt enable */
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun /* Virtual Root HUB */
228*4882a593Smuzhiyun struct virt_root_hub {
229*4882a593Smuzhiyun int devnum; /* Address of Root Hub endpoint */
230*4882a593Smuzhiyun void *dev; /* was urb */
231*4882a593Smuzhiyun void *int_addr;
232*4882a593Smuzhiyun int send;
233*4882a593Smuzhiyun int interval;
234*4882a593Smuzhiyun };
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun /* USB HUB CONSTANTS (not OHCI-specific; see hub.h) */
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun /* destination of request */
239*4882a593Smuzhiyun #define RH_INTERFACE 0x01
240*4882a593Smuzhiyun #define RH_ENDPOINT 0x02
241*4882a593Smuzhiyun #define RH_OTHER 0x03
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun #define RH_CLASS 0x20
244*4882a593Smuzhiyun #define RH_VENDOR 0x40
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun /* Requests: bRequest << 8 | bmRequestType */
247*4882a593Smuzhiyun #define RH_GET_STATUS 0x0080
248*4882a593Smuzhiyun #define RH_CLEAR_FEATURE 0x0100
249*4882a593Smuzhiyun #define RH_SET_FEATURE 0x0300
250*4882a593Smuzhiyun #define RH_SET_ADDRESS 0x0500
251*4882a593Smuzhiyun #define RH_GET_DESCRIPTOR 0x0680
252*4882a593Smuzhiyun #define RH_SET_DESCRIPTOR 0x0700
253*4882a593Smuzhiyun #define RH_GET_CONFIGURATION 0x0880
254*4882a593Smuzhiyun #define RH_SET_CONFIGURATION 0x0900
255*4882a593Smuzhiyun #define RH_GET_STATE 0x0280
256*4882a593Smuzhiyun #define RH_GET_INTERFACE 0x0A80
257*4882a593Smuzhiyun #define RH_SET_INTERFACE 0x0B00
258*4882a593Smuzhiyun #define RH_SYNC_FRAME 0x0C80
259*4882a593Smuzhiyun /* Our Vendor Specific Request */
260*4882a593Smuzhiyun #define RH_SET_EP 0x2000
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun /* Hub port features */
264*4882a593Smuzhiyun #define RH_PORT_CONNECTION 0x00
265*4882a593Smuzhiyun #define RH_PORT_ENABLE 0x01
266*4882a593Smuzhiyun #define RH_PORT_SUSPEND 0x02
267*4882a593Smuzhiyun #define RH_PORT_OVER_CURRENT 0x03
268*4882a593Smuzhiyun #define RH_PORT_RESET 0x04
269*4882a593Smuzhiyun #define RH_PORT_POWER 0x08
270*4882a593Smuzhiyun #define RH_PORT_LOW_SPEED 0x09
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun #define RH_C_PORT_CONNECTION 0x10
273*4882a593Smuzhiyun #define RH_C_PORT_ENABLE 0x11
274*4882a593Smuzhiyun #define RH_C_PORT_SUSPEND 0x12
275*4882a593Smuzhiyun #define RH_C_PORT_OVER_CURRENT 0x13
276*4882a593Smuzhiyun #define RH_C_PORT_RESET 0x14
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun /* Hub features */
279*4882a593Smuzhiyun #define RH_C_HUB_LOCAL_POWER 0x00
280*4882a593Smuzhiyun #define RH_C_HUB_OVER_CURRENT 0x01
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun #define RH_DEVICE_REMOTE_WAKEUP 0x00
283*4882a593Smuzhiyun #define RH_ENDPOINT_STALL 0x01
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun #define RH_ACK 0x01
286*4882a593Smuzhiyun #define RH_REQ_ERR -1
287*4882a593Smuzhiyun #define RH_NACK 0x00
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun /* OHCI ROOT HUB REGISTER MASKS */
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun /* roothub.portstatus [i] bits */
293*4882a593Smuzhiyun #define RH_PS_CCS 0x00000001 /* current connect status */
294*4882a593Smuzhiyun #define RH_PS_PES 0x00000002 /* port enable status*/
295*4882a593Smuzhiyun #define RH_PS_PSS 0x00000004 /* port suspend status */
296*4882a593Smuzhiyun #define RH_PS_POCI 0x00000008 /* port over current indicator */
297*4882a593Smuzhiyun #define RH_PS_PRS 0x00000010 /* port reset status */
298*4882a593Smuzhiyun #define RH_PS_PPS 0x00000100 /* port power status */
299*4882a593Smuzhiyun #define RH_PS_LSDA 0x00000200 /* low speed device attached */
300*4882a593Smuzhiyun #define RH_PS_CSC 0x00010000 /* connect status change */
301*4882a593Smuzhiyun #define RH_PS_PESC 0x00020000 /* port enable status change */
302*4882a593Smuzhiyun #define RH_PS_PSSC 0x00040000 /* port suspend status change */
303*4882a593Smuzhiyun #define RH_PS_OCIC 0x00080000 /* over current indicator change */
304*4882a593Smuzhiyun #define RH_PS_PRSC 0x00100000 /* port reset status change */
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun /* roothub.status bits */
307*4882a593Smuzhiyun #define RH_HS_LPS 0x00000001 /* local power status */
308*4882a593Smuzhiyun #define RH_HS_OCI 0x00000002 /* over current indicator */
309*4882a593Smuzhiyun #define RH_HS_DRWE 0x00008000 /* device remote wakeup enable */
310*4882a593Smuzhiyun #define RH_HS_LPSC 0x00010000 /* local power status change */
311*4882a593Smuzhiyun #define RH_HS_OCIC 0x00020000 /* over current indicator change */
312*4882a593Smuzhiyun #define RH_HS_CRWE 0x80000000 /* clear remote wakeup enable */
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun /* roothub.b masks */
315*4882a593Smuzhiyun #define RH_B_DR 0x0000ffff /* device removable flags */
316*4882a593Smuzhiyun #define RH_B_PPCM 0xffff0000 /* port power control mask */
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun /* roothub.a masks */
319*4882a593Smuzhiyun #define RH_A_NDP (0xff << 0) /* number of downstream ports */
320*4882a593Smuzhiyun #define RH_A_PSM (1 << 8) /* power switching mode */
321*4882a593Smuzhiyun #define RH_A_NPS (1 << 9) /* no power switching */
322*4882a593Smuzhiyun #define RH_A_DT (1 << 10) /* device type (mbz) */
323*4882a593Smuzhiyun #define RH_A_OCPM (1 << 11) /* over current protection mode */
324*4882a593Smuzhiyun #define RH_A_NOCP (1 << 12) /* no over current protection */
325*4882a593Smuzhiyun #define RH_A_POTPGT (0xff << 24) /* power on to power good time */
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun /* urb */
328*4882a593Smuzhiyun #define N_URB_TD 48
329*4882a593Smuzhiyun typedef struct
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun ed_t *ed;
332*4882a593Smuzhiyun __u16 length; /* number of tds associated with this request */
333*4882a593Smuzhiyun __u16 td_cnt; /* number of tds already serviced */
334*4882a593Smuzhiyun int state;
335*4882a593Smuzhiyun unsigned long pipe;
336*4882a593Smuzhiyun int actual_length;
337*4882a593Smuzhiyun td_t *td[N_URB_TD]; /* list pointer to all corresponding TDs associated with this request */
338*4882a593Smuzhiyun } urb_priv_t;
339*4882a593Smuzhiyun #define URB_DEL 1
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun /*
342*4882a593Smuzhiyun * This is the full ohci controller description
343*4882a593Smuzhiyun *
344*4882a593Smuzhiyun * Note how the "proper" USB information is just
345*4882a593Smuzhiyun * a subset of what the full implementation needs. (Linus)
346*4882a593Smuzhiyun */
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun typedef struct ohci {
350*4882a593Smuzhiyun struct ohci_hcca *hcca; /* hcca */
351*4882a593Smuzhiyun /*dma_addr_t hcca_dma;*/
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun int irq;
354*4882a593Smuzhiyun int disabled; /* e.g. got a UE, we're hung */
355*4882a593Smuzhiyun int sleeping;
356*4882a593Smuzhiyun unsigned long flags; /* for HC bugs */
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun struct ohci_regs *regs; /* OHCI controller's memory */
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun ed_t *ed_rm_list[2]; /* lists of all endpoints to be removed */
361*4882a593Smuzhiyun ed_t *ed_bulktail; /* last endpoint of bulk list */
362*4882a593Smuzhiyun ed_t *ed_controltail; /* last endpoint of control list */
363*4882a593Smuzhiyun int intrstatus;
364*4882a593Smuzhiyun __u32 hc_control; /* copy of the hc control reg */
365*4882a593Smuzhiyun struct usb_device *dev[32];
366*4882a593Smuzhiyun struct virt_root_hub rh;
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun const char *slot_name;
369*4882a593Smuzhiyun } ohci_t;
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun #define NUM_EDS 8 /* num of preallocated endpoint descriptors */
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun struct ohci_device {
374*4882a593Smuzhiyun ed_t ed[NUM_EDS];
375*4882a593Smuzhiyun int ed_cnt;
376*4882a593Smuzhiyun };
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun /* hcd */
379*4882a593Smuzhiyun /* endpoint */
380*4882a593Smuzhiyun static int ep_link(ohci_t * ohci, ed_t * ed);
381*4882a593Smuzhiyun static int ep_unlink(ohci_t * ohci, ed_t * ed);
382*4882a593Smuzhiyun static ed_t * ep_add_ed(struct usb_device * usb_dev, unsigned long pipe);
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun /* we need more TDs than EDs */
387*4882a593Smuzhiyun #define NUM_TD 64
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun /* +1 so we can align the storage */
390*4882a593Smuzhiyun td_t gtd[NUM_TD+1];
391*4882a593Smuzhiyun /* pointers to aligned storage */
392*4882a593Smuzhiyun td_t *ptd;
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun /* TDs ... */
395*4882a593Smuzhiyun static inline struct td *
td_alloc(struct usb_device * usb_dev)396*4882a593Smuzhiyun td_alloc (struct usb_device *usb_dev)
397*4882a593Smuzhiyun {
398*4882a593Smuzhiyun int i;
399*4882a593Smuzhiyun struct td *td;
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun td = NULL;
402*4882a593Smuzhiyun for (i = 0; i < NUM_TD; i++) {
403*4882a593Smuzhiyun if (ptd[i].usb_dev == NULL) {
404*4882a593Smuzhiyun td = &ptd[i];
405*4882a593Smuzhiyun td->usb_dev = usb_dev;
406*4882a593Smuzhiyun break;
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun return td;
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun static inline void
ed_free(struct ed * ed)413*4882a593Smuzhiyun ed_free (struct ed *ed)
414*4882a593Smuzhiyun {
415*4882a593Smuzhiyun ed->usb_dev = NULL;
416*4882a593Smuzhiyun }
417